imx.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381
  1. /*
  2. * linux/drivers/serial/imx.c
  3. *
  4. * Driver for Motorola IMX serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Author: Sascha Hauer <sascha@saschahauer.de>
  9. * Copyright (C) 2004 Pengutronix
  10. *
  11. * Copyright (C) 2009 emlix GmbH
  12. * Author: Fabian Godehardt (added IrDA support for iMX)
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, write to the Free Software
  26. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  27. *
  28. * [29-Mar-2005] Mike Lee
  29. * Added hardware handshake
  30. */
  31. #if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  32. #define SUPPORT_SYSRQ
  33. #endif
  34. #include <linux/module.h>
  35. #include <linux/ioport.h>
  36. #include <linux/init.h>
  37. #include <linux/console.h>
  38. #include <linux/sysrq.h>
  39. #include <linux/platform_device.h>
  40. #include <linux/tty.h>
  41. #include <linux/tty_flip.h>
  42. #include <linux/serial_core.h>
  43. #include <linux/serial.h>
  44. #include <linux/clk.h>
  45. #include <linux/delay.h>
  46. #include <linux/rational.h>
  47. #include <linux/slab.h>
  48. #include <asm/io.h>
  49. #include <asm/irq.h>
  50. #include <mach/hardware.h>
  51. #include <mach/imx-uart.h>
  52. /* Register definitions */
  53. #define URXD0 0x0 /* Receiver Register */
  54. #define URTX0 0x40 /* Transmitter Register */
  55. #define UCR1 0x80 /* Control Register 1 */
  56. #define UCR2 0x84 /* Control Register 2 */
  57. #define UCR3 0x88 /* Control Register 3 */
  58. #define UCR4 0x8c /* Control Register 4 */
  59. #define UFCR 0x90 /* FIFO Control Register */
  60. #define USR1 0x94 /* Status Register 1 */
  61. #define USR2 0x98 /* Status Register 2 */
  62. #define UESC 0x9c /* Escape Character Register */
  63. #define UTIM 0xa0 /* Escape Timer Register */
  64. #define UBIR 0xa4 /* BRM Incremental Register */
  65. #define UBMR 0xa8 /* BRM Modulator Register */
  66. #define UBRC 0xac /* Baud Rate Count Register */
  67. #define MX2_ONEMS 0xb0 /* One Millisecond register */
  68. #define UTS (cpu_is_mx1() ? 0xd0 : 0xb4) /* UART Test Register */
  69. /* UART Control Register Bit Fields.*/
  70. #define URXD_CHARRDY (1<<15)
  71. #define URXD_ERR (1<<14)
  72. #define URXD_OVRRUN (1<<13)
  73. #define URXD_FRMERR (1<<12)
  74. #define URXD_BRK (1<<11)
  75. #define URXD_PRERR (1<<10)
  76. #define UCR1_ADEN (1<<15) /* Auto dectect interrupt */
  77. #define UCR1_ADBR (1<<14) /* Auto detect baud rate */
  78. #define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
  79. #define UCR1_IDEN (1<<12) /* Idle condition interrupt */
  80. #define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
  81. #define UCR1_RDMAEN (1<<8) /* Recv ready DMA enable */
  82. #define UCR1_IREN (1<<7) /* Infrared interface enable */
  83. #define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
  84. #define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
  85. #define UCR1_SNDBRK (1<<4) /* Send break */
  86. #define UCR1_TDMAEN (1<<3) /* Transmitter ready DMA enable */
  87. #define MX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, mx1 only */
  88. #define UCR1_DOZE (1<<1) /* Doze */
  89. #define UCR1_UARTEN (1<<0) /* UART enabled */
  90. #define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
  91. #define UCR2_IRTS (1<<14) /* Ignore RTS pin */
  92. #define UCR2_CTSC (1<<13) /* CTS pin control */
  93. #define UCR2_CTS (1<<12) /* Clear to send */
  94. #define UCR2_ESCEN (1<<11) /* Escape enable */
  95. #define UCR2_PREN (1<<8) /* Parity enable */
  96. #define UCR2_PROE (1<<7) /* Parity odd/even */
  97. #define UCR2_STPB (1<<6) /* Stop */
  98. #define UCR2_WS (1<<5) /* Word size */
  99. #define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
  100. #define UCR2_TXEN (1<<2) /* Transmitter enabled */
  101. #define UCR2_RXEN (1<<1) /* Receiver enabled */
  102. #define UCR2_SRST (1<<0) /* SW reset */
  103. #define UCR3_DTREN (1<<13) /* DTR interrupt enable */
  104. #define UCR3_PARERREN (1<<12) /* Parity enable */
  105. #define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
  106. #define UCR3_DSR (1<<10) /* Data set ready */
  107. #define UCR3_DCD (1<<9) /* Data carrier detect */
  108. #define UCR3_RI (1<<8) /* Ring indicator */
  109. #define UCR3_TIMEOUTEN (1<<7) /* Timeout interrupt enable */
  110. #define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
  111. #define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
  112. #define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
  113. #define MX1_UCR3_REF25 (1<<3) /* Ref freq 25 MHz, only on mx1 */
  114. #define MX1_UCR3_REF30 (1<<2) /* Ref Freq 30 MHz, only on mx1 */
  115. #define MX2_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select, on mx2/mx3 */
  116. #define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
  117. #define UCR3_BPEN (1<<0) /* Preset registers enable */
  118. #define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
  119. #define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
  120. #define UCR4_INVR (1<<9) /* Inverted infrared reception */
  121. #define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
  122. #define UCR4_WKEN (1<<7) /* Wake interrupt enable */
  123. #define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
  124. #define UCR4_IRSC (1<<5) /* IR special case */
  125. #define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
  126. #define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
  127. #define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
  128. #define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
  129. #define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
  130. #define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
  131. #define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
  132. #define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
  133. #define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
  134. #define USR1_RTSS (1<<14) /* RTS pin status */
  135. #define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
  136. #define USR1_RTSD (1<<12) /* RTS delta */
  137. #define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
  138. #define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
  139. #define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
  140. #define USR1_TIMEOUT (1<<7) /* Receive timeout interrupt status */
  141. #define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
  142. #define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
  143. #define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
  144. #define USR2_ADET (1<<15) /* Auto baud rate detect complete */
  145. #define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
  146. #define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
  147. #define USR2_IDLE (1<<12) /* Idle condition */
  148. #define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
  149. #define USR2_WAKE (1<<7) /* Wake */
  150. #define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
  151. #define USR2_TXDC (1<<3) /* Transmitter complete */
  152. #define USR2_BRCD (1<<2) /* Break condition */
  153. #define USR2_ORE (1<<1) /* Overrun error */
  154. #define USR2_RDR (1<<0) /* Recv data ready */
  155. #define UTS_FRCPERR (1<<13) /* Force parity error */
  156. #define UTS_LOOP (1<<12) /* Loop tx and rx */
  157. #define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
  158. #define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
  159. #define UTS_TXFULL (1<<4) /* TxFIFO full */
  160. #define UTS_RXFULL (1<<3) /* RxFIFO full */
  161. #define UTS_SOFTRST (1<<0) /* Software reset */
  162. /* We've been assigned a range on the "Low-density serial ports" major */
  163. #define SERIAL_IMX_MAJOR 207
  164. #define MINOR_START 16
  165. #define DEV_NAME "ttymxc"
  166. #define MAX_INTERNAL_IRQ MXC_INTERNAL_IRQS
  167. /*
  168. * This determines how often we check the modem status signals
  169. * for any change. They generally aren't connected to an IRQ
  170. * so we have to poll them. We also check immediately before
  171. * filling the TX fifo incase CTS has been dropped.
  172. */
  173. #define MCTRL_TIMEOUT (250*HZ/1000)
  174. #define DRIVER_NAME "IMX-uart"
  175. #define UART_NR 8
  176. struct imx_port {
  177. struct uart_port port;
  178. struct timer_list timer;
  179. unsigned int old_status;
  180. int txirq,rxirq,rtsirq;
  181. unsigned int have_rtscts:1;
  182. unsigned int use_irda:1;
  183. unsigned int irda_inv_rx:1;
  184. unsigned int irda_inv_tx:1;
  185. unsigned short trcv_delay; /* transceiver delay */
  186. struct clk *clk;
  187. };
  188. #ifdef CONFIG_IRDA
  189. #define USE_IRDA(sport) ((sport)->use_irda)
  190. #else
  191. #define USE_IRDA(sport) (0)
  192. #endif
  193. /*
  194. * Handle any change of modem status signal since we were last called.
  195. */
  196. static void imx_mctrl_check(struct imx_port *sport)
  197. {
  198. unsigned int status, changed;
  199. status = sport->port.ops->get_mctrl(&sport->port);
  200. changed = status ^ sport->old_status;
  201. if (changed == 0)
  202. return;
  203. sport->old_status = status;
  204. if (changed & TIOCM_RI)
  205. sport->port.icount.rng++;
  206. if (changed & TIOCM_DSR)
  207. sport->port.icount.dsr++;
  208. if (changed & TIOCM_CAR)
  209. uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
  210. if (changed & TIOCM_CTS)
  211. uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
  212. wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
  213. }
  214. /*
  215. * This is our per-port timeout handler, for checking the
  216. * modem status signals.
  217. */
  218. static void imx_timeout(unsigned long data)
  219. {
  220. struct imx_port *sport = (struct imx_port *)data;
  221. unsigned long flags;
  222. if (sport->port.state) {
  223. spin_lock_irqsave(&sport->port.lock, flags);
  224. imx_mctrl_check(sport);
  225. spin_unlock_irqrestore(&sport->port.lock, flags);
  226. mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
  227. }
  228. }
  229. /*
  230. * interrupts disabled on entry
  231. */
  232. static void imx_stop_tx(struct uart_port *port)
  233. {
  234. struct imx_port *sport = (struct imx_port *)port;
  235. unsigned long temp;
  236. if (USE_IRDA(sport)) {
  237. /* half duplex - wait for end of transmission */
  238. int n = 256;
  239. while ((--n > 0) &&
  240. !(readl(sport->port.membase + USR2) & USR2_TXDC)) {
  241. udelay(5);
  242. barrier();
  243. }
  244. /*
  245. * irda transceiver - wait a bit more to avoid
  246. * cutoff, hardware dependent
  247. */
  248. udelay(sport->trcv_delay);
  249. /*
  250. * half duplex - reactivate receive mode,
  251. * flush receive pipe echo crap
  252. */
  253. if (readl(sport->port.membase + USR2) & USR2_TXDC) {
  254. temp = readl(sport->port.membase + UCR1);
  255. temp &= ~(UCR1_TXMPTYEN | UCR1_TRDYEN);
  256. writel(temp, sport->port.membase + UCR1);
  257. temp = readl(sport->port.membase + UCR4);
  258. temp &= ~(UCR4_TCEN);
  259. writel(temp, sport->port.membase + UCR4);
  260. while (readl(sport->port.membase + URXD0) &
  261. URXD_CHARRDY)
  262. barrier();
  263. temp = readl(sport->port.membase + UCR1);
  264. temp |= UCR1_RRDYEN;
  265. writel(temp, sport->port.membase + UCR1);
  266. temp = readl(sport->port.membase + UCR4);
  267. temp |= UCR4_DREN;
  268. writel(temp, sport->port.membase + UCR4);
  269. }
  270. return;
  271. }
  272. temp = readl(sport->port.membase + UCR1);
  273. writel(temp & ~UCR1_TXMPTYEN, sport->port.membase + UCR1);
  274. }
  275. /*
  276. * interrupts disabled on entry
  277. */
  278. static void imx_stop_rx(struct uart_port *port)
  279. {
  280. struct imx_port *sport = (struct imx_port *)port;
  281. unsigned long temp;
  282. temp = readl(sport->port.membase + UCR2);
  283. writel(temp &~ UCR2_RXEN, sport->port.membase + UCR2);
  284. }
  285. /*
  286. * Set the modem control timer to fire immediately.
  287. */
  288. static void imx_enable_ms(struct uart_port *port)
  289. {
  290. struct imx_port *sport = (struct imx_port *)port;
  291. mod_timer(&sport->timer, jiffies);
  292. }
  293. static inline void imx_transmit_buffer(struct imx_port *sport)
  294. {
  295. struct circ_buf *xmit = &sport->port.state->xmit;
  296. while (!(readl(sport->port.membase + UTS) & UTS_TXFULL)) {
  297. /* send xmit->buf[xmit->tail]
  298. * out the port here */
  299. writel(xmit->buf[xmit->tail], sport->port.membase + URTX0);
  300. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  301. sport->port.icount.tx++;
  302. if (uart_circ_empty(xmit))
  303. break;
  304. }
  305. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  306. uart_write_wakeup(&sport->port);
  307. if (uart_circ_empty(xmit))
  308. imx_stop_tx(&sport->port);
  309. }
  310. /*
  311. * interrupts disabled on entry
  312. */
  313. static void imx_start_tx(struct uart_port *port)
  314. {
  315. struct imx_port *sport = (struct imx_port *)port;
  316. unsigned long temp;
  317. if (USE_IRDA(sport)) {
  318. /* half duplex in IrDA mode; have to disable receive mode */
  319. temp = readl(sport->port.membase + UCR4);
  320. temp &= ~(UCR4_DREN);
  321. writel(temp, sport->port.membase + UCR4);
  322. temp = readl(sport->port.membase + UCR1);
  323. temp &= ~(UCR1_RRDYEN);
  324. writel(temp, sport->port.membase + UCR1);
  325. }
  326. temp = readl(sport->port.membase + UCR1);
  327. writel(temp | UCR1_TXMPTYEN, sport->port.membase + UCR1);
  328. if (USE_IRDA(sport)) {
  329. temp = readl(sport->port.membase + UCR1);
  330. temp |= UCR1_TRDYEN;
  331. writel(temp, sport->port.membase + UCR1);
  332. temp = readl(sport->port.membase + UCR4);
  333. temp |= UCR4_TCEN;
  334. writel(temp, sport->port.membase + UCR4);
  335. }
  336. if (readl(sport->port.membase + UTS) & UTS_TXEMPTY)
  337. imx_transmit_buffer(sport);
  338. }
  339. static irqreturn_t imx_rtsint(int irq, void *dev_id)
  340. {
  341. struct imx_port *sport = dev_id;
  342. unsigned int val = readl(sport->port.membase + USR1) & USR1_RTSS;
  343. unsigned long flags;
  344. spin_lock_irqsave(&sport->port.lock, flags);
  345. writel(USR1_RTSD, sport->port.membase + USR1);
  346. uart_handle_cts_change(&sport->port, !!val);
  347. wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
  348. spin_unlock_irqrestore(&sport->port.lock, flags);
  349. return IRQ_HANDLED;
  350. }
  351. static irqreturn_t imx_txint(int irq, void *dev_id)
  352. {
  353. struct imx_port *sport = dev_id;
  354. struct circ_buf *xmit = &sport->port.state->xmit;
  355. unsigned long flags;
  356. spin_lock_irqsave(&sport->port.lock,flags);
  357. if (sport->port.x_char)
  358. {
  359. /* Send next char */
  360. writel(sport->port.x_char, sport->port.membase + URTX0);
  361. goto out;
  362. }
  363. if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
  364. imx_stop_tx(&sport->port);
  365. goto out;
  366. }
  367. imx_transmit_buffer(sport);
  368. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  369. uart_write_wakeup(&sport->port);
  370. out:
  371. spin_unlock_irqrestore(&sport->port.lock,flags);
  372. return IRQ_HANDLED;
  373. }
  374. static irqreturn_t imx_rxint(int irq, void *dev_id)
  375. {
  376. struct imx_port *sport = dev_id;
  377. unsigned int rx,flg,ignored = 0;
  378. struct tty_struct *tty = sport->port.state->port.tty;
  379. unsigned long flags, temp;
  380. spin_lock_irqsave(&sport->port.lock,flags);
  381. while (readl(sport->port.membase + USR2) & USR2_RDR) {
  382. flg = TTY_NORMAL;
  383. sport->port.icount.rx++;
  384. rx = readl(sport->port.membase + URXD0);
  385. temp = readl(sport->port.membase + USR2);
  386. if (temp & USR2_BRCD) {
  387. writel(USR2_BRCD, sport->port.membase + USR2);
  388. if (uart_handle_break(&sport->port))
  389. continue;
  390. }
  391. if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
  392. continue;
  393. if (rx & (URXD_PRERR | URXD_OVRRUN | URXD_FRMERR) ) {
  394. if (rx & URXD_PRERR)
  395. sport->port.icount.parity++;
  396. else if (rx & URXD_FRMERR)
  397. sport->port.icount.frame++;
  398. if (rx & URXD_OVRRUN)
  399. sport->port.icount.overrun++;
  400. if (rx & sport->port.ignore_status_mask) {
  401. if (++ignored > 100)
  402. goto out;
  403. continue;
  404. }
  405. rx &= sport->port.read_status_mask;
  406. if (rx & URXD_PRERR)
  407. flg = TTY_PARITY;
  408. else if (rx & URXD_FRMERR)
  409. flg = TTY_FRAME;
  410. if (rx & URXD_OVRRUN)
  411. flg = TTY_OVERRUN;
  412. #ifdef SUPPORT_SYSRQ
  413. sport->port.sysrq = 0;
  414. #endif
  415. }
  416. tty_insert_flip_char(tty, rx, flg);
  417. }
  418. out:
  419. spin_unlock_irqrestore(&sport->port.lock,flags);
  420. tty_flip_buffer_push(tty);
  421. return IRQ_HANDLED;
  422. }
  423. static irqreturn_t imx_int(int irq, void *dev_id)
  424. {
  425. struct imx_port *sport = dev_id;
  426. unsigned int sts;
  427. sts = readl(sport->port.membase + USR1);
  428. if (sts & USR1_RRDY)
  429. imx_rxint(irq, dev_id);
  430. if (sts & USR1_TRDY &&
  431. readl(sport->port.membase + UCR1) & UCR1_TXMPTYEN)
  432. imx_txint(irq, dev_id);
  433. if (sts & USR1_RTSD)
  434. imx_rtsint(irq, dev_id);
  435. return IRQ_HANDLED;
  436. }
  437. /*
  438. * Return TIOCSER_TEMT when transmitter is not busy.
  439. */
  440. static unsigned int imx_tx_empty(struct uart_port *port)
  441. {
  442. struct imx_port *sport = (struct imx_port *)port;
  443. return (readl(sport->port.membase + USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
  444. }
  445. /*
  446. * We have a modem side uart, so the meanings of RTS and CTS are inverted.
  447. */
  448. static unsigned int imx_get_mctrl(struct uart_port *port)
  449. {
  450. struct imx_port *sport = (struct imx_port *)port;
  451. unsigned int tmp = TIOCM_DSR | TIOCM_CAR;
  452. if (readl(sport->port.membase + USR1) & USR1_RTSS)
  453. tmp |= TIOCM_CTS;
  454. if (readl(sport->port.membase + UCR2) & UCR2_CTS)
  455. tmp |= TIOCM_RTS;
  456. return tmp;
  457. }
  458. static void imx_set_mctrl(struct uart_port *port, unsigned int mctrl)
  459. {
  460. struct imx_port *sport = (struct imx_port *)port;
  461. unsigned long temp;
  462. temp = readl(sport->port.membase + UCR2) & ~UCR2_CTS;
  463. if (mctrl & TIOCM_RTS)
  464. temp |= UCR2_CTS;
  465. writel(temp, sport->port.membase + UCR2);
  466. }
  467. /*
  468. * Interrupts always disabled.
  469. */
  470. static void imx_break_ctl(struct uart_port *port, int break_state)
  471. {
  472. struct imx_port *sport = (struct imx_port *)port;
  473. unsigned long flags, temp;
  474. spin_lock_irqsave(&sport->port.lock, flags);
  475. temp = readl(sport->port.membase + UCR1) & ~UCR1_SNDBRK;
  476. if ( break_state != 0 )
  477. temp |= UCR1_SNDBRK;
  478. writel(temp, sport->port.membase + UCR1);
  479. spin_unlock_irqrestore(&sport->port.lock, flags);
  480. }
  481. #define TXTL 2 /* reset default */
  482. #define RXTL 1 /* reset default */
  483. static int imx_setup_ufcr(struct imx_port *sport, unsigned int mode)
  484. {
  485. unsigned int val;
  486. unsigned int ufcr_rfdiv;
  487. /* set receiver / transmitter trigger level.
  488. * RFDIV is set such way to satisfy requested uartclk value
  489. */
  490. val = TXTL << 10 | RXTL;
  491. ufcr_rfdiv = (clk_get_rate(sport->clk) + sport->port.uartclk / 2)
  492. / sport->port.uartclk;
  493. if(!ufcr_rfdiv)
  494. ufcr_rfdiv = 1;
  495. val |= UFCR_RFDIV_REG(ufcr_rfdiv);
  496. writel(val, sport->port.membase + UFCR);
  497. return 0;
  498. }
  499. /* half the RX buffer size */
  500. #define CTSTL 16
  501. static int imx_startup(struct uart_port *port)
  502. {
  503. struct imx_port *sport = (struct imx_port *)port;
  504. int retval;
  505. unsigned long flags, temp;
  506. imx_setup_ufcr(sport, 0);
  507. /* disable the DREN bit (Data Ready interrupt enable) before
  508. * requesting IRQs
  509. */
  510. temp = readl(sport->port.membase + UCR4);
  511. if (USE_IRDA(sport))
  512. temp |= UCR4_IRSC;
  513. /* set the trigger level for CTS */
  514. temp &= ~(UCR4_CTSTL_MASK<< UCR4_CTSTL_SHF);
  515. temp |= CTSTL<< UCR4_CTSTL_SHF;
  516. writel(temp & ~UCR4_DREN, sport->port.membase + UCR4);
  517. if (USE_IRDA(sport)) {
  518. /* reset fifo's and state machines */
  519. int i = 100;
  520. temp = readl(sport->port.membase + UCR2);
  521. temp &= ~UCR2_SRST;
  522. writel(temp, sport->port.membase + UCR2);
  523. while (!(readl(sport->port.membase + UCR2) & UCR2_SRST) &&
  524. (--i > 0)) {
  525. udelay(1);
  526. }
  527. }
  528. /*
  529. * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
  530. * chips only have one interrupt.
  531. */
  532. if (sport->txirq > 0) {
  533. retval = request_irq(sport->rxirq, imx_rxint, 0,
  534. DRIVER_NAME, sport);
  535. if (retval)
  536. goto error_out1;
  537. retval = request_irq(sport->txirq, imx_txint, 0,
  538. DRIVER_NAME, sport);
  539. if (retval)
  540. goto error_out2;
  541. /* do not use RTS IRQ on IrDA */
  542. if (!USE_IRDA(sport)) {
  543. retval = request_irq(sport->rtsirq, imx_rtsint,
  544. (sport->rtsirq < MAX_INTERNAL_IRQ) ? 0 :
  545. IRQF_TRIGGER_FALLING |
  546. IRQF_TRIGGER_RISING,
  547. DRIVER_NAME, sport);
  548. if (retval)
  549. goto error_out3;
  550. }
  551. } else {
  552. retval = request_irq(sport->port.irq, imx_int, 0,
  553. DRIVER_NAME, sport);
  554. if (retval) {
  555. free_irq(sport->port.irq, sport);
  556. goto error_out1;
  557. }
  558. }
  559. /*
  560. * Finally, clear and enable interrupts
  561. */
  562. writel(USR1_RTSD, sport->port.membase + USR1);
  563. temp = readl(sport->port.membase + UCR1);
  564. temp |= UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN;
  565. if (USE_IRDA(sport)) {
  566. temp |= UCR1_IREN;
  567. temp &= ~(UCR1_RTSDEN);
  568. }
  569. writel(temp, sport->port.membase + UCR1);
  570. temp = readl(sport->port.membase + UCR2);
  571. temp |= (UCR2_RXEN | UCR2_TXEN);
  572. writel(temp, sport->port.membase + UCR2);
  573. if (USE_IRDA(sport)) {
  574. /* clear RX-FIFO */
  575. int i = 64;
  576. while ((--i > 0) &&
  577. (readl(sport->port.membase + URXD0) & URXD_CHARRDY)) {
  578. barrier();
  579. }
  580. }
  581. if (!cpu_is_mx1()) {
  582. temp = readl(sport->port.membase + UCR3);
  583. temp |= MX2_UCR3_RXDMUXSEL;
  584. writel(temp, sport->port.membase + UCR3);
  585. }
  586. if (USE_IRDA(sport)) {
  587. temp = readl(sport->port.membase + UCR4);
  588. if (sport->irda_inv_rx)
  589. temp |= UCR4_INVR;
  590. else
  591. temp &= ~(UCR4_INVR);
  592. writel(temp | UCR4_DREN, sport->port.membase + UCR4);
  593. temp = readl(sport->port.membase + UCR3);
  594. if (sport->irda_inv_tx)
  595. temp |= UCR3_INVT;
  596. else
  597. temp &= ~(UCR3_INVT);
  598. writel(temp, sport->port.membase + UCR3);
  599. }
  600. /*
  601. * Enable modem status interrupts
  602. */
  603. spin_lock_irqsave(&sport->port.lock,flags);
  604. imx_enable_ms(&sport->port);
  605. spin_unlock_irqrestore(&sport->port.lock,flags);
  606. if (USE_IRDA(sport)) {
  607. struct imxuart_platform_data *pdata;
  608. pdata = sport->port.dev->platform_data;
  609. sport->irda_inv_rx = pdata->irda_inv_rx;
  610. sport->irda_inv_tx = pdata->irda_inv_tx;
  611. sport->trcv_delay = pdata->transceiver_delay;
  612. if (pdata->irda_enable)
  613. pdata->irda_enable(1);
  614. }
  615. return 0;
  616. error_out3:
  617. if (sport->txirq)
  618. free_irq(sport->txirq, sport);
  619. error_out2:
  620. if (sport->rxirq)
  621. free_irq(sport->rxirq, sport);
  622. error_out1:
  623. return retval;
  624. }
  625. static void imx_shutdown(struct uart_port *port)
  626. {
  627. struct imx_port *sport = (struct imx_port *)port;
  628. unsigned long temp;
  629. temp = readl(sport->port.membase + UCR2);
  630. temp &= ~(UCR2_TXEN);
  631. writel(temp, sport->port.membase + UCR2);
  632. if (USE_IRDA(sport)) {
  633. struct imxuart_platform_data *pdata;
  634. pdata = sport->port.dev->platform_data;
  635. if (pdata->irda_enable)
  636. pdata->irda_enable(0);
  637. }
  638. /*
  639. * Stop our timer.
  640. */
  641. del_timer_sync(&sport->timer);
  642. /*
  643. * Free the interrupts
  644. */
  645. if (sport->txirq > 0) {
  646. if (!USE_IRDA(sport))
  647. free_irq(sport->rtsirq, sport);
  648. free_irq(sport->txirq, sport);
  649. free_irq(sport->rxirq, sport);
  650. } else
  651. free_irq(sport->port.irq, sport);
  652. /*
  653. * Disable all interrupts, port and break condition.
  654. */
  655. temp = readl(sport->port.membase + UCR1);
  656. temp &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN);
  657. if (USE_IRDA(sport))
  658. temp &= ~(UCR1_IREN);
  659. writel(temp, sport->port.membase + UCR1);
  660. }
  661. static void
  662. imx_set_termios(struct uart_port *port, struct ktermios *termios,
  663. struct ktermios *old)
  664. {
  665. struct imx_port *sport = (struct imx_port *)port;
  666. unsigned long flags;
  667. unsigned int ucr2, old_ucr1, old_txrxen, baud, quot;
  668. unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
  669. unsigned int div, ufcr;
  670. unsigned long num, denom;
  671. uint64_t tdiv64;
  672. /*
  673. * If we don't support modem control lines, don't allow
  674. * these to be set.
  675. */
  676. if (0) {
  677. termios->c_cflag &= ~(HUPCL | CRTSCTS | CMSPAR);
  678. termios->c_cflag |= CLOCAL;
  679. }
  680. /*
  681. * We only support CS7 and CS8.
  682. */
  683. while ((termios->c_cflag & CSIZE) != CS7 &&
  684. (termios->c_cflag & CSIZE) != CS8) {
  685. termios->c_cflag &= ~CSIZE;
  686. termios->c_cflag |= old_csize;
  687. old_csize = CS8;
  688. }
  689. if ((termios->c_cflag & CSIZE) == CS8)
  690. ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
  691. else
  692. ucr2 = UCR2_SRST | UCR2_IRTS;
  693. if (termios->c_cflag & CRTSCTS) {
  694. if( sport->have_rtscts ) {
  695. ucr2 &= ~UCR2_IRTS;
  696. ucr2 |= UCR2_CTSC;
  697. } else {
  698. termios->c_cflag &= ~CRTSCTS;
  699. }
  700. }
  701. if (termios->c_cflag & CSTOPB)
  702. ucr2 |= UCR2_STPB;
  703. if (termios->c_cflag & PARENB) {
  704. ucr2 |= UCR2_PREN;
  705. if (termios->c_cflag & PARODD)
  706. ucr2 |= UCR2_PROE;
  707. }
  708. /*
  709. * Ask the core to calculate the divisor for us.
  710. */
  711. baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
  712. quot = uart_get_divisor(port, baud);
  713. spin_lock_irqsave(&sport->port.lock, flags);
  714. sport->port.read_status_mask = 0;
  715. if (termios->c_iflag & INPCK)
  716. sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
  717. if (termios->c_iflag & (BRKINT | PARMRK))
  718. sport->port.read_status_mask |= URXD_BRK;
  719. /*
  720. * Characters to ignore
  721. */
  722. sport->port.ignore_status_mask = 0;
  723. if (termios->c_iflag & IGNPAR)
  724. sport->port.ignore_status_mask |= URXD_PRERR;
  725. if (termios->c_iflag & IGNBRK) {
  726. sport->port.ignore_status_mask |= URXD_BRK;
  727. /*
  728. * If we're ignoring parity and break indicators,
  729. * ignore overruns too (for real raw support).
  730. */
  731. if (termios->c_iflag & IGNPAR)
  732. sport->port.ignore_status_mask |= URXD_OVRRUN;
  733. }
  734. del_timer_sync(&sport->timer);
  735. /*
  736. * Update the per-port timeout.
  737. */
  738. uart_update_timeout(port, termios->c_cflag, baud);
  739. /*
  740. * disable interrupts and drain transmitter
  741. */
  742. old_ucr1 = readl(sport->port.membase + UCR1);
  743. writel(old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
  744. sport->port.membase + UCR1);
  745. while ( !(readl(sport->port.membase + USR2) & USR2_TXDC))
  746. barrier();
  747. /* then, disable everything */
  748. old_txrxen = readl(sport->port.membase + UCR2);
  749. writel(old_txrxen & ~( UCR2_TXEN | UCR2_RXEN),
  750. sport->port.membase + UCR2);
  751. old_txrxen &= (UCR2_TXEN | UCR2_RXEN);
  752. if (USE_IRDA(sport)) {
  753. /*
  754. * use maximum available submodule frequency to
  755. * avoid missing short pulses due to low sampling rate
  756. */
  757. div = 1;
  758. } else {
  759. div = sport->port.uartclk / (baud * 16);
  760. if (div > 7)
  761. div = 7;
  762. if (!div)
  763. div = 1;
  764. }
  765. rational_best_approximation(16 * div * baud, sport->port.uartclk,
  766. 1 << 16, 1 << 16, &num, &denom);
  767. tdiv64 = sport->port.uartclk;
  768. tdiv64 *= num;
  769. do_div(tdiv64, denom * 16 * div);
  770. tty_termios_encode_baud_rate(termios,
  771. (speed_t)tdiv64, (speed_t)tdiv64);
  772. num -= 1;
  773. denom -= 1;
  774. ufcr = readl(sport->port.membase + UFCR);
  775. ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
  776. writel(ufcr, sport->port.membase + UFCR);
  777. writel(num, sport->port.membase + UBIR);
  778. writel(denom, sport->port.membase + UBMR);
  779. if (!cpu_is_mx1())
  780. writel(sport->port.uartclk / div / 1000,
  781. sport->port.membase + MX2_ONEMS);
  782. writel(old_ucr1, sport->port.membase + UCR1);
  783. /* set the parity, stop bits and data size */
  784. writel(ucr2 | old_txrxen, sport->port.membase + UCR2);
  785. if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
  786. imx_enable_ms(&sport->port);
  787. spin_unlock_irqrestore(&sport->port.lock, flags);
  788. }
  789. static const char *imx_type(struct uart_port *port)
  790. {
  791. struct imx_port *sport = (struct imx_port *)port;
  792. return sport->port.type == PORT_IMX ? "IMX" : NULL;
  793. }
  794. /*
  795. * Release the memory region(s) being used by 'port'.
  796. */
  797. static void imx_release_port(struct uart_port *port)
  798. {
  799. struct platform_device *pdev = to_platform_device(port->dev);
  800. struct resource *mmres;
  801. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  802. release_mem_region(mmres->start, mmres->end - mmres->start + 1);
  803. }
  804. /*
  805. * Request the memory region(s) being used by 'port'.
  806. */
  807. static int imx_request_port(struct uart_port *port)
  808. {
  809. struct platform_device *pdev = to_platform_device(port->dev);
  810. struct resource *mmres;
  811. void *ret;
  812. mmres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  813. if (!mmres)
  814. return -ENODEV;
  815. ret = request_mem_region(mmres->start, mmres->end - mmres->start + 1,
  816. "imx-uart");
  817. return ret ? 0 : -EBUSY;
  818. }
  819. /*
  820. * Configure/autoconfigure the port.
  821. */
  822. static void imx_config_port(struct uart_port *port, int flags)
  823. {
  824. struct imx_port *sport = (struct imx_port *)port;
  825. if (flags & UART_CONFIG_TYPE &&
  826. imx_request_port(&sport->port) == 0)
  827. sport->port.type = PORT_IMX;
  828. }
  829. /*
  830. * Verify the new serial_struct (for TIOCSSERIAL).
  831. * The only change we allow are to the flags and type, and
  832. * even then only between PORT_IMX and PORT_UNKNOWN
  833. */
  834. static int
  835. imx_verify_port(struct uart_port *port, struct serial_struct *ser)
  836. {
  837. struct imx_port *sport = (struct imx_port *)port;
  838. int ret = 0;
  839. if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
  840. ret = -EINVAL;
  841. if (sport->port.irq != ser->irq)
  842. ret = -EINVAL;
  843. if (ser->io_type != UPIO_MEM)
  844. ret = -EINVAL;
  845. if (sport->port.uartclk / 16 != ser->baud_base)
  846. ret = -EINVAL;
  847. if ((void *)sport->port.mapbase != ser->iomem_base)
  848. ret = -EINVAL;
  849. if (sport->port.iobase != ser->port)
  850. ret = -EINVAL;
  851. if (ser->hub6 != 0)
  852. ret = -EINVAL;
  853. return ret;
  854. }
  855. static struct uart_ops imx_pops = {
  856. .tx_empty = imx_tx_empty,
  857. .set_mctrl = imx_set_mctrl,
  858. .get_mctrl = imx_get_mctrl,
  859. .stop_tx = imx_stop_tx,
  860. .start_tx = imx_start_tx,
  861. .stop_rx = imx_stop_rx,
  862. .enable_ms = imx_enable_ms,
  863. .break_ctl = imx_break_ctl,
  864. .startup = imx_startup,
  865. .shutdown = imx_shutdown,
  866. .set_termios = imx_set_termios,
  867. .type = imx_type,
  868. .release_port = imx_release_port,
  869. .request_port = imx_request_port,
  870. .config_port = imx_config_port,
  871. .verify_port = imx_verify_port,
  872. };
  873. static struct imx_port *imx_ports[UART_NR];
  874. #ifdef CONFIG_SERIAL_IMX_CONSOLE
  875. static void imx_console_putchar(struct uart_port *port, int ch)
  876. {
  877. struct imx_port *sport = (struct imx_port *)port;
  878. while (readl(sport->port.membase + UTS) & UTS_TXFULL)
  879. barrier();
  880. writel(ch, sport->port.membase + URTX0);
  881. }
  882. /*
  883. * Interrupts are disabled on entering
  884. */
  885. static void
  886. imx_console_write(struct console *co, const char *s, unsigned int count)
  887. {
  888. struct imx_port *sport = imx_ports[co->index];
  889. unsigned int old_ucr1, old_ucr2, ucr1;
  890. /*
  891. * First, save UCR1/2 and then disable interrupts
  892. */
  893. ucr1 = old_ucr1 = readl(sport->port.membase + UCR1);
  894. old_ucr2 = readl(sport->port.membase + UCR2);
  895. if (cpu_is_mx1())
  896. ucr1 |= MX1_UCR1_UARTCLKEN;
  897. ucr1 |= UCR1_UARTEN;
  898. ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
  899. writel(ucr1, sport->port.membase + UCR1);
  900. writel(old_ucr2 | UCR2_TXEN, sport->port.membase + UCR2);
  901. uart_console_write(&sport->port, s, count, imx_console_putchar);
  902. /*
  903. * Finally, wait for transmitter to become empty
  904. * and restore UCR1/2
  905. */
  906. while (!(readl(sport->port.membase + USR2) & USR2_TXDC));
  907. writel(old_ucr1, sport->port.membase + UCR1);
  908. writel(old_ucr2, sport->port.membase + UCR2);
  909. }
  910. /*
  911. * If the port was already initialised (eg, by a boot loader),
  912. * try to determine the current setup.
  913. */
  914. static void __init
  915. imx_console_get_options(struct imx_port *sport, int *baud,
  916. int *parity, int *bits)
  917. {
  918. if (readl(sport->port.membase + UCR1) & UCR1_UARTEN) {
  919. /* ok, the port was enabled */
  920. unsigned int ucr2, ubir,ubmr, uartclk;
  921. unsigned int baud_raw;
  922. unsigned int ucfr_rfdiv;
  923. ucr2 = readl(sport->port.membase + UCR2);
  924. *parity = 'n';
  925. if (ucr2 & UCR2_PREN) {
  926. if (ucr2 & UCR2_PROE)
  927. *parity = 'o';
  928. else
  929. *parity = 'e';
  930. }
  931. if (ucr2 & UCR2_WS)
  932. *bits = 8;
  933. else
  934. *bits = 7;
  935. ubir = readl(sport->port.membase + UBIR) & 0xffff;
  936. ubmr = readl(sport->port.membase + UBMR) & 0xffff;
  937. ucfr_rfdiv = (readl(sport->port.membase + UFCR) & UFCR_RFDIV) >> 7;
  938. if (ucfr_rfdiv == 6)
  939. ucfr_rfdiv = 7;
  940. else
  941. ucfr_rfdiv = 6 - ucfr_rfdiv;
  942. uartclk = clk_get_rate(sport->clk);
  943. uartclk /= ucfr_rfdiv;
  944. { /*
  945. * The next code provides exact computation of
  946. * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
  947. * without need of float support or long long division,
  948. * which would be required to prevent 32bit arithmetic overflow
  949. */
  950. unsigned int mul = ubir + 1;
  951. unsigned int div = 16 * (ubmr + 1);
  952. unsigned int rem = uartclk % div;
  953. baud_raw = (uartclk / div) * mul;
  954. baud_raw += (rem * mul + div / 2) / div;
  955. *baud = (baud_raw + 50) / 100 * 100;
  956. }
  957. if(*baud != baud_raw)
  958. printk(KERN_INFO "Serial: Console IMX rounded baud rate from %d to %d\n",
  959. baud_raw, *baud);
  960. }
  961. }
  962. static int __init
  963. imx_console_setup(struct console *co, char *options)
  964. {
  965. struct imx_port *sport;
  966. int baud = 9600;
  967. int bits = 8;
  968. int parity = 'n';
  969. int flow = 'n';
  970. /*
  971. * Check whether an invalid uart number has been specified, and
  972. * if so, search for the first available port that does have
  973. * console support.
  974. */
  975. if (co->index == -1 || co->index >= ARRAY_SIZE(imx_ports))
  976. co->index = 0;
  977. sport = imx_ports[co->index];
  978. if(sport == NULL)
  979. return -ENODEV;
  980. if (options)
  981. uart_parse_options(options, &baud, &parity, &bits, &flow);
  982. else
  983. imx_console_get_options(sport, &baud, &parity, &bits);
  984. imx_setup_ufcr(sport, 0);
  985. return uart_set_options(&sport->port, co, baud, parity, bits, flow);
  986. }
  987. static struct uart_driver imx_reg;
  988. static struct console imx_console = {
  989. .name = DEV_NAME,
  990. .write = imx_console_write,
  991. .device = uart_console_device,
  992. .setup = imx_console_setup,
  993. .flags = CON_PRINTBUFFER,
  994. .index = -1,
  995. .data = &imx_reg,
  996. };
  997. #define IMX_CONSOLE &imx_console
  998. #else
  999. #define IMX_CONSOLE NULL
  1000. #endif
  1001. static struct uart_driver imx_reg = {
  1002. .owner = THIS_MODULE,
  1003. .driver_name = DRIVER_NAME,
  1004. .dev_name = DEV_NAME,
  1005. .major = SERIAL_IMX_MAJOR,
  1006. .minor = MINOR_START,
  1007. .nr = ARRAY_SIZE(imx_ports),
  1008. .cons = IMX_CONSOLE,
  1009. };
  1010. static int serial_imx_suspend(struct platform_device *dev, pm_message_t state)
  1011. {
  1012. struct imx_port *sport = platform_get_drvdata(dev);
  1013. if (sport)
  1014. uart_suspend_port(&imx_reg, &sport->port);
  1015. return 0;
  1016. }
  1017. static int serial_imx_resume(struct platform_device *dev)
  1018. {
  1019. struct imx_port *sport = platform_get_drvdata(dev);
  1020. if (sport)
  1021. uart_resume_port(&imx_reg, &sport->port);
  1022. return 0;
  1023. }
  1024. static int serial_imx_probe(struct platform_device *pdev)
  1025. {
  1026. struct imx_port *sport;
  1027. struct imxuart_platform_data *pdata;
  1028. void __iomem *base;
  1029. int ret = 0;
  1030. struct resource *res;
  1031. sport = kzalloc(sizeof(*sport), GFP_KERNEL);
  1032. if (!sport)
  1033. return -ENOMEM;
  1034. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1035. if (!res) {
  1036. ret = -ENODEV;
  1037. goto free;
  1038. }
  1039. base = ioremap(res->start, PAGE_SIZE);
  1040. if (!base) {
  1041. ret = -ENOMEM;
  1042. goto free;
  1043. }
  1044. sport->port.dev = &pdev->dev;
  1045. sport->port.mapbase = res->start;
  1046. sport->port.membase = base;
  1047. sport->port.type = PORT_IMX,
  1048. sport->port.iotype = UPIO_MEM;
  1049. sport->port.irq = platform_get_irq(pdev, 0);
  1050. sport->rxirq = platform_get_irq(pdev, 0);
  1051. sport->txirq = platform_get_irq(pdev, 1);
  1052. sport->rtsirq = platform_get_irq(pdev, 2);
  1053. sport->port.fifosize = 32;
  1054. sport->port.ops = &imx_pops;
  1055. sport->port.flags = UPF_BOOT_AUTOCONF;
  1056. sport->port.line = pdev->id;
  1057. init_timer(&sport->timer);
  1058. sport->timer.function = imx_timeout;
  1059. sport->timer.data = (unsigned long)sport;
  1060. sport->clk = clk_get(&pdev->dev, "uart");
  1061. if (IS_ERR(sport->clk)) {
  1062. ret = PTR_ERR(sport->clk);
  1063. goto unmap;
  1064. }
  1065. clk_enable(sport->clk);
  1066. sport->port.uartclk = clk_get_rate(sport->clk);
  1067. imx_ports[pdev->id] = sport;
  1068. pdata = pdev->dev.platform_data;
  1069. if (pdata && (pdata->flags & IMXUART_HAVE_RTSCTS))
  1070. sport->have_rtscts = 1;
  1071. #ifdef CONFIG_IRDA
  1072. if (pdata && (pdata->flags & IMXUART_IRDA))
  1073. sport->use_irda = 1;
  1074. #endif
  1075. if (pdata && pdata->init) {
  1076. ret = pdata->init(pdev);
  1077. if (ret)
  1078. goto clkput;
  1079. }
  1080. ret = uart_add_one_port(&imx_reg, &sport->port);
  1081. if (ret)
  1082. goto deinit;
  1083. platform_set_drvdata(pdev, &sport->port);
  1084. return 0;
  1085. deinit:
  1086. if (pdata && pdata->exit)
  1087. pdata->exit(pdev);
  1088. clkput:
  1089. clk_put(sport->clk);
  1090. clk_disable(sport->clk);
  1091. unmap:
  1092. iounmap(sport->port.membase);
  1093. free:
  1094. kfree(sport);
  1095. return ret;
  1096. }
  1097. static int serial_imx_remove(struct platform_device *pdev)
  1098. {
  1099. struct imxuart_platform_data *pdata;
  1100. struct imx_port *sport = platform_get_drvdata(pdev);
  1101. pdata = pdev->dev.platform_data;
  1102. platform_set_drvdata(pdev, NULL);
  1103. if (sport) {
  1104. uart_remove_one_port(&imx_reg, &sport->port);
  1105. clk_put(sport->clk);
  1106. }
  1107. clk_disable(sport->clk);
  1108. if (pdata && pdata->exit)
  1109. pdata->exit(pdev);
  1110. iounmap(sport->port.membase);
  1111. kfree(sport);
  1112. return 0;
  1113. }
  1114. static struct platform_driver serial_imx_driver = {
  1115. .probe = serial_imx_probe,
  1116. .remove = serial_imx_remove,
  1117. .suspend = serial_imx_suspend,
  1118. .resume = serial_imx_resume,
  1119. .driver = {
  1120. .name = "imx-uart",
  1121. .owner = THIS_MODULE,
  1122. },
  1123. };
  1124. static int __init imx_serial_init(void)
  1125. {
  1126. int ret;
  1127. printk(KERN_INFO "Serial: IMX driver\n");
  1128. ret = uart_register_driver(&imx_reg);
  1129. if (ret)
  1130. return ret;
  1131. ret = platform_driver_register(&serial_imx_driver);
  1132. if (ret != 0)
  1133. uart_unregister_driver(&imx_reg);
  1134. return 0;
  1135. }
  1136. static void __exit imx_serial_exit(void)
  1137. {
  1138. platform_driver_unregister(&serial_imx_driver);
  1139. uart_unregister_driver(&imx_reg);
  1140. }
  1141. module_init(imx_serial_init);
  1142. module_exit(imx_serial_exit);
  1143. MODULE_AUTHOR("Sascha Hauer");
  1144. MODULE_DESCRIPTION("IMX generic serial port driver");
  1145. MODULE_LICENSE("GPL");
  1146. MODULE_ALIAS("platform:imx-uart");