8250_pci.c 96 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809
  1. /*
  2. * linux/drivers/char/8250_pci.c
  3. *
  4. * Probe module for 8250/16550-type PCI serial ports.
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright (C) 2001 Russell King, All Rights Reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/pci.h>
  17. #include <linux/string.h>
  18. #include <linux/kernel.h>
  19. #include <linux/slab.h>
  20. #include <linux/delay.h>
  21. #include <linux/tty.h>
  22. #include <linux/serial_core.h>
  23. #include <linux/8250_pci.h>
  24. #include <linux/bitops.h>
  25. #include <asm/byteorder.h>
  26. #include <asm/io.h>
  27. #include "8250.h"
  28. #undef SERIAL_DEBUG_PCI
  29. /*
  30. * init function returns:
  31. * > 0 - number of ports
  32. * = 0 - use board->num_ports
  33. * < 0 - error
  34. */
  35. struct pci_serial_quirk {
  36. u32 vendor;
  37. u32 device;
  38. u32 subvendor;
  39. u32 subdevice;
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static void moan_device(const char *str, struct pci_dev *dev)
  55. {
  56. printk(KERN_WARNING
  57. "%s: %s\n"
  58. "Please send the output of lspci -vv, this\n"
  59. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  60. "manufacturer and name of serial board or\n"
  61. "modem board to rmk+serial@arm.linux.org.uk.\n",
  62. pci_name(dev), str, dev->vendor, dev->device,
  63. dev->subsystem_vendor, dev->subsystem_device);
  64. }
  65. static int
  66. setup_port(struct serial_private *priv, struct uart_port *port,
  67. int bar, int offset, int regshift)
  68. {
  69. struct pci_dev *dev = priv->dev;
  70. unsigned long base, len;
  71. if (bar >= PCI_NUM_BAR_RESOURCES)
  72. return -EINVAL;
  73. base = pci_resource_start(dev, bar);
  74. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  75. len = pci_resource_len(dev, bar);
  76. if (!priv->remapped_bar[bar])
  77. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  78. if (!priv->remapped_bar[bar])
  79. return -ENOMEM;
  80. port->iotype = UPIO_MEM;
  81. port->iobase = 0;
  82. port->mapbase = base + offset;
  83. port->membase = priv->remapped_bar[bar] + offset;
  84. port->regshift = regshift;
  85. } else {
  86. port->iotype = UPIO_PORT;
  87. port->iobase = base + offset;
  88. port->mapbase = 0;
  89. port->membase = NULL;
  90. port->regshift = 0;
  91. }
  92. return 0;
  93. }
  94. /*
  95. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  96. */
  97. static int addidata_apci7800_setup(struct serial_private *priv,
  98. const struct pciserial_board *board,
  99. struct uart_port *port, int idx)
  100. {
  101. unsigned int bar = 0, offset = board->first_offset;
  102. bar = FL_GET_BASE(board->flags);
  103. if (idx < 2) {
  104. offset += idx * board->uart_offset;
  105. } else if ((idx >= 2) && (idx < 4)) {
  106. bar += 1;
  107. offset += ((idx - 2) * board->uart_offset);
  108. } else if ((idx >= 4) && (idx < 6)) {
  109. bar += 2;
  110. offset += ((idx - 4) * board->uart_offset);
  111. } else if (idx >= 6) {
  112. bar += 3;
  113. offset += ((idx - 6) * board->uart_offset);
  114. }
  115. return setup_port(priv, port, bar, offset, board->reg_shift);
  116. }
  117. /*
  118. * AFAVLAB uses a different mixture of BARs and offsets
  119. * Not that ugly ;) -- HW
  120. */
  121. static int
  122. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  123. struct uart_port *port, int idx)
  124. {
  125. unsigned int bar, offset = board->first_offset;
  126. bar = FL_GET_BASE(board->flags);
  127. if (idx < 4)
  128. bar += idx;
  129. else {
  130. bar = 4;
  131. offset += (idx - 4) * board->uart_offset;
  132. }
  133. return setup_port(priv, port, bar, offset, board->reg_shift);
  134. }
  135. /*
  136. * HP's Remote Management Console. The Diva chip came in several
  137. * different versions. N-class, L2000 and A500 have two Diva chips, each
  138. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  139. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  140. * one Diva chip, but it has been expanded to 5 UARTs.
  141. */
  142. static int pci_hp_diva_init(struct pci_dev *dev)
  143. {
  144. int rc = 0;
  145. switch (dev->subsystem_device) {
  146. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  147. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  148. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  149. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  150. rc = 3;
  151. break;
  152. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  153. rc = 2;
  154. break;
  155. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  156. rc = 4;
  157. break;
  158. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  159. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  160. rc = 1;
  161. break;
  162. }
  163. return rc;
  164. }
  165. /*
  166. * HP's Diva chip puts the 4th/5th serial port further out, and
  167. * some serial ports are supposed to be hidden on certain models.
  168. */
  169. static int
  170. pci_hp_diva_setup(struct serial_private *priv,
  171. const struct pciserial_board *board,
  172. struct uart_port *port, int idx)
  173. {
  174. unsigned int offset = board->first_offset;
  175. unsigned int bar = FL_GET_BASE(board->flags);
  176. switch (priv->dev->subsystem_device) {
  177. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  178. if (idx == 3)
  179. idx++;
  180. break;
  181. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  182. if (idx > 0)
  183. idx++;
  184. if (idx > 2)
  185. idx++;
  186. break;
  187. }
  188. if (idx > 2)
  189. offset = 0x18;
  190. offset += idx * board->uart_offset;
  191. return setup_port(priv, port, bar, offset, board->reg_shift);
  192. }
  193. /*
  194. * Added for EKF Intel i960 serial boards
  195. */
  196. static int pci_inteli960ni_init(struct pci_dev *dev)
  197. {
  198. unsigned long oldval;
  199. if (!(dev->subsystem_device & 0x1000))
  200. return -ENODEV;
  201. /* is firmware started? */
  202. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  203. if (oldval == 0x00001000L) { /* RESET value */
  204. printk(KERN_DEBUG "Local i960 firmware missing");
  205. return -ENODEV;
  206. }
  207. return 0;
  208. }
  209. /*
  210. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  211. * that the card interrupt be explicitly enabled or disabled. This
  212. * seems to be mainly needed on card using the PLX which also use I/O
  213. * mapped memory.
  214. */
  215. static int pci_plx9050_init(struct pci_dev *dev)
  216. {
  217. u8 irq_config;
  218. void __iomem *p;
  219. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  220. moan_device("no memory in bar 0", dev);
  221. return 0;
  222. }
  223. irq_config = 0x41;
  224. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  225. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  226. irq_config = 0x43;
  227. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  228. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  229. /*
  230. * As the megawolf cards have the int pins active
  231. * high, and have 2 UART chips, both ints must be
  232. * enabled on the 9050. Also, the UARTS are set in
  233. * 16450 mode by default, so we have to enable the
  234. * 16C950 'enhanced' mode so that we can use the
  235. * deep FIFOs
  236. */
  237. irq_config = 0x5b;
  238. /*
  239. * enable/disable interrupts
  240. */
  241. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  242. if (p == NULL)
  243. return -ENOMEM;
  244. writel(irq_config, p + 0x4c);
  245. /*
  246. * Read the register back to ensure that it took effect.
  247. */
  248. readl(p + 0x4c);
  249. iounmap(p);
  250. return 0;
  251. }
  252. static void __devexit pci_plx9050_exit(struct pci_dev *dev)
  253. {
  254. u8 __iomem *p;
  255. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  256. return;
  257. /*
  258. * disable interrupts
  259. */
  260. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  261. if (p != NULL) {
  262. writel(0, p + 0x4c);
  263. /*
  264. * Read the register back to ensure that it took effect.
  265. */
  266. readl(p + 0x4c);
  267. iounmap(p);
  268. }
  269. }
  270. #define NI8420_INT_ENABLE_REG 0x38
  271. #define NI8420_INT_ENABLE_BIT 0x2000
  272. static void __devexit pci_ni8420_exit(struct pci_dev *dev)
  273. {
  274. void __iomem *p;
  275. unsigned long base, len;
  276. unsigned int bar = 0;
  277. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  278. moan_device("no memory in bar", dev);
  279. return;
  280. }
  281. base = pci_resource_start(dev, bar);
  282. len = pci_resource_len(dev, bar);
  283. p = ioremap_nocache(base, len);
  284. if (p == NULL)
  285. return;
  286. /* Disable the CPU Interrupt */
  287. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  288. p + NI8420_INT_ENABLE_REG);
  289. iounmap(p);
  290. }
  291. /* MITE registers */
  292. #define MITE_IOWBSR1 0xc4
  293. #define MITE_IOWCR1 0xf4
  294. #define MITE_LCIMR1 0x08
  295. #define MITE_LCIMR2 0x10
  296. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  297. static void __devexit pci_ni8430_exit(struct pci_dev *dev)
  298. {
  299. void __iomem *p;
  300. unsigned long base, len;
  301. unsigned int bar = 0;
  302. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  303. moan_device("no memory in bar", dev);
  304. return;
  305. }
  306. base = pci_resource_start(dev, bar);
  307. len = pci_resource_len(dev, bar);
  308. p = ioremap_nocache(base, len);
  309. if (p == NULL)
  310. return;
  311. /* Disable the CPU Interrupt */
  312. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  313. iounmap(p);
  314. }
  315. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  316. static int
  317. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  318. struct uart_port *port, int idx)
  319. {
  320. unsigned int bar, offset = board->first_offset;
  321. bar = 0;
  322. if (idx < 4) {
  323. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  324. offset += idx * board->uart_offset;
  325. } else if (idx < 8) {
  326. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  327. offset += idx * board->uart_offset + 0xC00;
  328. } else /* we have only 8 ports on PMC-OCTALPRO */
  329. return 1;
  330. return setup_port(priv, port, bar, offset, board->reg_shift);
  331. }
  332. /*
  333. * This does initialization for PMC OCTALPRO cards:
  334. * maps the device memory, resets the UARTs (needed, bc
  335. * if the module is removed and inserted again, the card
  336. * is in the sleep mode) and enables global interrupt.
  337. */
  338. /* global control register offset for SBS PMC-OctalPro */
  339. #define OCT_REG_CR_OFF 0x500
  340. static int sbs_init(struct pci_dev *dev)
  341. {
  342. u8 __iomem *p;
  343. p = pci_ioremap_bar(dev, 0);
  344. if (p == NULL)
  345. return -ENOMEM;
  346. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  347. writeb(0x10, p + OCT_REG_CR_OFF);
  348. udelay(50);
  349. writeb(0x0, p + OCT_REG_CR_OFF);
  350. /* Set bit-2 (INTENABLE) of Control Register */
  351. writeb(0x4, p + OCT_REG_CR_OFF);
  352. iounmap(p);
  353. return 0;
  354. }
  355. /*
  356. * Disables the global interrupt of PMC-OctalPro
  357. */
  358. static void __devexit sbs_exit(struct pci_dev *dev)
  359. {
  360. u8 __iomem *p;
  361. p = pci_ioremap_bar(dev, 0);
  362. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  363. if (p != NULL)
  364. writeb(0, p + OCT_REG_CR_OFF);
  365. iounmap(p);
  366. }
  367. /*
  368. * SIIG serial cards have an PCI interface chip which also controls
  369. * the UART clocking frequency. Each UART can be clocked independently
  370. * (except cards equiped with 4 UARTs) and initial clocking settings
  371. * are stored in the EEPROM chip. It can cause problems because this
  372. * version of serial driver doesn't support differently clocked UART's
  373. * on single PCI card. To prevent this, initialization functions set
  374. * high frequency clocking for all UART's on given card. It is safe (I
  375. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  376. * with other OSes (like M$ DOS).
  377. *
  378. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  379. *
  380. * There is two family of SIIG serial cards with different PCI
  381. * interface chip and different configuration methods:
  382. * - 10x cards have control registers in IO and/or memory space;
  383. * - 20x cards have control registers in standard PCI configuration space.
  384. *
  385. * Note: all 10x cards have PCI device ids 0x10..
  386. * all 20x cards have PCI device ids 0x20..
  387. *
  388. * There are also Quartet Serial cards which use Oxford Semiconductor
  389. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  390. *
  391. * Note: some SIIG cards are probed by the parport_serial object.
  392. */
  393. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  394. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  395. static int pci_siig10x_init(struct pci_dev *dev)
  396. {
  397. u16 data;
  398. void __iomem *p;
  399. switch (dev->device & 0xfff8) {
  400. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  401. data = 0xffdf;
  402. break;
  403. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  404. data = 0xf7ff;
  405. break;
  406. default: /* 1S1P, 4S */
  407. data = 0xfffb;
  408. break;
  409. }
  410. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  411. if (p == NULL)
  412. return -ENOMEM;
  413. writew(readw(p + 0x28) & data, p + 0x28);
  414. readw(p + 0x28);
  415. iounmap(p);
  416. return 0;
  417. }
  418. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  419. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  420. static int pci_siig20x_init(struct pci_dev *dev)
  421. {
  422. u8 data;
  423. /* Change clock frequency for the first UART. */
  424. pci_read_config_byte(dev, 0x6f, &data);
  425. pci_write_config_byte(dev, 0x6f, data & 0xef);
  426. /* If this card has 2 UART, we have to do the same with second UART. */
  427. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  428. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  429. pci_read_config_byte(dev, 0x73, &data);
  430. pci_write_config_byte(dev, 0x73, data & 0xef);
  431. }
  432. return 0;
  433. }
  434. static int pci_siig_init(struct pci_dev *dev)
  435. {
  436. unsigned int type = dev->device & 0xff00;
  437. if (type == 0x1000)
  438. return pci_siig10x_init(dev);
  439. else if (type == 0x2000)
  440. return pci_siig20x_init(dev);
  441. moan_device("Unknown SIIG card", dev);
  442. return -ENODEV;
  443. }
  444. static int pci_siig_setup(struct serial_private *priv,
  445. const struct pciserial_board *board,
  446. struct uart_port *port, int idx)
  447. {
  448. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  449. if (idx > 3) {
  450. bar = 4;
  451. offset = (idx - 4) * 8;
  452. }
  453. return setup_port(priv, port, bar, offset, 0);
  454. }
  455. /*
  456. * Timedia has an explosion of boards, and to avoid the PCI table from
  457. * growing *huge*, we use this function to collapse some 70 entries
  458. * in the PCI table into one, for sanity's and compactness's sake.
  459. */
  460. static const unsigned short timedia_single_port[] = {
  461. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  462. };
  463. static const unsigned short timedia_dual_port[] = {
  464. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  465. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  466. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  467. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  468. 0xD079, 0
  469. };
  470. static const unsigned short timedia_quad_port[] = {
  471. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  472. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  473. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  474. 0xB157, 0
  475. };
  476. static const unsigned short timedia_eight_port[] = {
  477. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  478. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  479. };
  480. static const struct timedia_struct {
  481. int num;
  482. const unsigned short *ids;
  483. } timedia_data[] = {
  484. { 1, timedia_single_port },
  485. { 2, timedia_dual_port },
  486. { 4, timedia_quad_port },
  487. { 8, timedia_eight_port }
  488. };
  489. static int pci_timedia_init(struct pci_dev *dev)
  490. {
  491. const unsigned short *ids;
  492. int i, j;
  493. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  494. ids = timedia_data[i].ids;
  495. for (j = 0; ids[j]; j++)
  496. if (dev->subsystem_device == ids[j])
  497. return timedia_data[i].num;
  498. }
  499. return 0;
  500. }
  501. /*
  502. * Timedia/SUNIX uses a mixture of BARs and offsets
  503. * Ugh, this is ugly as all hell --- TYT
  504. */
  505. static int
  506. pci_timedia_setup(struct serial_private *priv,
  507. const struct pciserial_board *board,
  508. struct uart_port *port, int idx)
  509. {
  510. unsigned int bar = 0, offset = board->first_offset;
  511. switch (idx) {
  512. case 0:
  513. bar = 0;
  514. break;
  515. case 1:
  516. offset = board->uart_offset;
  517. bar = 0;
  518. break;
  519. case 2:
  520. bar = 1;
  521. break;
  522. case 3:
  523. offset = board->uart_offset;
  524. /* FALLTHROUGH */
  525. case 4: /* BAR 2 */
  526. case 5: /* BAR 3 */
  527. case 6: /* BAR 4 */
  528. case 7: /* BAR 5 */
  529. bar = idx - 2;
  530. }
  531. return setup_port(priv, port, bar, offset, board->reg_shift);
  532. }
  533. /*
  534. * Some Titan cards are also a little weird
  535. */
  536. static int
  537. titan_400l_800l_setup(struct serial_private *priv,
  538. const struct pciserial_board *board,
  539. struct uart_port *port, int idx)
  540. {
  541. unsigned int bar, offset = board->first_offset;
  542. switch (idx) {
  543. case 0:
  544. bar = 1;
  545. break;
  546. case 1:
  547. bar = 2;
  548. break;
  549. default:
  550. bar = 4;
  551. offset = (idx - 2) * board->uart_offset;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. static int pci_xircom_init(struct pci_dev *dev)
  556. {
  557. msleep(100);
  558. return 0;
  559. }
  560. static int pci_ni8420_init(struct pci_dev *dev)
  561. {
  562. void __iomem *p;
  563. unsigned long base, len;
  564. unsigned int bar = 0;
  565. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  566. moan_device("no memory in bar", dev);
  567. return 0;
  568. }
  569. base = pci_resource_start(dev, bar);
  570. len = pci_resource_len(dev, bar);
  571. p = ioremap_nocache(base, len);
  572. if (p == NULL)
  573. return -ENOMEM;
  574. /* Enable CPU Interrupt */
  575. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  576. p + NI8420_INT_ENABLE_REG);
  577. iounmap(p);
  578. return 0;
  579. }
  580. #define MITE_IOWBSR1_WSIZE 0xa
  581. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  582. #define MITE_IOWBSR1_WENAB (1 << 7)
  583. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  584. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  585. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  586. static int pci_ni8430_init(struct pci_dev *dev)
  587. {
  588. void __iomem *p;
  589. unsigned long base, len;
  590. u32 device_window;
  591. unsigned int bar = 0;
  592. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  593. moan_device("no memory in bar", dev);
  594. return 0;
  595. }
  596. base = pci_resource_start(dev, bar);
  597. len = pci_resource_len(dev, bar);
  598. p = ioremap_nocache(base, len);
  599. if (p == NULL)
  600. return -ENOMEM;
  601. /* Set device window address and size in BAR0 */
  602. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  603. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  604. writel(device_window, p + MITE_IOWBSR1);
  605. /* Set window access to go to RAMSEL IO address space */
  606. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  607. p + MITE_IOWCR1);
  608. /* Enable IO Bus Interrupt 0 */
  609. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  610. /* Enable CPU Interrupt */
  611. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  612. iounmap(p);
  613. return 0;
  614. }
  615. /* UART Port Control Register */
  616. #define NI8430_PORTCON 0x0f
  617. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  618. static int
  619. pci_ni8430_setup(struct serial_private *priv,
  620. const struct pciserial_board *board,
  621. struct uart_port *port, int idx)
  622. {
  623. void __iomem *p;
  624. unsigned long base, len;
  625. unsigned int bar, offset = board->first_offset;
  626. if (idx >= board->num_ports)
  627. return 1;
  628. bar = FL_GET_BASE(board->flags);
  629. offset += idx * board->uart_offset;
  630. base = pci_resource_start(priv->dev, bar);
  631. len = pci_resource_len(priv->dev, bar);
  632. p = ioremap_nocache(base, len);
  633. /* enable the transciever */
  634. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  635. p + offset + NI8430_PORTCON);
  636. iounmap(p);
  637. return setup_port(priv, port, bar, offset, board->reg_shift);
  638. }
  639. static int pci_netmos_init(struct pci_dev *dev)
  640. {
  641. /* subdevice 0x00PS means <P> parallel, <S> serial */
  642. unsigned int num_serial = dev->subsystem_device & 0xf;
  643. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  644. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  645. return 0;
  646. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  647. dev->subsystem_device == 0x0299)
  648. return 0;
  649. if (num_serial == 0)
  650. return -ENODEV;
  651. return num_serial;
  652. }
  653. /*
  654. * These chips are available with optionally one parallel port and up to
  655. * two serial ports. Unfortunately they all have the same product id.
  656. *
  657. * Basic configuration is done over a region of 32 I/O ports. The base
  658. * ioport is called INTA or INTC, depending on docs/other drivers.
  659. *
  660. * The region of the 32 I/O ports is configured in POSIO0R...
  661. */
  662. /* registers */
  663. #define ITE_887x_MISCR 0x9c
  664. #define ITE_887x_INTCBAR 0x78
  665. #define ITE_887x_UARTBAR 0x7c
  666. #define ITE_887x_PS0BAR 0x10
  667. #define ITE_887x_POSIO0 0x60
  668. /* I/O space size */
  669. #define ITE_887x_IOSIZE 32
  670. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  671. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  672. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  673. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  674. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  675. #define ITE_887x_POSIO_SPEED (3 << 29)
  676. /* enable IO_Space bit */
  677. #define ITE_887x_POSIO_ENABLE (1 << 31)
  678. static int pci_ite887x_init(struct pci_dev *dev)
  679. {
  680. /* inta_addr are the configuration addresses of the ITE */
  681. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  682. 0x200, 0x280, 0 };
  683. int ret, i, type;
  684. struct resource *iobase = NULL;
  685. u32 miscr, uartbar, ioport;
  686. /* search for the base-ioport */
  687. i = 0;
  688. while (inta_addr[i] && iobase == NULL) {
  689. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  690. "ite887x");
  691. if (iobase != NULL) {
  692. /* write POSIO0R - speed | size | ioport */
  693. pci_write_config_dword(dev, ITE_887x_POSIO0,
  694. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  695. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  696. /* write INTCBAR - ioport */
  697. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  698. inta_addr[i]);
  699. ret = inb(inta_addr[i]);
  700. if (ret != 0xff) {
  701. /* ioport connected */
  702. break;
  703. }
  704. release_region(iobase->start, ITE_887x_IOSIZE);
  705. iobase = NULL;
  706. }
  707. i++;
  708. }
  709. if (!inta_addr[i]) {
  710. printk(KERN_ERR "ite887x: could not find iobase\n");
  711. return -ENODEV;
  712. }
  713. /* start of undocumented type checking (see parport_pc.c) */
  714. type = inb(iobase->start + 0x18) & 0x0f;
  715. switch (type) {
  716. case 0x2: /* ITE8871 (1P) */
  717. case 0xa: /* ITE8875 (1P) */
  718. ret = 0;
  719. break;
  720. case 0xe: /* ITE8872 (2S1P) */
  721. ret = 2;
  722. break;
  723. case 0x6: /* ITE8873 (1S) */
  724. ret = 1;
  725. break;
  726. case 0x8: /* ITE8874 (2S) */
  727. ret = 2;
  728. break;
  729. default:
  730. moan_device("Unknown ITE887x", dev);
  731. ret = -ENODEV;
  732. }
  733. /* configure all serial ports */
  734. for (i = 0; i < ret; i++) {
  735. /* read the I/O port from the device */
  736. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  737. &ioport);
  738. ioport &= 0x0000FF00; /* the actual base address */
  739. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  740. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  741. ITE_887x_POSIO_IOSIZE_8 | ioport);
  742. /* write the ioport to the UARTBAR */
  743. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  744. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  745. uartbar |= (ioport << (16 * i)); /* set the ioport */
  746. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  747. /* get current config */
  748. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  749. /* disable interrupts (UARTx_Routing[3:0]) */
  750. miscr &= ~(0xf << (12 - 4 * i));
  751. /* activate the UART (UARTx_En) */
  752. miscr |= 1 << (23 - i);
  753. /* write new config with activated UART */
  754. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  755. }
  756. if (ret <= 0) {
  757. /* the device has no UARTs if we get here */
  758. release_region(iobase->start, ITE_887x_IOSIZE);
  759. }
  760. return ret;
  761. }
  762. static void __devexit pci_ite887x_exit(struct pci_dev *dev)
  763. {
  764. u32 ioport;
  765. /* the ioport is bit 0-15 in POSIO0R */
  766. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  767. ioport &= 0xffff;
  768. release_region(ioport, ITE_887x_IOSIZE);
  769. }
  770. /*
  771. * Oxford Semiconductor Inc.
  772. * Check that device is part of the Tornado range of devices, then determine
  773. * the number of ports available on the device.
  774. */
  775. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  776. {
  777. u8 __iomem *p;
  778. unsigned long deviceID;
  779. unsigned int number_uarts = 0;
  780. /* OxSemi Tornado devices are all 0xCxxx */
  781. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  782. (dev->device & 0xF000) != 0xC000)
  783. return 0;
  784. p = pci_iomap(dev, 0, 5);
  785. if (p == NULL)
  786. return -ENOMEM;
  787. deviceID = ioread32(p);
  788. /* Tornado device */
  789. if (deviceID == 0x07000200) {
  790. number_uarts = ioread8(p + 4);
  791. printk(KERN_DEBUG
  792. "%d ports detected on Oxford PCI Express device\n",
  793. number_uarts);
  794. }
  795. pci_iounmap(dev, p);
  796. return number_uarts;
  797. }
  798. static int
  799. pci_default_setup(struct serial_private *priv,
  800. const struct pciserial_board *board,
  801. struct uart_port *port, int idx)
  802. {
  803. unsigned int bar, offset = board->first_offset, maxnr;
  804. bar = FL_GET_BASE(board->flags);
  805. if (board->flags & FL_BASE_BARS)
  806. bar += idx;
  807. else
  808. offset += idx * board->uart_offset;
  809. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  810. (board->reg_shift + 3);
  811. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  812. return 1;
  813. return setup_port(priv, port, bar, offset, board->reg_shift);
  814. }
  815. static int skip_tx_en_setup(struct serial_private *priv,
  816. const struct pciserial_board *board,
  817. struct uart_port *port, int idx)
  818. {
  819. port->flags |= UPF_NO_TXEN_TEST;
  820. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  821. "[%04x:%04x] subsystem [%04x:%04x]\n",
  822. priv->dev->vendor,
  823. priv->dev->device,
  824. priv->dev->subsystem_vendor,
  825. priv->dev->subsystem_device);
  826. return pci_default_setup(priv, board, port, idx);
  827. }
  828. /* This should be in linux/pci_ids.h */
  829. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  830. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  831. #define PCI_DEVICE_ID_OCTPRO 0x0001
  832. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  833. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  834. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  835. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  836. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  837. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  838. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  839. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  840. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  841. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  842. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  843. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  844. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  845. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  846. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  847. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  848. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  849. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  850. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  851. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  852. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  853. /*
  854. * Master list of serial port init/setup/exit quirks.
  855. * This does not describe the general nature of the port.
  856. * (ie, baud base, number and location of ports, etc)
  857. *
  858. * This list is ordered alphabetically by vendor then device.
  859. * Specific entries must come before more generic entries.
  860. */
  861. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  862. /*
  863. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  864. */
  865. {
  866. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  867. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  868. .subvendor = PCI_ANY_ID,
  869. .subdevice = PCI_ANY_ID,
  870. .setup = addidata_apci7800_setup,
  871. },
  872. /*
  873. * AFAVLAB cards - these may be called via parport_serial
  874. * It is not clear whether this applies to all products.
  875. */
  876. {
  877. .vendor = PCI_VENDOR_ID_AFAVLAB,
  878. .device = PCI_ANY_ID,
  879. .subvendor = PCI_ANY_ID,
  880. .subdevice = PCI_ANY_ID,
  881. .setup = afavlab_setup,
  882. },
  883. /*
  884. * HP Diva
  885. */
  886. {
  887. .vendor = PCI_VENDOR_ID_HP,
  888. .device = PCI_DEVICE_ID_HP_DIVA,
  889. .subvendor = PCI_ANY_ID,
  890. .subdevice = PCI_ANY_ID,
  891. .init = pci_hp_diva_init,
  892. .setup = pci_hp_diva_setup,
  893. },
  894. /*
  895. * Intel
  896. */
  897. {
  898. .vendor = PCI_VENDOR_ID_INTEL,
  899. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  900. .subvendor = 0xe4bf,
  901. .subdevice = PCI_ANY_ID,
  902. .init = pci_inteli960ni_init,
  903. .setup = pci_default_setup,
  904. },
  905. {
  906. .vendor = PCI_VENDOR_ID_INTEL,
  907. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  908. .subvendor = PCI_ANY_ID,
  909. .subdevice = PCI_ANY_ID,
  910. .setup = skip_tx_en_setup,
  911. },
  912. {
  913. .vendor = PCI_VENDOR_ID_INTEL,
  914. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  915. .subvendor = PCI_ANY_ID,
  916. .subdevice = PCI_ANY_ID,
  917. .setup = skip_tx_en_setup,
  918. },
  919. {
  920. .vendor = PCI_VENDOR_ID_INTEL,
  921. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  922. .subvendor = PCI_ANY_ID,
  923. .subdevice = PCI_ANY_ID,
  924. .setup = skip_tx_en_setup,
  925. },
  926. /*
  927. * ITE
  928. */
  929. {
  930. .vendor = PCI_VENDOR_ID_ITE,
  931. .device = PCI_DEVICE_ID_ITE_8872,
  932. .subvendor = PCI_ANY_ID,
  933. .subdevice = PCI_ANY_ID,
  934. .init = pci_ite887x_init,
  935. .setup = pci_default_setup,
  936. .exit = __devexit_p(pci_ite887x_exit),
  937. },
  938. /*
  939. * National Instruments
  940. */
  941. {
  942. .vendor = PCI_VENDOR_ID_NI,
  943. .device = PCI_DEVICE_ID_NI_PCI23216,
  944. .subvendor = PCI_ANY_ID,
  945. .subdevice = PCI_ANY_ID,
  946. .init = pci_ni8420_init,
  947. .setup = pci_default_setup,
  948. .exit = __devexit_p(pci_ni8420_exit),
  949. },
  950. {
  951. .vendor = PCI_VENDOR_ID_NI,
  952. .device = PCI_DEVICE_ID_NI_PCI2328,
  953. .subvendor = PCI_ANY_ID,
  954. .subdevice = PCI_ANY_ID,
  955. .init = pci_ni8420_init,
  956. .setup = pci_default_setup,
  957. .exit = __devexit_p(pci_ni8420_exit),
  958. },
  959. {
  960. .vendor = PCI_VENDOR_ID_NI,
  961. .device = PCI_DEVICE_ID_NI_PCI2324,
  962. .subvendor = PCI_ANY_ID,
  963. .subdevice = PCI_ANY_ID,
  964. .init = pci_ni8420_init,
  965. .setup = pci_default_setup,
  966. .exit = __devexit_p(pci_ni8420_exit),
  967. },
  968. {
  969. .vendor = PCI_VENDOR_ID_NI,
  970. .device = PCI_DEVICE_ID_NI_PCI2322,
  971. .subvendor = PCI_ANY_ID,
  972. .subdevice = PCI_ANY_ID,
  973. .init = pci_ni8420_init,
  974. .setup = pci_default_setup,
  975. .exit = __devexit_p(pci_ni8420_exit),
  976. },
  977. {
  978. .vendor = PCI_VENDOR_ID_NI,
  979. .device = PCI_DEVICE_ID_NI_PCI2324I,
  980. .subvendor = PCI_ANY_ID,
  981. .subdevice = PCI_ANY_ID,
  982. .init = pci_ni8420_init,
  983. .setup = pci_default_setup,
  984. .exit = __devexit_p(pci_ni8420_exit),
  985. },
  986. {
  987. .vendor = PCI_VENDOR_ID_NI,
  988. .device = PCI_DEVICE_ID_NI_PCI2322I,
  989. .subvendor = PCI_ANY_ID,
  990. .subdevice = PCI_ANY_ID,
  991. .init = pci_ni8420_init,
  992. .setup = pci_default_setup,
  993. .exit = __devexit_p(pci_ni8420_exit),
  994. },
  995. {
  996. .vendor = PCI_VENDOR_ID_NI,
  997. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  998. .subvendor = PCI_ANY_ID,
  999. .subdevice = PCI_ANY_ID,
  1000. .init = pci_ni8420_init,
  1001. .setup = pci_default_setup,
  1002. .exit = __devexit_p(pci_ni8420_exit),
  1003. },
  1004. {
  1005. .vendor = PCI_VENDOR_ID_NI,
  1006. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1007. .subvendor = PCI_ANY_ID,
  1008. .subdevice = PCI_ANY_ID,
  1009. .init = pci_ni8420_init,
  1010. .setup = pci_default_setup,
  1011. .exit = __devexit_p(pci_ni8420_exit),
  1012. },
  1013. {
  1014. .vendor = PCI_VENDOR_ID_NI,
  1015. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1016. .subvendor = PCI_ANY_ID,
  1017. .subdevice = PCI_ANY_ID,
  1018. .init = pci_ni8420_init,
  1019. .setup = pci_default_setup,
  1020. .exit = __devexit_p(pci_ni8420_exit),
  1021. },
  1022. {
  1023. .vendor = PCI_VENDOR_ID_NI,
  1024. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1025. .subvendor = PCI_ANY_ID,
  1026. .subdevice = PCI_ANY_ID,
  1027. .init = pci_ni8420_init,
  1028. .setup = pci_default_setup,
  1029. .exit = __devexit_p(pci_ni8420_exit),
  1030. },
  1031. {
  1032. .vendor = PCI_VENDOR_ID_NI,
  1033. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1034. .subvendor = PCI_ANY_ID,
  1035. .subdevice = PCI_ANY_ID,
  1036. .init = pci_ni8420_init,
  1037. .setup = pci_default_setup,
  1038. .exit = __devexit_p(pci_ni8420_exit),
  1039. },
  1040. {
  1041. .vendor = PCI_VENDOR_ID_NI,
  1042. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1043. .subvendor = PCI_ANY_ID,
  1044. .subdevice = PCI_ANY_ID,
  1045. .init = pci_ni8420_init,
  1046. .setup = pci_default_setup,
  1047. .exit = __devexit_p(pci_ni8420_exit),
  1048. },
  1049. {
  1050. .vendor = PCI_VENDOR_ID_NI,
  1051. .device = PCI_ANY_ID,
  1052. .subvendor = PCI_ANY_ID,
  1053. .subdevice = PCI_ANY_ID,
  1054. .init = pci_ni8430_init,
  1055. .setup = pci_ni8430_setup,
  1056. .exit = __devexit_p(pci_ni8430_exit),
  1057. },
  1058. /*
  1059. * Panacom
  1060. */
  1061. {
  1062. .vendor = PCI_VENDOR_ID_PANACOM,
  1063. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1064. .subvendor = PCI_ANY_ID,
  1065. .subdevice = PCI_ANY_ID,
  1066. .init = pci_plx9050_init,
  1067. .setup = pci_default_setup,
  1068. .exit = __devexit_p(pci_plx9050_exit),
  1069. },
  1070. {
  1071. .vendor = PCI_VENDOR_ID_PANACOM,
  1072. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1073. .subvendor = PCI_ANY_ID,
  1074. .subdevice = PCI_ANY_ID,
  1075. .init = pci_plx9050_init,
  1076. .setup = pci_default_setup,
  1077. .exit = __devexit_p(pci_plx9050_exit),
  1078. },
  1079. /*
  1080. * PLX
  1081. */
  1082. {
  1083. .vendor = PCI_VENDOR_ID_PLX,
  1084. .device = PCI_DEVICE_ID_PLX_9030,
  1085. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1086. .subdevice = PCI_ANY_ID,
  1087. .setup = pci_default_setup,
  1088. },
  1089. {
  1090. .vendor = PCI_VENDOR_ID_PLX,
  1091. .device = PCI_DEVICE_ID_PLX_9050,
  1092. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1093. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1094. .init = pci_plx9050_init,
  1095. .setup = pci_default_setup,
  1096. .exit = __devexit_p(pci_plx9050_exit),
  1097. },
  1098. {
  1099. .vendor = PCI_VENDOR_ID_PLX,
  1100. .device = PCI_DEVICE_ID_PLX_9050,
  1101. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1102. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1103. .init = pci_plx9050_init,
  1104. .setup = pci_default_setup,
  1105. .exit = __devexit_p(pci_plx9050_exit),
  1106. },
  1107. {
  1108. .vendor = PCI_VENDOR_ID_PLX,
  1109. .device = PCI_DEVICE_ID_PLX_9050,
  1110. .subvendor = PCI_VENDOR_ID_PLX,
  1111. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1112. .init = pci_plx9050_init,
  1113. .setup = pci_default_setup,
  1114. .exit = __devexit_p(pci_plx9050_exit),
  1115. },
  1116. {
  1117. .vendor = PCI_VENDOR_ID_PLX,
  1118. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1119. .subvendor = PCI_VENDOR_ID_PLX,
  1120. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1121. .init = pci_plx9050_init,
  1122. .setup = pci_default_setup,
  1123. .exit = __devexit_p(pci_plx9050_exit),
  1124. },
  1125. /*
  1126. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1127. */
  1128. {
  1129. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1130. .device = PCI_DEVICE_ID_OCTPRO,
  1131. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1132. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1133. .init = sbs_init,
  1134. .setup = sbs_setup,
  1135. .exit = __devexit_p(sbs_exit),
  1136. },
  1137. /*
  1138. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1139. */
  1140. {
  1141. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1142. .device = PCI_DEVICE_ID_OCTPRO,
  1143. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1144. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1145. .init = sbs_init,
  1146. .setup = sbs_setup,
  1147. .exit = __devexit_p(sbs_exit),
  1148. },
  1149. /*
  1150. * SBS Technologies, Inc., P-Octal 232
  1151. */
  1152. {
  1153. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1154. .device = PCI_DEVICE_ID_OCTPRO,
  1155. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1156. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1157. .init = sbs_init,
  1158. .setup = sbs_setup,
  1159. .exit = __devexit_p(sbs_exit),
  1160. },
  1161. /*
  1162. * SBS Technologies, Inc., P-Octal 422
  1163. */
  1164. {
  1165. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1166. .device = PCI_DEVICE_ID_OCTPRO,
  1167. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1168. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1169. .init = sbs_init,
  1170. .setup = sbs_setup,
  1171. .exit = __devexit_p(sbs_exit),
  1172. },
  1173. /*
  1174. * SIIG cards - these may be called via parport_serial
  1175. */
  1176. {
  1177. .vendor = PCI_VENDOR_ID_SIIG,
  1178. .device = PCI_ANY_ID,
  1179. .subvendor = PCI_ANY_ID,
  1180. .subdevice = PCI_ANY_ID,
  1181. .init = pci_siig_init,
  1182. .setup = pci_siig_setup,
  1183. },
  1184. /*
  1185. * Titan cards
  1186. */
  1187. {
  1188. .vendor = PCI_VENDOR_ID_TITAN,
  1189. .device = PCI_DEVICE_ID_TITAN_400L,
  1190. .subvendor = PCI_ANY_ID,
  1191. .subdevice = PCI_ANY_ID,
  1192. .setup = titan_400l_800l_setup,
  1193. },
  1194. {
  1195. .vendor = PCI_VENDOR_ID_TITAN,
  1196. .device = PCI_DEVICE_ID_TITAN_800L,
  1197. .subvendor = PCI_ANY_ID,
  1198. .subdevice = PCI_ANY_ID,
  1199. .setup = titan_400l_800l_setup,
  1200. },
  1201. /*
  1202. * Timedia cards
  1203. */
  1204. {
  1205. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1206. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1207. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1208. .subdevice = PCI_ANY_ID,
  1209. .init = pci_timedia_init,
  1210. .setup = pci_timedia_setup,
  1211. },
  1212. {
  1213. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1214. .device = PCI_ANY_ID,
  1215. .subvendor = PCI_ANY_ID,
  1216. .subdevice = PCI_ANY_ID,
  1217. .setup = pci_timedia_setup,
  1218. },
  1219. /*
  1220. * Xircom cards
  1221. */
  1222. {
  1223. .vendor = PCI_VENDOR_ID_XIRCOM,
  1224. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1225. .subvendor = PCI_ANY_ID,
  1226. .subdevice = PCI_ANY_ID,
  1227. .init = pci_xircom_init,
  1228. .setup = pci_default_setup,
  1229. },
  1230. /*
  1231. * Netmos cards - these may be called via parport_serial
  1232. */
  1233. {
  1234. .vendor = PCI_VENDOR_ID_NETMOS,
  1235. .device = PCI_ANY_ID,
  1236. .subvendor = PCI_ANY_ID,
  1237. .subdevice = PCI_ANY_ID,
  1238. .init = pci_netmos_init,
  1239. .setup = pci_default_setup,
  1240. },
  1241. /*
  1242. * For Oxford Semiconductor and Mainpine
  1243. */
  1244. {
  1245. .vendor = PCI_VENDOR_ID_OXSEMI,
  1246. .device = PCI_ANY_ID,
  1247. .subvendor = PCI_ANY_ID,
  1248. .subdevice = PCI_ANY_ID,
  1249. .init = pci_oxsemi_tornado_init,
  1250. .setup = pci_default_setup,
  1251. },
  1252. {
  1253. .vendor = PCI_VENDOR_ID_MAINPINE,
  1254. .device = PCI_ANY_ID,
  1255. .subvendor = PCI_ANY_ID,
  1256. .subdevice = PCI_ANY_ID,
  1257. .init = pci_oxsemi_tornado_init,
  1258. .setup = pci_default_setup,
  1259. },
  1260. /*
  1261. * Default "match everything" terminator entry
  1262. */
  1263. {
  1264. .vendor = PCI_ANY_ID,
  1265. .device = PCI_ANY_ID,
  1266. .subvendor = PCI_ANY_ID,
  1267. .subdevice = PCI_ANY_ID,
  1268. .setup = pci_default_setup,
  1269. }
  1270. };
  1271. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1272. {
  1273. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1274. }
  1275. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1276. {
  1277. struct pci_serial_quirk *quirk;
  1278. for (quirk = pci_serial_quirks; ; quirk++)
  1279. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1280. quirk_id_matches(quirk->device, dev->device) &&
  1281. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1282. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1283. break;
  1284. return quirk;
  1285. }
  1286. static inline int get_pci_irq(struct pci_dev *dev,
  1287. const struct pciserial_board *board)
  1288. {
  1289. if (board->flags & FL_NOIRQ)
  1290. return 0;
  1291. else
  1292. return dev->irq;
  1293. }
  1294. /*
  1295. * This is the configuration table for all of the PCI serial boards
  1296. * which we support. It is directly indexed by the pci_board_num_t enum
  1297. * value, which is encoded in the pci_device_id PCI probe table's
  1298. * driver_data member.
  1299. *
  1300. * The makeup of these names are:
  1301. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1302. *
  1303. * bn = PCI BAR number
  1304. * bt = Index using PCI BARs
  1305. * n = number of serial ports
  1306. * baud = baud rate
  1307. * offsetinhex = offset for each sequential port (in hex)
  1308. *
  1309. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1310. *
  1311. * Please note: in theory if n = 1, _bt infix should make no difference.
  1312. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1313. */
  1314. enum pci_board_num_t {
  1315. pbn_default = 0,
  1316. pbn_b0_1_115200,
  1317. pbn_b0_2_115200,
  1318. pbn_b0_4_115200,
  1319. pbn_b0_5_115200,
  1320. pbn_b0_8_115200,
  1321. pbn_b0_1_921600,
  1322. pbn_b0_2_921600,
  1323. pbn_b0_4_921600,
  1324. pbn_b0_2_1130000,
  1325. pbn_b0_4_1152000,
  1326. pbn_b0_2_1843200,
  1327. pbn_b0_4_1843200,
  1328. pbn_b0_2_1843200_200,
  1329. pbn_b0_4_1843200_200,
  1330. pbn_b0_8_1843200_200,
  1331. pbn_b0_1_4000000,
  1332. pbn_b0_bt_1_115200,
  1333. pbn_b0_bt_2_115200,
  1334. pbn_b0_bt_4_115200,
  1335. pbn_b0_bt_8_115200,
  1336. pbn_b0_bt_1_460800,
  1337. pbn_b0_bt_2_460800,
  1338. pbn_b0_bt_4_460800,
  1339. pbn_b0_bt_1_921600,
  1340. pbn_b0_bt_2_921600,
  1341. pbn_b0_bt_4_921600,
  1342. pbn_b0_bt_8_921600,
  1343. pbn_b1_1_115200,
  1344. pbn_b1_2_115200,
  1345. pbn_b1_4_115200,
  1346. pbn_b1_8_115200,
  1347. pbn_b1_16_115200,
  1348. pbn_b1_1_921600,
  1349. pbn_b1_2_921600,
  1350. pbn_b1_4_921600,
  1351. pbn_b1_8_921600,
  1352. pbn_b1_2_1250000,
  1353. pbn_b1_bt_1_115200,
  1354. pbn_b1_bt_2_115200,
  1355. pbn_b1_bt_4_115200,
  1356. pbn_b1_bt_2_921600,
  1357. pbn_b1_1_1382400,
  1358. pbn_b1_2_1382400,
  1359. pbn_b1_4_1382400,
  1360. pbn_b1_8_1382400,
  1361. pbn_b2_1_115200,
  1362. pbn_b2_2_115200,
  1363. pbn_b2_4_115200,
  1364. pbn_b2_8_115200,
  1365. pbn_b2_1_460800,
  1366. pbn_b2_4_460800,
  1367. pbn_b2_8_460800,
  1368. pbn_b2_16_460800,
  1369. pbn_b2_1_921600,
  1370. pbn_b2_4_921600,
  1371. pbn_b2_8_921600,
  1372. pbn_b2_8_1152000,
  1373. pbn_b2_bt_1_115200,
  1374. pbn_b2_bt_2_115200,
  1375. pbn_b2_bt_4_115200,
  1376. pbn_b2_bt_2_921600,
  1377. pbn_b2_bt_4_921600,
  1378. pbn_b3_2_115200,
  1379. pbn_b3_4_115200,
  1380. pbn_b3_8_115200,
  1381. pbn_b4_bt_2_921600,
  1382. pbn_b4_bt_4_921600,
  1383. pbn_b4_bt_8_921600,
  1384. /*
  1385. * Board-specific versions.
  1386. */
  1387. pbn_panacom,
  1388. pbn_panacom2,
  1389. pbn_panacom4,
  1390. pbn_exsys_4055,
  1391. pbn_plx_romulus,
  1392. pbn_oxsemi,
  1393. pbn_oxsemi_1_4000000,
  1394. pbn_oxsemi_2_4000000,
  1395. pbn_oxsemi_4_4000000,
  1396. pbn_oxsemi_8_4000000,
  1397. pbn_intel_i960,
  1398. pbn_sgi_ioc3,
  1399. pbn_computone_4,
  1400. pbn_computone_6,
  1401. pbn_computone_8,
  1402. pbn_sbsxrsio,
  1403. pbn_exar_XR17C152,
  1404. pbn_exar_XR17C154,
  1405. pbn_exar_XR17C158,
  1406. pbn_exar_ibm_saturn,
  1407. pbn_pasemi_1682M,
  1408. pbn_ni8430_2,
  1409. pbn_ni8430_4,
  1410. pbn_ni8430_8,
  1411. pbn_ni8430_16,
  1412. pbn_ADDIDATA_PCIe_1_3906250,
  1413. pbn_ADDIDATA_PCIe_2_3906250,
  1414. pbn_ADDIDATA_PCIe_4_3906250,
  1415. pbn_ADDIDATA_PCIe_8_3906250,
  1416. };
  1417. /*
  1418. * uart_offset - the space between channels
  1419. * reg_shift - describes how the UART registers are mapped
  1420. * to PCI memory by the card.
  1421. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1422. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1423. * in include/linux/serial_reg.h,
  1424. * see first lines of serial_in() and serial_out() in 8250.c
  1425. */
  1426. static struct pciserial_board pci_boards[] __devinitdata = {
  1427. [pbn_default] = {
  1428. .flags = FL_BASE0,
  1429. .num_ports = 1,
  1430. .base_baud = 115200,
  1431. .uart_offset = 8,
  1432. },
  1433. [pbn_b0_1_115200] = {
  1434. .flags = FL_BASE0,
  1435. .num_ports = 1,
  1436. .base_baud = 115200,
  1437. .uart_offset = 8,
  1438. },
  1439. [pbn_b0_2_115200] = {
  1440. .flags = FL_BASE0,
  1441. .num_ports = 2,
  1442. .base_baud = 115200,
  1443. .uart_offset = 8,
  1444. },
  1445. [pbn_b0_4_115200] = {
  1446. .flags = FL_BASE0,
  1447. .num_ports = 4,
  1448. .base_baud = 115200,
  1449. .uart_offset = 8,
  1450. },
  1451. [pbn_b0_5_115200] = {
  1452. .flags = FL_BASE0,
  1453. .num_ports = 5,
  1454. .base_baud = 115200,
  1455. .uart_offset = 8,
  1456. },
  1457. [pbn_b0_8_115200] = {
  1458. .flags = FL_BASE0,
  1459. .num_ports = 8,
  1460. .base_baud = 115200,
  1461. .uart_offset = 8,
  1462. },
  1463. [pbn_b0_1_921600] = {
  1464. .flags = FL_BASE0,
  1465. .num_ports = 1,
  1466. .base_baud = 921600,
  1467. .uart_offset = 8,
  1468. },
  1469. [pbn_b0_2_921600] = {
  1470. .flags = FL_BASE0,
  1471. .num_ports = 2,
  1472. .base_baud = 921600,
  1473. .uart_offset = 8,
  1474. },
  1475. [pbn_b0_4_921600] = {
  1476. .flags = FL_BASE0,
  1477. .num_ports = 4,
  1478. .base_baud = 921600,
  1479. .uart_offset = 8,
  1480. },
  1481. [pbn_b0_2_1130000] = {
  1482. .flags = FL_BASE0,
  1483. .num_ports = 2,
  1484. .base_baud = 1130000,
  1485. .uart_offset = 8,
  1486. },
  1487. [pbn_b0_4_1152000] = {
  1488. .flags = FL_BASE0,
  1489. .num_ports = 4,
  1490. .base_baud = 1152000,
  1491. .uart_offset = 8,
  1492. },
  1493. [pbn_b0_2_1843200] = {
  1494. .flags = FL_BASE0,
  1495. .num_ports = 2,
  1496. .base_baud = 1843200,
  1497. .uart_offset = 8,
  1498. },
  1499. [pbn_b0_4_1843200] = {
  1500. .flags = FL_BASE0,
  1501. .num_ports = 4,
  1502. .base_baud = 1843200,
  1503. .uart_offset = 8,
  1504. },
  1505. [pbn_b0_2_1843200_200] = {
  1506. .flags = FL_BASE0,
  1507. .num_ports = 2,
  1508. .base_baud = 1843200,
  1509. .uart_offset = 0x200,
  1510. },
  1511. [pbn_b0_4_1843200_200] = {
  1512. .flags = FL_BASE0,
  1513. .num_ports = 4,
  1514. .base_baud = 1843200,
  1515. .uart_offset = 0x200,
  1516. },
  1517. [pbn_b0_8_1843200_200] = {
  1518. .flags = FL_BASE0,
  1519. .num_ports = 8,
  1520. .base_baud = 1843200,
  1521. .uart_offset = 0x200,
  1522. },
  1523. [pbn_b0_1_4000000] = {
  1524. .flags = FL_BASE0,
  1525. .num_ports = 1,
  1526. .base_baud = 4000000,
  1527. .uart_offset = 8,
  1528. },
  1529. [pbn_b0_bt_1_115200] = {
  1530. .flags = FL_BASE0|FL_BASE_BARS,
  1531. .num_ports = 1,
  1532. .base_baud = 115200,
  1533. .uart_offset = 8,
  1534. },
  1535. [pbn_b0_bt_2_115200] = {
  1536. .flags = FL_BASE0|FL_BASE_BARS,
  1537. .num_ports = 2,
  1538. .base_baud = 115200,
  1539. .uart_offset = 8,
  1540. },
  1541. [pbn_b0_bt_4_115200] = {
  1542. .flags = FL_BASE0|FL_BASE_BARS,
  1543. .num_ports = 4,
  1544. .base_baud = 115200,
  1545. .uart_offset = 8,
  1546. },
  1547. [pbn_b0_bt_8_115200] = {
  1548. .flags = FL_BASE0|FL_BASE_BARS,
  1549. .num_ports = 8,
  1550. .base_baud = 115200,
  1551. .uart_offset = 8,
  1552. },
  1553. [pbn_b0_bt_1_460800] = {
  1554. .flags = FL_BASE0|FL_BASE_BARS,
  1555. .num_ports = 1,
  1556. .base_baud = 460800,
  1557. .uart_offset = 8,
  1558. },
  1559. [pbn_b0_bt_2_460800] = {
  1560. .flags = FL_BASE0|FL_BASE_BARS,
  1561. .num_ports = 2,
  1562. .base_baud = 460800,
  1563. .uart_offset = 8,
  1564. },
  1565. [pbn_b0_bt_4_460800] = {
  1566. .flags = FL_BASE0|FL_BASE_BARS,
  1567. .num_ports = 4,
  1568. .base_baud = 460800,
  1569. .uart_offset = 8,
  1570. },
  1571. [pbn_b0_bt_1_921600] = {
  1572. .flags = FL_BASE0|FL_BASE_BARS,
  1573. .num_ports = 1,
  1574. .base_baud = 921600,
  1575. .uart_offset = 8,
  1576. },
  1577. [pbn_b0_bt_2_921600] = {
  1578. .flags = FL_BASE0|FL_BASE_BARS,
  1579. .num_ports = 2,
  1580. .base_baud = 921600,
  1581. .uart_offset = 8,
  1582. },
  1583. [pbn_b0_bt_4_921600] = {
  1584. .flags = FL_BASE0|FL_BASE_BARS,
  1585. .num_ports = 4,
  1586. .base_baud = 921600,
  1587. .uart_offset = 8,
  1588. },
  1589. [pbn_b0_bt_8_921600] = {
  1590. .flags = FL_BASE0|FL_BASE_BARS,
  1591. .num_ports = 8,
  1592. .base_baud = 921600,
  1593. .uart_offset = 8,
  1594. },
  1595. [pbn_b1_1_115200] = {
  1596. .flags = FL_BASE1,
  1597. .num_ports = 1,
  1598. .base_baud = 115200,
  1599. .uart_offset = 8,
  1600. },
  1601. [pbn_b1_2_115200] = {
  1602. .flags = FL_BASE1,
  1603. .num_ports = 2,
  1604. .base_baud = 115200,
  1605. .uart_offset = 8,
  1606. },
  1607. [pbn_b1_4_115200] = {
  1608. .flags = FL_BASE1,
  1609. .num_ports = 4,
  1610. .base_baud = 115200,
  1611. .uart_offset = 8,
  1612. },
  1613. [pbn_b1_8_115200] = {
  1614. .flags = FL_BASE1,
  1615. .num_ports = 8,
  1616. .base_baud = 115200,
  1617. .uart_offset = 8,
  1618. },
  1619. [pbn_b1_16_115200] = {
  1620. .flags = FL_BASE1,
  1621. .num_ports = 16,
  1622. .base_baud = 115200,
  1623. .uart_offset = 8,
  1624. },
  1625. [pbn_b1_1_921600] = {
  1626. .flags = FL_BASE1,
  1627. .num_ports = 1,
  1628. .base_baud = 921600,
  1629. .uart_offset = 8,
  1630. },
  1631. [pbn_b1_2_921600] = {
  1632. .flags = FL_BASE1,
  1633. .num_ports = 2,
  1634. .base_baud = 921600,
  1635. .uart_offset = 8,
  1636. },
  1637. [pbn_b1_4_921600] = {
  1638. .flags = FL_BASE1,
  1639. .num_ports = 4,
  1640. .base_baud = 921600,
  1641. .uart_offset = 8,
  1642. },
  1643. [pbn_b1_8_921600] = {
  1644. .flags = FL_BASE1,
  1645. .num_ports = 8,
  1646. .base_baud = 921600,
  1647. .uart_offset = 8,
  1648. },
  1649. [pbn_b1_2_1250000] = {
  1650. .flags = FL_BASE1,
  1651. .num_ports = 2,
  1652. .base_baud = 1250000,
  1653. .uart_offset = 8,
  1654. },
  1655. [pbn_b1_bt_1_115200] = {
  1656. .flags = FL_BASE1|FL_BASE_BARS,
  1657. .num_ports = 1,
  1658. .base_baud = 115200,
  1659. .uart_offset = 8,
  1660. },
  1661. [pbn_b1_bt_2_115200] = {
  1662. .flags = FL_BASE1|FL_BASE_BARS,
  1663. .num_ports = 2,
  1664. .base_baud = 115200,
  1665. .uart_offset = 8,
  1666. },
  1667. [pbn_b1_bt_4_115200] = {
  1668. .flags = FL_BASE1|FL_BASE_BARS,
  1669. .num_ports = 4,
  1670. .base_baud = 115200,
  1671. .uart_offset = 8,
  1672. },
  1673. [pbn_b1_bt_2_921600] = {
  1674. .flags = FL_BASE1|FL_BASE_BARS,
  1675. .num_ports = 2,
  1676. .base_baud = 921600,
  1677. .uart_offset = 8,
  1678. },
  1679. [pbn_b1_1_1382400] = {
  1680. .flags = FL_BASE1,
  1681. .num_ports = 1,
  1682. .base_baud = 1382400,
  1683. .uart_offset = 8,
  1684. },
  1685. [pbn_b1_2_1382400] = {
  1686. .flags = FL_BASE1,
  1687. .num_ports = 2,
  1688. .base_baud = 1382400,
  1689. .uart_offset = 8,
  1690. },
  1691. [pbn_b1_4_1382400] = {
  1692. .flags = FL_BASE1,
  1693. .num_ports = 4,
  1694. .base_baud = 1382400,
  1695. .uart_offset = 8,
  1696. },
  1697. [pbn_b1_8_1382400] = {
  1698. .flags = FL_BASE1,
  1699. .num_ports = 8,
  1700. .base_baud = 1382400,
  1701. .uart_offset = 8,
  1702. },
  1703. [pbn_b2_1_115200] = {
  1704. .flags = FL_BASE2,
  1705. .num_ports = 1,
  1706. .base_baud = 115200,
  1707. .uart_offset = 8,
  1708. },
  1709. [pbn_b2_2_115200] = {
  1710. .flags = FL_BASE2,
  1711. .num_ports = 2,
  1712. .base_baud = 115200,
  1713. .uart_offset = 8,
  1714. },
  1715. [pbn_b2_4_115200] = {
  1716. .flags = FL_BASE2,
  1717. .num_ports = 4,
  1718. .base_baud = 115200,
  1719. .uart_offset = 8,
  1720. },
  1721. [pbn_b2_8_115200] = {
  1722. .flags = FL_BASE2,
  1723. .num_ports = 8,
  1724. .base_baud = 115200,
  1725. .uart_offset = 8,
  1726. },
  1727. [pbn_b2_1_460800] = {
  1728. .flags = FL_BASE2,
  1729. .num_ports = 1,
  1730. .base_baud = 460800,
  1731. .uart_offset = 8,
  1732. },
  1733. [pbn_b2_4_460800] = {
  1734. .flags = FL_BASE2,
  1735. .num_ports = 4,
  1736. .base_baud = 460800,
  1737. .uart_offset = 8,
  1738. },
  1739. [pbn_b2_8_460800] = {
  1740. .flags = FL_BASE2,
  1741. .num_ports = 8,
  1742. .base_baud = 460800,
  1743. .uart_offset = 8,
  1744. },
  1745. [pbn_b2_16_460800] = {
  1746. .flags = FL_BASE2,
  1747. .num_ports = 16,
  1748. .base_baud = 460800,
  1749. .uart_offset = 8,
  1750. },
  1751. [pbn_b2_1_921600] = {
  1752. .flags = FL_BASE2,
  1753. .num_ports = 1,
  1754. .base_baud = 921600,
  1755. .uart_offset = 8,
  1756. },
  1757. [pbn_b2_4_921600] = {
  1758. .flags = FL_BASE2,
  1759. .num_ports = 4,
  1760. .base_baud = 921600,
  1761. .uart_offset = 8,
  1762. },
  1763. [pbn_b2_8_921600] = {
  1764. .flags = FL_BASE2,
  1765. .num_ports = 8,
  1766. .base_baud = 921600,
  1767. .uart_offset = 8,
  1768. },
  1769. [pbn_b2_8_1152000] = {
  1770. .flags = FL_BASE2,
  1771. .num_ports = 8,
  1772. .base_baud = 1152000,
  1773. .uart_offset = 8,
  1774. },
  1775. [pbn_b2_bt_1_115200] = {
  1776. .flags = FL_BASE2|FL_BASE_BARS,
  1777. .num_ports = 1,
  1778. .base_baud = 115200,
  1779. .uart_offset = 8,
  1780. },
  1781. [pbn_b2_bt_2_115200] = {
  1782. .flags = FL_BASE2|FL_BASE_BARS,
  1783. .num_ports = 2,
  1784. .base_baud = 115200,
  1785. .uart_offset = 8,
  1786. },
  1787. [pbn_b2_bt_4_115200] = {
  1788. .flags = FL_BASE2|FL_BASE_BARS,
  1789. .num_ports = 4,
  1790. .base_baud = 115200,
  1791. .uart_offset = 8,
  1792. },
  1793. [pbn_b2_bt_2_921600] = {
  1794. .flags = FL_BASE2|FL_BASE_BARS,
  1795. .num_ports = 2,
  1796. .base_baud = 921600,
  1797. .uart_offset = 8,
  1798. },
  1799. [pbn_b2_bt_4_921600] = {
  1800. .flags = FL_BASE2|FL_BASE_BARS,
  1801. .num_ports = 4,
  1802. .base_baud = 921600,
  1803. .uart_offset = 8,
  1804. },
  1805. [pbn_b3_2_115200] = {
  1806. .flags = FL_BASE3,
  1807. .num_ports = 2,
  1808. .base_baud = 115200,
  1809. .uart_offset = 8,
  1810. },
  1811. [pbn_b3_4_115200] = {
  1812. .flags = FL_BASE3,
  1813. .num_ports = 4,
  1814. .base_baud = 115200,
  1815. .uart_offset = 8,
  1816. },
  1817. [pbn_b3_8_115200] = {
  1818. .flags = FL_BASE3,
  1819. .num_ports = 8,
  1820. .base_baud = 115200,
  1821. .uart_offset = 8,
  1822. },
  1823. [pbn_b4_bt_2_921600] = {
  1824. .flags = FL_BASE4,
  1825. .num_ports = 2,
  1826. .base_baud = 921600,
  1827. .uart_offset = 8,
  1828. },
  1829. [pbn_b4_bt_4_921600] = {
  1830. .flags = FL_BASE4,
  1831. .num_ports = 4,
  1832. .base_baud = 921600,
  1833. .uart_offset = 8,
  1834. },
  1835. [pbn_b4_bt_8_921600] = {
  1836. .flags = FL_BASE4,
  1837. .num_ports = 8,
  1838. .base_baud = 921600,
  1839. .uart_offset = 8,
  1840. },
  1841. /*
  1842. * Entries following this are board-specific.
  1843. */
  1844. /*
  1845. * Panacom - IOMEM
  1846. */
  1847. [pbn_panacom] = {
  1848. .flags = FL_BASE2,
  1849. .num_ports = 2,
  1850. .base_baud = 921600,
  1851. .uart_offset = 0x400,
  1852. .reg_shift = 7,
  1853. },
  1854. [pbn_panacom2] = {
  1855. .flags = FL_BASE2|FL_BASE_BARS,
  1856. .num_ports = 2,
  1857. .base_baud = 921600,
  1858. .uart_offset = 0x400,
  1859. .reg_shift = 7,
  1860. },
  1861. [pbn_panacom4] = {
  1862. .flags = FL_BASE2|FL_BASE_BARS,
  1863. .num_ports = 4,
  1864. .base_baud = 921600,
  1865. .uart_offset = 0x400,
  1866. .reg_shift = 7,
  1867. },
  1868. [pbn_exsys_4055] = {
  1869. .flags = FL_BASE2,
  1870. .num_ports = 4,
  1871. .base_baud = 115200,
  1872. .uart_offset = 8,
  1873. },
  1874. /* I think this entry is broken - the first_offset looks wrong --rmk */
  1875. [pbn_plx_romulus] = {
  1876. .flags = FL_BASE2,
  1877. .num_ports = 4,
  1878. .base_baud = 921600,
  1879. .uart_offset = 8 << 2,
  1880. .reg_shift = 2,
  1881. .first_offset = 0x03,
  1882. },
  1883. /*
  1884. * This board uses the size of PCI Base region 0 to
  1885. * signal now many ports are available
  1886. */
  1887. [pbn_oxsemi] = {
  1888. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  1889. .num_ports = 32,
  1890. .base_baud = 115200,
  1891. .uart_offset = 8,
  1892. },
  1893. [pbn_oxsemi_1_4000000] = {
  1894. .flags = FL_BASE0,
  1895. .num_ports = 1,
  1896. .base_baud = 4000000,
  1897. .uart_offset = 0x200,
  1898. .first_offset = 0x1000,
  1899. },
  1900. [pbn_oxsemi_2_4000000] = {
  1901. .flags = FL_BASE0,
  1902. .num_ports = 2,
  1903. .base_baud = 4000000,
  1904. .uart_offset = 0x200,
  1905. .first_offset = 0x1000,
  1906. },
  1907. [pbn_oxsemi_4_4000000] = {
  1908. .flags = FL_BASE0,
  1909. .num_ports = 4,
  1910. .base_baud = 4000000,
  1911. .uart_offset = 0x200,
  1912. .first_offset = 0x1000,
  1913. },
  1914. [pbn_oxsemi_8_4000000] = {
  1915. .flags = FL_BASE0,
  1916. .num_ports = 8,
  1917. .base_baud = 4000000,
  1918. .uart_offset = 0x200,
  1919. .first_offset = 0x1000,
  1920. },
  1921. /*
  1922. * EKF addition for i960 Boards form EKF with serial port.
  1923. * Max 256 ports.
  1924. */
  1925. [pbn_intel_i960] = {
  1926. .flags = FL_BASE0,
  1927. .num_ports = 32,
  1928. .base_baud = 921600,
  1929. .uart_offset = 8 << 2,
  1930. .reg_shift = 2,
  1931. .first_offset = 0x10000,
  1932. },
  1933. [pbn_sgi_ioc3] = {
  1934. .flags = FL_BASE0|FL_NOIRQ,
  1935. .num_ports = 1,
  1936. .base_baud = 458333,
  1937. .uart_offset = 8,
  1938. .reg_shift = 0,
  1939. .first_offset = 0x20178,
  1940. },
  1941. /*
  1942. * Computone - uses IOMEM.
  1943. */
  1944. [pbn_computone_4] = {
  1945. .flags = FL_BASE0,
  1946. .num_ports = 4,
  1947. .base_baud = 921600,
  1948. .uart_offset = 0x40,
  1949. .reg_shift = 2,
  1950. .first_offset = 0x200,
  1951. },
  1952. [pbn_computone_6] = {
  1953. .flags = FL_BASE0,
  1954. .num_ports = 6,
  1955. .base_baud = 921600,
  1956. .uart_offset = 0x40,
  1957. .reg_shift = 2,
  1958. .first_offset = 0x200,
  1959. },
  1960. [pbn_computone_8] = {
  1961. .flags = FL_BASE0,
  1962. .num_ports = 8,
  1963. .base_baud = 921600,
  1964. .uart_offset = 0x40,
  1965. .reg_shift = 2,
  1966. .first_offset = 0x200,
  1967. },
  1968. [pbn_sbsxrsio] = {
  1969. .flags = FL_BASE0,
  1970. .num_ports = 8,
  1971. .base_baud = 460800,
  1972. .uart_offset = 256,
  1973. .reg_shift = 4,
  1974. },
  1975. /*
  1976. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  1977. * Only basic 16550A support.
  1978. * XR17C15[24] are not tested, but they should work.
  1979. */
  1980. [pbn_exar_XR17C152] = {
  1981. .flags = FL_BASE0,
  1982. .num_ports = 2,
  1983. .base_baud = 921600,
  1984. .uart_offset = 0x200,
  1985. },
  1986. [pbn_exar_XR17C154] = {
  1987. .flags = FL_BASE0,
  1988. .num_ports = 4,
  1989. .base_baud = 921600,
  1990. .uart_offset = 0x200,
  1991. },
  1992. [pbn_exar_XR17C158] = {
  1993. .flags = FL_BASE0,
  1994. .num_ports = 8,
  1995. .base_baud = 921600,
  1996. .uart_offset = 0x200,
  1997. },
  1998. [pbn_exar_ibm_saturn] = {
  1999. .flags = FL_BASE0,
  2000. .num_ports = 1,
  2001. .base_baud = 921600,
  2002. .uart_offset = 0x200,
  2003. },
  2004. /*
  2005. * PA Semi PWRficient PA6T-1682M on-chip UART
  2006. */
  2007. [pbn_pasemi_1682M] = {
  2008. .flags = FL_BASE0,
  2009. .num_ports = 1,
  2010. .base_baud = 8333333,
  2011. },
  2012. /*
  2013. * National Instruments 843x
  2014. */
  2015. [pbn_ni8430_16] = {
  2016. .flags = FL_BASE0,
  2017. .num_ports = 16,
  2018. .base_baud = 3686400,
  2019. .uart_offset = 0x10,
  2020. .first_offset = 0x800,
  2021. },
  2022. [pbn_ni8430_8] = {
  2023. .flags = FL_BASE0,
  2024. .num_ports = 8,
  2025. .base_baud = 3686400,
  2026. .uart_offset = 0x10,
  2027. .first_offset = 0x800,
  2028. },
  2029. [pbn_ni8430_4] = {
  2030. .flags = FL_BASE0,
  2031. .num_ports = 4,
  2032. .base_baud = 3686400,
  2033. .uart_offset = 0x10,
  2034. .first_offset = 0x800,
  2035. },
  2036. [pbn_ni8430_2] = {
  2037. .flags = FL_BASE0,
  2038. .num_ports = 2,
  2039. .base_baud = 3686400,
  2040. .uart_offset = 0x10,
  2041. .first_offset = 0x800,
  2042. },
  2043. /*
  2044. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2045. */
  2046. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2047. .flags = FL_BASE0,
  2048. .num_ports = 1,
  2049. .base_baud = 3906250,
  2050. .uart_offset = 0x200,
  2051. .first_offset = 0x1000,
  2052. },
  2053. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2054. .flags = FL_BASE0,
  2055. .num_ports = 2,
  2056. .base_baud = 3906250,
  2057. .uart_offset = 0x200,
  2058. .first_offset = 0x1000,
  2059. },
  2060. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2061. .flags = FL_BASE0,
  2062. .num_ports = 4,
  2063. .base_baud = 3906250,
  2064. .uart_offset = 0x200,
  2065. .first_offset = 0x1000,
  2066. },
  2067. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2068. .flags = FL_BASE0,
  2069. .num_ports = 8,
  2070. .base_baud = 3906250,
  2071. .uart_offset = 0x200,
  2072. .first_offset = 0x1000,
  2073. },
  2074. };
  2075. static const struct pci_device_id softmodem_blacklist[] = {
  2076. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2077. };
  2078. /*
  2079. * Given a complete unknown PCI device, try to use some heuristics to
  2080. * guess what the configuration might be, based on the pitiful PCI
  2081. * serial specs. Returns 0 on success, 1 on failure.
  2082. */
  2083. static int __devinit
  2084. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2085. {
  2086. const struct pci_device_id *blacklist;
  2087. int num_iomem, num_port, first_port = -1, i;
  2088. /*
  2089. * If it is not a communications device or the programming
  2090. * interface is greater than 6, give up.
  2091. *
  2092. * (Should we try to make guesses for multiport serial devices
  2093. * later?)
  2094. */
  2095. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2096. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2097. (dev->class & 0xff) > 6)
  2098. return -ENODEV;
  2099. /*
  2100. * Do not access blacklisted devices that are known not to
  2101. * feature serial ports.
  2102. */
  2103. for (blacklist = softmodem_blacklist;
  2104. blacklist < softmodem_blacklist + ARRAY_SIZE(softmodem_blacklist);
  2105. blacklist++) {
  2106. if (dev->vendor == blacklist->vendor &&
  2107. dev->device == blacklist->device)
  2108. return -ENODEV;
  2109. }
  2110. num_iomem = num_port = 0;
  2111. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2112. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2113. num_port++;
  2114. if (first_port == -1)
  2115. first_port = i;
  2116. }
  2117. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2118. num_iomem++;
  2119. }
  2120. /*
  2121. * If there is 1 or 0 iomem regions, and exactly one port,
  2122. * use it. We guess the number of ports based on the IO
  2123. * region size.
  2124. */
  2125. if (num_iomem <= 1 && num_port == 1) {
  2126. board->flags = first_port;
  2127. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2128. return 0;
  2129. }
  2130. /*
  2131. * Now guess if we've got a board which indexes by BARs.
  2132. * Each IO BAR should be 8 bytes, and they should follow
  2133. * consecutively.
  2134. */
  2135. first_port = -1;
  2136. num_port = 0;
  2137. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2138. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2139. pci_resource_len(dev, i) == 8 &&
  2140. (first_port == -1 || (first_port + num_port) == i)) {
  2141. num_port++;
  2142. if (first_port == -1)
  2143. first_port = i;
  2144. }
  2145. }
  2146. if (num_port > 1) {
  2147. board->flags = first_port | FL_BASE_BARS;
  2148. board->num_ports = num_port;
  2149. return 0;
  2150. }
  2151. return -ENODEV;
  2152. }
  2153. static inline int
  2154. serial_pci_matches(const struct pciserial_board *board,
  2155. const struct pciserial_board *guessed)
  2156. {
  2157. return
  2158. board->num_ports == guessed->num_ports &&
  2159. board->base_baud == guessed->base_baud &&
  2160. board->uart_offset == guessed->uart_offset &&
  2161. board->reg_shift == guessed->reg_shift &&
  2162. board->first_offset == guessed->first_offset;
  2163. }
  2164. struct serial_private *
  2165. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2166. {
  2167. struct uart_port serial_port;
  2168. struct serial_private *priv;
  2169. struct pci_serial_quirk *quirk;
  2170. int rc, nr_ports, i;
  2171. nr_ports = board->num_ports;
  2172. /*
  2173. * Find an init and setup quirks.
  2174. */
  2175. quirk = find_quirk(dev);
  2176. /*
  2177. * Run the new-style initialization function.
  2178. * The initialization function returns:
  2179. * <0 - error
  2180. * 0 - use board->num_ports
  2181. * >0 - number of ports
  2182. */
  2183. if (quirk->init) {
  2184. rc = quirk->init(dev);
  2185. if (rc < 0) {
  2186. priv = ERR_PTR(rc);
  2187. goto err_out;
  2188. }
  2189. if (rc)
  2190. nr_ports = rc;
  2191. }
  2192. priv = kzalloc(sizeof(struct serial_private) +
  2193. sizeof(unsigned int) * nr_ports,
  2194. GFP_KERNEL);
  2195. if (!priv) {
  2196. priv = ERR_PTR(-ENOMEM);
  2197. goto err_deinit;
  2198. }
  2199. priv->dev = dev;
  2200. priv->quirk = quirk;
  2201. memset(&serial_port, 0, sizeof(struct uart_port));
  2202. serial_port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2203. serial_port.uartclk = board->base_baud * 16;
  2204. serial_port.irq = get_pci_irq(dev, board);
  2205. serial_port.dev = &dev->dev;
  2206. for (i = 0; i < nr_ports; i++) {
  2207. if (quirk->setup(priv, board, &serial_port, i))
  2208. break;
  2209. #ifdef SERIAL_DEBUG_PCI
  2210. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2211. serial_port.iobase, serial_port.irq, serial_port.iotype);
  2212. #endif
  2213. priv->line[i] = serial8250_register_port(&serial_port);
  2214. if (priv->line[i] < 0) {
  2215. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2216. break;
  2217. }
  2218. }
  2219. priv->nr = i;
  2220. return priv;
  2221. err_deinit:
  2222. if (quirk->exit)
  2223. quirk->exit(dev);
  2224. err_out:
  2225. return priv;
  2226. }
  2227. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2228. void pciserial_remove_ports(struct serial_private *priv)
  2229. {
  2230. struct pci_serial_quirk *quirk;
  2231. int i;
  2232. for (i = 0; i < priv->nr; i++)
  2233. serial8250_unregister_port(priv->line[i]);
  2234. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2235. if (priv->remapped_bar[i])
  2236. iounmap(priv->remapped_bar[i]);
  2237. priv->remapped_bar[i] = NULL;
  2238. }
  2239. /*
  2240. * Find the exit quirks.
  2241. */
  2242. quirk = find_quirk(priv->dev);
  2243. if (quirk->exit)
  2244. quirk->exit(priv->dev);
  2245. kfree(priv);
  2246. }
  2247. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2248. void pciserial_suspend_ports(struct serial_private *priv)
  2249. {
  2250. int i;
  2251. for (i = 0; i < priv->nr; i++)
  2252. if (priv->line[i] >= 0)
  2253. serial8250_suspend_port(priv->line[i]);
  2254. }
  2255. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2256. void pciserial_resume_ports(struct serial_private *priv)
  2257. {
  2258. int i;
  2259. /*
  2260. * Ensure that the board is correctly configured.
  2261. */
  2262. if (priv->quirk->init)
  2263. priv->quirk->init(priv->dev);
  2264. for (i = 0; i < priv->nr; i++)
  2265. if (priv->line[i] >= 0)
  2266. serial8250_resume_port(priv->line[i]);
  2267. }
  2268. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2269. /*
  2270. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2271. * to the arrangement of serial ports on a PCI card.
  2272. */
  2273. static int __devinit
  2274. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2275. {
  2276. struct serial_private *priv;
  2277. const struct pciserial_board *board;
  2278. struct pciserial_board tmp;
  2279. int rc;
  2280. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2281. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2282. ent->driver_data);
  2283. return -EINVAL;
  2284. }
  2285. board = &pci_boards[ent->driver_data];
  2286. rc = pci_enable_device(dev);
  2287. if (rc)
  2288. return rc;
  2289. if (ent->driver_data == pbn_default) {
  2290. /*
  2291. * Use a copy of the pci_board entry for this;
  2292. * avoid changing entries in the table.
  2293. */
  2294. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2295. board = &tmp;
  2296. /*
  2297. * We matched one of our class entries. Try to
  2298. * determine the parameters of this board.
  2299. */
  2300. rc = serial_pci_guess_board(dev, &tmp);
  2301. if (rc)
  2302. goto disable;
  2303. } else {
  2304. /*
  2305. * We matched an explicit entry. If we are able to
  2306. * detect this boards settings with our heuristic,
  2307. * then we no longer need this entry.
  2308. */
  2309. memcpy(&tmp, &pci_boards[pbn_default],
  2310. sizeof(struct pciserial_board));
  2311. rc = serial_pci_guess_board(dev, &tmp);
  2312. if (rc == 0 && serial_pci_matches(board, &tmp))
  2313. moan_device("Redundant entry in serial pci_table.",
  2314. dev);
  2315. }
  2316. priv = pciserial_init_ports(dev, board);
  2317. if (!IS_ERR(priv)) {
  2318. pci_set_drvdata(dev, priv);
  2319. return 0;
  2320. }
  2321. rc = PTR_ERR(priv);
  2322. disable:
  2323. pci_disable_device(dev);
  2324. return rc;
  2325. }
  2326. static void __devexit pciserial_remove_one(struct pci_dev *dev)
  2327. {
  2328. struct serial_private *priv = pci_get_drvdata(dev);
  2329. pci_set_drvdata(dev, NULL);
  2330. pciserial_remove_ports(priv);
  2331. pci_disable_device(dev);
  2332. }
  2333. #ifdef CONFIG_PM
  2334. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2335. {
  2336. struct serial_private *priv = pci_get_drvdata(dev);
  2337. if (priv)
  2338. pciserial_suspend_ports(priv);
  2339. pci_save_state(dev);
  2340. pci_set_power_state(dev, pci_choose_state(dev, state));
  2341. return 0;
  2342. }
  2343. static int pciserial_resume_one(struct pci_dev *dev)
  2344. {
  2345. int err;
  2346. struct serial_private *priv = pci_get_drvdata(dev);
  2347. pci_set_power_state(dev, PCI_D0);
  2348. pci_restore_state(dev);
  2349. if (priv) {
  2350. /*
  2351. * The device may have been disabled. Re-enable it.
  2352. */
  2353. err = pci_enable_device(dev);
  2354. /* FIXME: We cannot simply error out here */
  2355. if (err)
  2356. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2357. pciserial_resume_ports(priv);
  2358. }
  2359. return 0;
  2360. }
  2361. #endif
  2362. static struct pci_device_id serial_pci_tbl[] = {
  2363. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2364. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2365. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2366. pbn_b2_8_921600 },
  2367. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2368. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2369. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2370. pbn_b1_8_1382400 },
  2371. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2372. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2373. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2374. pbn_b1_4_1382400 },
  2375. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2376. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2377. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2378. pbn_b1_2_1382400 },
  2379. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2380. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2381. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2382. pbn_b1_8_1382400 },
  2383. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2384. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2385. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2386. pbn_b1_4_1382400 },
  2387. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2388. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2389. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2390. pbn_b1_2_1382400 },
  2391. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2392. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2393. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2394. pbn_b1_8_921600 },
  2395. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2396. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2397. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2398. pbn_b1_8_921600 },
  2399. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2400. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2401. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2402. pbn_b1_4_921600 },
  2403. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2404. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2405. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2406. pbn_b1_4_921600 },
  2407. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2408. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2409. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2410. pbn_b1_2_921600 },
  2411. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2412. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2413. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2414. pbn_b1_8_921600 },
  2415. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2416. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2417. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2418. pbn_b1_8_921600 },
  2419. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2420. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2421. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2422. pbn_b1_4_921600 },
  2423. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2424. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2425. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2426. pbn_b1_2_1250000 },
  2427. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2428. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2429. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2430. pbn_b0_2_1843200 },
  2431. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2432. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2433. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2434. pbn_b0_4_1843200 },
  2435. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2436. PCI_VENDOR_ID_AFAVLAB,
  2437. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2438. pbn_b0_4_1152000 },
  2439. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2440. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2441. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2442. pbn_b0_2_1843200_200 },
  2443. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2444. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2445. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2446. pbn_b0_4_1843200_200 },
  2447. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2448. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2449. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2450. pbn_b0_8_1843200_200 },
  2451. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2452. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2453. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2454. pbn_b0_2_1843200_200 },
  2455. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2456. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2457. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2458. pbn_b0_4_1843200_200 },
  2459. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2460. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2461. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2462. pbn_b0_8_1843200_200 },
  2463. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2464. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2465. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2466. pbn_b0_2_1843200_200 },
  2467. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2468. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2469. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2470. pbn_b0_4_1843200_200 },
  2471. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2472. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2473. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2474. pbn_b0_8_1843200_200 },
  2475. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2476. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2477. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2478. pbn_b0_2_1843200_200 },
  2479. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2480. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2481. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2482. pbn_b0_4_1843200_200 },
  2483. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2484. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2485. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2486. pbn_b0_8_1843200_200 },
  2487. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2488. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2489. 0, 0, pbn_exar_ibm_saturn },
  2490. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2491. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2492. pbn_b2_bt_1_115200 },
  2493. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2494. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2495. pbn_b2_bt_2_115200 },
  2496. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2497. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2498. pbn_b2_bt_4_115200 },
  2499. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2500. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2501. pbn_b2_bt_2_115200 },
  2502. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2503. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2504. pbn_b2_bt_4_115200 },
  2505. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2506. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2507. pbn_b2_8_115200 },
  2508. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2509. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2510. pbn_b2_8_460800 },
  2511. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2512. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2513. pbn_b2_8_115200 },
  2514. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2515. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2516. pbn_b2_bt_2_115200 },
  2517. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2518. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2519. pbn_b2_bt_2_921600 },
  2520. /*
  2521. * VScom SPCOM800, from sl@s.pl
  2522. */
  2523. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2524. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2525. pbn_b2_8_921600 },
  2526. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2527. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2528. pbn_b2_4_921600 },
  2529. /* Unknown card - subdevice 0x1584 */
  2530. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2531. PCI_VENDOR_ID_PLX,
  2532. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  2533. pbn_b0_4_115200 },
  2534. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2535. PCI_SUBVENDOR_ID_KEYSPAN,
  2536. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  2537. pbn_panacom },
  2538. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  2539. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2540. pbn_panacom4 },
  2541. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  2542. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2543. pbn_panacom2 },
  2544. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  2545. PCI_VENDOR_ID_ESDGMBH,
  2546. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  2547. pbn_b2_4_115200 },
  2548. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2549. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2550. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  2551. pbn_b2_4_460800 },
  2552. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2553. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2554. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  2555. pbn_b2_8_460800 },
  2556. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2557. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2558. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  2559. pbn_b2_16_460800 },
  2560. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2561. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  2562. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  2563. pbn_b2_16_460800 },
  2564. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2565. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2566. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  2567. pbn_b2_4_460800 },
  2568. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2569. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  2570. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  2571. pbn_b2_8_460800 },
  2572. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2573. PCI_SUBVENDOR_ID_EXSYS,
  2574. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  2575. pbn_exsys_4055 },
  2576. /*
  2577. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  2578. * (Exoray@isys.ca)
  2579. */
  2580. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  2581. 0x10b5, 0x106a, 0, 0,
  2582. pbn_plx_romulus },
  2583. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  2584. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2585. pbn_b1_4_115200 },
  2586. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  2587. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2588. pbn_b1_2_115200 },
  2589. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  2590. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2591. pbn_b1_8_115200 },
  2592. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  2593. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2594. pbn_b1_8_115200 },
  2595. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2596. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  2597. 0, 0,
  2598. pbn_b0_4_921600 },
  2599. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2600. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  2601. 0, 0,
  2602. pbn_b0_4_1152000 },
  2603. /*
  2604. * The below card is a little controversial since it is the
  2605. * subject of a PCI vendor/device ID clash. (See
  2606. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  2607. * For now just used the hex ID 0x950a.
  2608. */
  2609. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2610. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_SERIAL, 0, 0,
  2611. pbn_b0_2_115200 },
  2612. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  2613. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2614. pbn_b0_2_1130000 },
  2615. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  2616. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  2617. pbn_b0_1_921600 },
  2618. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2619. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2620. pbn_b0_4_115200 },
  2621. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  2622. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2623. pbn_b0_bt_2_921600 },
  2624. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  2625. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  2626. pbn_b2_8_1152000 },
  2627. /*
  2628. * Oxford Semiconductor Inc. Tornado PCI express device range.
  2629. */
  2630. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  2631. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2632. pbn_b0_1_4000000 },
  2633. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  2634. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2635. pbn_b0_1_4000000 },
  2636. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  2637. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2638. pbn_oxsemi_1_4000000 },
  2639. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  2640. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2641. pbn_oxsemi_1_4000000 },
  2642. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  2643. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2644. pbn_b0_1_4000000 },
  2645. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  2646. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2647. pbn_b0_1_4000000 },
  2648. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  2649. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2650. pbn_oxsemi_1_4000000 },
  2651. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  2652. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2653. pbn_oxsemi_1_4000000 },
  2654. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  2655. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2656. pbn_b0_1_4000000 },
  2657. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  2658. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2659. pbn_b0_1_4000000 },
  2660. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  2661. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2662. pbn_b0_1_4000000 },
  2663. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  2664. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2665. pbn_b0_1_4000000 },
  2666. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  2667. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2668. pbn_oxsemi_2_4000000 },
  2669. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  2670. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2671. pbn_oxsemi_2_4000000 },
  2672. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  2673. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2674. pbn_oxsemi_4_4000000 },
  2675. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  2676. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2677. pbn_oxsemi_4_4000000 },
  2678. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  2679. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2680. pbn_oxsemi_8_4000000 },
  2681. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  2682. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2683. pbn_oxsemi_8_4000000 },
  2684. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  2685. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2686. pbn_oxsemi_1_4000000 },
  2687. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  2688. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2689. pbn_oxsemi_1_4000000 },
  2690. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  2691. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2692. pbn_oxsemi_1_4000000 },
  2693. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  2694. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2695. pbn_oxsemi_1_4000000 },
  2696. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  2697. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2698. pbn_oxsemi_1_4000000 },
  2699. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  2700. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2701. pbn_oxsemi_1_4000000 },
  2702. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  2703. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2704. pbn_oxsemi_1_4000000 },
  2705. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  2706. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2707. pbn_oxsemi_1_4000000 },
  2708. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  2709. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2710. pbn_oxsemi_1_4000000 },
  2711. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  2712. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2713. pbn_oxsemi_1_4000000 },
  2714. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  2715. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2716. pbn_oxsemi_1_4000000 },
  2717. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  2718. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2719. pbn_oxsemi_1_4000000 },
  2720. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  2721. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2722. pbn_oxsemi_1_4000000 },
  2723. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  2724. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2725. pbn_oxsemi_1_4000000 },
  2726. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  2727. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2728. pbn_oxsemi_1_4000000 },
  2729. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  2730. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2731. pbn_oxsemi_1_4000000 },
  2732. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  2733. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2734. pbn_oxsemi_1_4000000 },
  2735. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  2736. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2737. pbn_oxsemi_1_4000000 },
  2738. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  2739. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2740. pbn_oxsemi_1_4000000 },
  2741. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  2742. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2743. pbn_oxsemi_1_4000000 },
  2744. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  2745. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2746. pbn_oxsemi_1_4000000 },
  2747. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  2748. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2749. pbn_oxsemi_1_4000000 },
  2750. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  2751. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2752. pbn_oxsemi_1_4000000 },
  2753. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  2754. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2755. pbn_oxsemi_1_4000000 },
  2756. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  2757. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2758. pbn_oxsemi_1_4000000 },
  2759. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  2760. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2761. pbn_oxsemi_1_4000000 },
  2762. /*
  2763. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  2764. */
  2765. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  2766. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  2767. pbn_oxsemi_1_4000000 },
  2768. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  2769. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  2770. pbn_oxsemi_2_4000000 },
  2771. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  2772. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  2773. pbn_oxsemi_4_4000000 },
  2774. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  2775. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  2776. pbn_oxsemi_8_4000000 },
  2777. /*
  2778. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  2779. * from skokodyn@yahoo.com
  2780. */
  2781. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2782. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  2783. pbn_sbsxrsio },
  2784. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2785. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  2786. pbn_sbsxrsio },
  2787. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2788. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  2789. pbn_sbsxrsio },
  2790. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  2791. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  2792. pbn_sbsxrsio },
  2793. /*
  2794. * Digitan DS560-558, from jimd@esoft.com
  2795. */
  2796. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  2797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2798. pbn_b1_1_115200 },
  2799. /*
  2800. * Titan Electronic cards
  2801. * The 400L and 800L have a custom setup quirk.
  2802. */
  2803. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  2804. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2805. pbn_b0_1_921600 },
  2806. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  2807. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2808. pbn_b0_2_921600 },
  2809. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  2810. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2811. pbn_b0_4_921600 },
  2812. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  2813. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2814. pbn_b0_4_921600 },
  2815. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  2816. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2817. pbn_b1_1_921600 },
  2818. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  2819. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2820. pbn_b1_bt_2_921600 },
  2821. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  2822. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2823. pbn_b0_bt_4_921600 },
  2824. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  2825. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2826. pbn_b0_bt_8_921600 },
  2827. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  2828. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2829. pbn_b4_bt_2_921600 },
  2830. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  2831. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2832. pbn_b4_bt_4_921600 },
  2833. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  2834. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2835. pbn_b4_bt_8_921600 },
  2836. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  2837. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2838. pbn_b0_4_921600 },
  2839. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  2840. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2841. pbn_b0_4_921600 },
  2842. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  2843. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2844. pbn_b0_4_921600 },
  2845. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  2846. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2847. pbn_oxsemi_1_4000000 },
  2848. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  2849. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2850. pbn_oxsemi_2_4000000 },
  2851. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  2852. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2853. pbn_oxsemi_4_4000000 },
  2854. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  2855. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2856. pbn_oxsemi_8_4000000 },
  2857. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  2858. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2859. pbn_oxsemi_2_4000000 },
  2860. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  2861. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2862. pbn_oxsemi_2_4000000 },
  2863. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  2864. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2865. pbn_b2_1_460800 },
  2866. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  2867. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2868. pbn_b2_1_460800 },
  2869. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  2870. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2871. pbn_b2_1_460800 },
  2872. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  2873. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2874. pbn_b2_bt_2_921600 },
  2875. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  2876. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2877. pbn_b2_bt_2_921600 },
  2878. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  2879. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2880. pbn_b2_bt_2_921600 },
  2881. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  2882. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2883. pbn_b2_bt_4_921600 },
  2884. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  2885. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2886. pbn_b2_bt_4_921600 },
  2887. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  2888. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2889. pbn_b2_bt_4_921600 },
  2890. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  2891. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2892. pbn_b0_1_921600 },
  2893. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  2894. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2895. pbn_b0_1_921600 },
  2896. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  2897. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2898. pbn_b0_1_921600 },
  2899. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  2900. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2901. pbn_b0_bt_2_921600 },
  2902. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  2903. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2904. pbn_b0_bt_2_921600 },
  2905. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  2906. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2907. pbn_b0_bt_2_921600 },
  2908. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  2909. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2910. pbn_b0_bt_4_921600 },
  2911. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  2912. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2913. pbn_b0_bt_4_921600 },
  2914. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  2915. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2916. pbn_b0_bt_4_921600 },
  2917. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  2918. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2919. pbn_b0_bt_8_921600 },
  2920. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  2921. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2922. pbn_b0_bt_8_921600 },
  2923. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  2924. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2925. pbn_b0_bt_8_921600 },
  2926. /*
  2927. * Computone devices submitted by Doug McNash dmcnash@computone.com
  2928. */
  2929. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2930. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  2931. 0, 0, pbn_computone_4 },
  2932. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2933. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  2934. 0, 0, pbn_computone_8 },
  2935. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  2936. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  2937. 0, 0, pbn_computone_6 },
  2938. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  2939. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2940. pbn_oxsemi },
  2941. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  2942. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  2943. pbn_b0_bt_1_921600 },
  2944. /*
  2945. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  2946. */
  2947. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  2948. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2949. pbn_b0_bt_8_115200 },
  2950. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  2951. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2952. pbn_b0_bt_8_115200 },
  2953. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  2954. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2955. pbn_b0_bt_2_115200 },
  2956. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  2957. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2958. pbn_b0_bt_2_115200 },
  2959. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  2960. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2961. pbn_b0_bt_2_115200 },
  2962. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  2963. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2964. pbn_b0_bt_2_115200 },
  2965. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  2966. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2967. pbn_b0_bt_2_115200 },
  2968. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  2969. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2970. pbn_b0_bt_4_460800 },
  2971. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  2972. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2973. pbn_b0_bt_4_460800 },
  2974. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  2975. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2976. pbn_b0_bt_2_460800 },
  2977. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  2978. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2979. pbn_b0_bt_2_460800 },
  2980. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  2981. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2982. pbn_b0_bt_2_460800 },
  2983. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  2984. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2985. pbn_b0_bt_1_115200 },
  2986. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  2987. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2988. pbn_b0_bt_1_460800 },
  2989. /*
  2990. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  2991. * Cards are identified by their subsystem vendor IDs, which
  2992. * (in hex) match the model number.
  2993. *
  2994. * Note that JC140x are RS422/485 cards which require ox950
  2995. * ACR = 0x10, and as such are not currently fully supported.
  2996. */
  2997. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  2998. 0x1204, 0x0004, 0, 0,
  2999. pbn_b0_4_921600 },
  3000. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3001. 0x1208, 0x0004, 0, 0,
  3002. pbn_b0_4_921600 },
  3003. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3004. 0x1402, 0x0002, 0, 0,
  3005. pbn_b0_2_921600 }, */
  3006. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3007. 0x1404, 0x0004, 0, 0,
  3008. pbn_b0_4_921600 }, */
  3009. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3010. 0x1208, 0x0004, 0, 0,
  3011. pbn_b0_4_921600 },
  3012. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3013. 0x1204, 0x0004, 0, 0,
  3014. pbn_b0_4_921600 },
  3015. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3016. 0x1208, 0x0004, 0, 0,
  3017. pbn_b0_4_921600 },
  3018. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3019. 0x1208, 0x0004, 0, 0,
  3020. pbn_b0_4_921600 },
  3021. /*
  3022. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3023. */
  3024. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3025. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3026. pbn_b1_1_1382400 },
  3027. /*
  3028. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3029. */
  3030. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3031. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3032. pbn_b1_1_1382400 },
  3033. /*
  3034. * RAStel 2 port modem, gerg@moreton.com.au
  3035. */
  3036. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3037. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3038. pbn_b2_bt_2_115200 },
  3039. /*
  3040. * EKF addition for i960 Boards form EKF with serial port
  3041. */
  3042. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3043. 0xE4BF, PCI_ANY_ID, 0, 0,
  3044. pbn_intel_i960 },
  3045. /*
  3046. * Xircom Cardbus/Ethernet combos
  3047. */
  3048. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3049. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3050. pbn_b0_1_115200 },
  3051. /*
  3052. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3053. */
  3054. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3055. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3056. pbn_b0_1_115200 },
  3057. /*
  3058. * Untested PCI modems, sent in from various folks...
  3059. */
  3060. /*
  3061. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3062. */
  3063. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3064. 0x1048, 0x1500, 0, 0,
  3065. pbn_b1_1_115200 },
  3066. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3067. 0xFF00, 0, 0, 0,
  3068. pbn_sgi_ioc3 },
  3069. /*
  3070. * HP Diva card
  3071. */
  3072. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3073. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3074. pbn_b1_1_115200 },
  3075. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3076. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3077. pbn_b0_5_115200 },
  3078. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3079. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3080. pbn_b2_1_115200 },
  3081. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3082. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3083. pbn_b3_2_115200 },
  3084. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3085. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3086. pbn_b3_4_115200 },
  3087. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3088. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3089. pbn_b3_8_115200 },
  3090. /*
  3091. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3092. */
  3093. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3094. PCI_ANY_ID, PCI_ANY_ID,
  3095. 0,
  3096. 0, pbn_exar_XR17C152 },
  3097. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3098. PCI_ANY_ID, PCI_ANY_ID,
  3099. 0,
  3100. 0, pbn_exar_XR17C154 },
  3101. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3102. PCI_ANY_ID, PCI_ANY_ID,
  3103. 0,
  3104. 0, pbn_exar_XR17C158 },
  3105. /*
  3106. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3107. */
  3108. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3109. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3110. pbn_b0_1_115200 },
  3111. /*
  3112. * ITE
  3113. */
  3114. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3115. PCI_ANY_ID, PCI_ANY_ID,
  3116. 0, 0,
  3117. pbn_b1_bt_1_115200 },
  3118. /*
  3119. * IntaShield IS-200
  3120. */
  3121. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3122. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3123. pbn_b2_2_115200 },
  3124. /*
  3125. * IntaShield IS-400
  3126. */
  3127. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3128. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3129. pbn_b2_4_115200 },
  3130. /*
  3131. * Perle PCI-RAS cards
  3132. */
  3133. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3134. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3135. 0, 0, pbn_b2_4_921600 },
  3136. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3137. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3138. 0, 0, pbn_b2_8_921600 },
  3139. /*
  3140. * Mainpine series cards: Fairly standard layout but fools
  3141. * parts of the autodetect in some cases and uses otherwise
  3142. * unmatched communications subclasses in the PCI Express case
  3143. */
  3144. { /* RockForceDUO */
  3145. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3146. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3147. 0, 0, pbn_b0_2_115200 },
  3148. { /* RockForceQUATRO */
  3149. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3150. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3151. 0, 0, pbn_b0_4_115200 },
  3152. { /* RockForceDUO+ */
  3153. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3154. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3155. 0, 0, pbn_b0_2_115200 },
  3156. { /* RockForceQUATRO+ */
  3157. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3158. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3159. 0, 0, pbn_b0_4_115200 },
  3160. { /* RockForce+ */
  3161. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3162. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3163. 0, 0, pbn_b0_2_115200 },
  3164. { /* RockForce+ */
  3165. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3166. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3167. 0, 0, pbn_b0_4_115200 },
  3168. { /* RockForceOCTO+ */
  3169. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3170. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3171. 0, 0, pbn_b0_8_115200 },
  3172. { /* RockForceDUO+ */
  3173. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3174. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3175. 0, 0, pbn_b0_2_115200 },
  3176. { /* RockForceQUARTRO+ */
  3177. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3178. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3179. 0, 0, pbn_b0_4_115200 },
  3180. { /* RockForceOCTO+ */
  3181. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3182. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3183. 0, 0, pbn_b0_8_115200 },
  3184. { /* RockForceD1 */
  3185. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3186. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3187. 0, 0, pbn_b0_1_115200 },
  3188. { /* RockForceF1 */
  3189. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3190. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3191. 0, 0, pbn_b0_1_115200 },
  3192. { /* RockForceD2 */
  3193. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3194. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3195. 0, 0, pbn_b0_2_115200 },
  3196. { /* RockForceF2 */
  3197. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3198. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3199. 0, 0, pbn_b0_2_115200 },
  3200. { /* RockForceD4 */
  3201. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3202. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3203. 0, 0, pbn_b0_4_115200 },
  3204. { /* RockForceF4 */
  3205. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3206. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3207. 0, 0, pbn_b0_4_115200 },
  3208. { /* RockForceD8 */
  3209. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3210. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3211. 0, 0, pbn_b0_8_115200 },
  3212. { /* RockForceF8 */
  3213. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3214. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3215. 0, 0, pbn_b0_8_115200 },
  3216. { /* IQ Express D1 */
  3217. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3218. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3219. 0, 0, pbn_b0_1_115200 },
  3220. { /* IQ Express F1 */
  3221. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3222. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3223. 0, 0, pbn_b0_1_115200 },
  3224. { /* IQ Express D2 */
  3225. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3226. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3227. 0, 0, pbn_b0_2_115200 },
  3228. { /* IQ Express F2 */
  3229. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3230. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3231. 0, 0, pbn_b0_2_115200 },
  3232. { /* IQ Express D4 */
  3233. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3234. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3235. 0, 0, pbn_b0_4_115200 },
  3236. { /* IQ Express F4 */
  3237. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3238. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3239. 0, 0, pbn_b0_4_115200 },
  3240. { /* IQ Express D8 */
  3241. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3242. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3243. 0, 0, pbn_b0_8_115200 },
  3244. { /* IQ Express F8 */
  3245. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3246. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3247. 0, 0, pbn_b0_8_115200 },
  3248. /*
  3249. * PA Semi PA6T-1682M on-chip UART
  3250. */
  3251. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3252. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3253. pbn_pasemi_1682M },
  3254. /*
  3255. * National Instruments
  3256. */
  3257. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3258. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3259. pbn_b1_16_115200 },
  3260. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3261. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3262. pbn_b1_8_115200 },
  3263. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3264. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3265. pbn_b1_bt_4_115200 },
  3266. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3267. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3268. pbn_b1_bt_2_115200 },
  3269. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3270. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3271. pbn_b1_bt_4_115200 },
  3272. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3273. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3274. pbn_b1_bt_2_115200 },
  3275. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3276. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3277. pbn_b1_16_115200 },
  3278. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3279. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3280. pbn_b1_8_115200 },
  3281. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3282. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3283. pbn_b1_bt_4_115200 },
  3284. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3285. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3286. pbn_b1_bt_2_115200 },
  3287. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3288. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3289. pbn_b1_bt_4_115200 },
  3290. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3291. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3292. pbn_b1_bt_2_115200 },
  3293. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3294. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3295. pbn_ni8430_2 },
  3296. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3297. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3298. pbn_ni8430_2 },
  3299. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3300. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3301. pbn_ni8430_4 },
  3302. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3303. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3304. pbn_ni8430_4 },
  3305. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3306. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3307. pbn_ni8430_8 },
  3308. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3309. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3310. pbn_ni8430_8 },
  3311. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3312. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3313. pbn_ni8430_16 },
  3314. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3315. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3316. pbn_ni8430_16 },
  3317. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3318. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3319. pbn_ni8430_2 },
  3320. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3321. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3322. pbn_ni8430_2 },
  3323. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3324. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3325. pbn_ni8430_4 },
  3326. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3327. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3328. pbn_ni8430_4 },
  3329. /*
  3330. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3331. */
  3332. { PCI_VENDOR_ID_ADDIDATA,
  3333. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3334. PCI_ANY_ID,
  3335. PCI_ANY_ID,
  3336. 0,
  3337. 0,
  3338. pbn_b0_4_115200 },
  3339. { PCI_VENDOR_ID_ADDIDATA,
  3340. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3341. PCI_ANY_ID,
  3342. PCI_ANY_ID,
  3343. 0,
  3344. 0,
  3345. pbn_b0_2_115200 },
  3346. { PCI_VENDOR_ID_ADDIDATA,
  3347. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3348. PCI_ANY_ID,
  3349. PCI_ANY_ID,
  3350. 0,
  3351. 0,
  3352. pbn_b0_1_115200 },
  3353. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3354. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3355. PCI_ANY_ID,
  3356. PCI_ANY_ID,
  3357. 0,
  3358. 0,
  3359. pbn_b1_8_115200 },
  3360. { PCI_VENDOR_ID_ADDIDATA,
  3361. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3362. PCI_ANY_ID,
  3363. PCI_ANY_ID,
  3364. 0,
  3365. 0,
  3366. pbn_b0_4_115200 },
  3367. { PCI_VENDOR_ID_ADDIDATA,
  3368. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3369. PCI_ANY_ID,
  3370. PCI_ANY_ID,
  3371. 0,
  3372. 0,
  3373. pbn_b0_2_115200 },
  3374. { PCI_VENDOR_ID_ADDIDATA,
  3375. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3376. PCI_ANY_ID,
  3377. PCI_ANY_ID,
  3378. 0,
  3379. 0,
  3380. pbn_b0_1_115200 },
  3381. { PCI_VENDOR_ID_ADDIDATA,
  3382. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3383. PCI_ANY_ID,
  3384. PCI_ANY_ID,
  3385. 0,
  3386. 0,
  3387. pbn_b0_4_115200 },
  3388. { PCI_VENDOR_ID_ADDIDATA,
  3389. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3390. PCI_ANY_ID,
  3391. PCI_ANY_ID,
  3392. 0,
  3393. 0,
  3394. pbn_b0_2_115200 },
  3395. { PCI_VENDOR_ID_ADDIDATA,
  3396. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3397. PCI_ANY_ID,
  3398. PCI_ANY_ID,
  3399. 0,
  3400. 0,
  3401. pbn_b0_1_115200 },
  3402. { PCI_VENDOR_ID_ADDIDATA,
  3403. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3404. PCI_ANY_ID,
  3405. PCI_ANY_ID,
  3406. 0,
  3407. 0,
  3408. pbn_b0_8_115200 },
  3409. { PCI_VENDOR_ID_ADDIDATA,
  3410. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3411. PCI_ANY_ID,
  3412. PCI_ANY_ID,
  3413. 0,
  3414. 0,
  3415. pbn_ADDIDATA_PCIe_4_3906250 },
  3416. { PCI_VENDOR_ID_ADDIDATA,
  3417. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3418. PCI_ANY_ID,
  3419. PCI_ANY_ID,
  3420. 0,
  3421. 0,
  3422. pbn_ADDIDATA_PCIe_2_3906250 },
  3423. { PCI_VENDOR_ID_ADDIDATA,
  3424. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3425. PCI_ANY_ID,
  3426. PCI_ANY_ID,
  3427. 0,
  3428. 0,
  3429. pbn_ADDIDATA_PCIe_1_3906250 },
  3430. { PCI_VENDOR_ID_ADDIDATA,
  3431. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3432. PCI_ANY_ID,
  3433. PCI_ANY_ID,
  3434. 0,
  3435. 0,
  3436. pbn_ADDIDATA_PCIe_8_3906250 },
  3437. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3438. PCI_VENDOR_ID_IBM, 0x0299,
  3439. 0, 0, pbn_b0_bt_2_115200 },
  3440. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3441. 0xA000, 0x1000,
  3442. 0, 0, pbn_b0_1_115200 },
  3443. /*
  3444. * Best Connectivity PCI Multi I/O cards
  3445. */
  3446. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3447. 0xA000, 0x1000,
  3448. 0, 0, pbn_b0_1_115200 },
  3449. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3450. 0xA000, 0x3004,
  3451. 0, 0, pbn_b0_bt_4_115200 },
  3452. /*
  3453. * These entries match devices with class COMMUNICATION_SERIAL,
  3454. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  3455. */
  3456. { PCI_ANY_ID, PCI_ANY_ID,
  3457. PCI_ANY_ID, PCI_ANY_ID,
  3458. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  3459. 0xffff00, pbn_default },
  3460. { PCI_ANY_ID, PCI_ANY_ID,
  3461. PCI_ANY_ID, PCI_ANY_ID,
  3462. PCI_CLASS_COMMUNICATION_MODEM << 8,
  3463. 0xffff00, pbn_default },
  3464. { PCI_ANY_ID, PCI_ANY_ID,
  3465. PCI_ANY_ID, PCI_ANY_ID,
  3466. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  3467. 0xffff00, pbn_default },
  3468. { 0, }
  3469. };
  3470. static struct pci_driver serial_pci_driver = {
  3471. .name = "serial",
  3472. .probe = pciserial_init_one,
  3473. .remove = __devexit_p(pciserial_remove_one),
  3474. #ifdef CONFIG_PM
  3475. .suspend = pciserial_suspend_one,
  3476. .resume = pciserial_resume_one,
  3477. #endif
  3478. .id_table = serial_pci_tbl,
  3479. };
  3480. static int __init serial8250_pci_init(void)
  3481. {
  3482. return pci_register_driver(&serial_pci_driver);
  3483. }
  3484. static void __exit serial8250_pci_exit(void)
  3485. {
  3486. pci_unregister_driver(&serial_pci_driver);
  3487. }
  3488. module_init(serial8250_pci_init);
  3489. module_exit(serial8250_pci_exit);
  3490. MODULE_LICENSE("GPL");
  3491. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  3492. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);