ql4_nx.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2009 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/pci.h>
  9. #include "ql4_def.h"
  10. #include "ql4_glbl.h"
  11. #define MASK(n) DMA_BIT_MASK(n)
  12. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  13. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  14. #define MS_WIN(addr) (addr & 0x0ffc0000)
  15. #define QLA82XX_PCI_MN_2M (0)
  16. #define QLA82XX_PCI_MS_2M (0x80000)
  17. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  18. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  19. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  20. /* CRB window related */
  21. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  22. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  23. #define CRB_WINDOW_2M (0x130060)
  24. #define CRB_HI(off) ((qla4_8xxx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  25. ((off) & 0xf0000))
  26. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  27. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  28. #define CRB_INDIRECT_2M (0x1e0000UL)
  29. static inline void __iomem *
  30. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  31. {
  32. if ((off < ha->first_page_group_end) &&
  33. (off >= ha->first_page_group_start))
  34. return (void __iomem *)(ha->nx_pcibase + off);
  35. return NULL;
  36. }
  37. #define MAX_CRB_XFORM 60
  38. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  39. static int qla4_8xxx_crb_table_initialized;
  40. #define qla4_8xxx_crb_addr_transform(name) \
  41. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  42. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  43. static void
  44. qla4_8xxx_crb_addr_transform_setup(void)
  45. {
  46. qla4_8xxx_crb_addr_transform(XDMA);
  47. qla4_8xxx_crb_addr_transform(TIMR);
  48. qla4_8xxx_crb_addr_transform(SRE);
  49. qla4_8xxx_crb_addr_transform(SQN3);
  50. qla4_8xxx_crb_addr_transform(SQN2);
  51. qla4_8xxx_crb_addr_transform(SQN1);
  52. qla4_8xxx_crb_addr_transform(SQN0);
  53. qla4_8xxx_crb_addr_transform(SQS3);
  54. qla4_8xxx_crb_addr_transform(SQS2);
  55. qla4_8xxx_crb_addr_transform(SQS1);
  56. qla4_8xxx_crb_addr_transform(SQS0);
  57. qla4_8xxx_crb_addr_transform(RPMX7);
  58. qla4_8xxx_crb_addr_transform(RPMX6);
  59. qla4_8xxx_crb_addr_transform(RPMX5);
  60. qla4_8xxx_crb_addr_transform(RPMX4);
  61. qla4_8xxx_crb_addr_transform(RPMX3);
  62. qla4_8xxx_crb_addr_transform(RPMX2);
  63. qla4_8xxx_crb_addr_transform(RPMX1);
  64. qla4_8xxx_crb_addr_transform(RPMX0);
  65. qla4_8xxx_crb_addr_transform(ROMUSB);
  66. qla4_8xxx_crb_addr_transform(SN);
  67. qla4_8xxx_crb_addr_transform(QMN);
  68. qla4_8xxx_crb_addr_transform(QMS);
  69. qla4_8xxx_crb_addr_transform(PGNI);
  70. qla4_8xxx_crb_addr_transform(PGND);
  71. qla4_8xxx_crb_addr_transform(PGN3);
  72. qla4_8xxx_crb_addr_transform(PGN2);
  73. qla4_8xxx_crb_addr_transform(PGN1);
  74. qla4_8xxx_crb_addr_transform(PGN0);
  75. qla4_8xxx_crb_addr_transform(PGSI);
  76. qla4_8xxx_crb_addr_transform(PGSD);
  77. qla4_8xxx_crb_addr_transform(PGS3);
  78. qla4_8xxx_crb_addr_transform(PGS2);
  79. qla4_8xxx_crb_addr_transform(PGS1);
  80. qla4_8xxx_crb_addr_transform(PGS0);
  81. qla4_8xxx_crb_addr_transform(PS);
  82. qla4_8xxx_crb_addr_transform(PH);
  83. qla4_8xxx_crb_addr_transform(NIU);
  84. qla4_8xxx_crb_addr_transform(I2Q);
  85. qla4_8xxx_crb_addr_transform(EG);
  86. qla4_8xxx_crb_addr_transform(MN);
  87. qla4_8xxx_crb_addr_transform(MS);
  88. qla4_8xxx_crb_addr_transform(CAS2);
  89. qla4_8xxx_crb_addr_transform(CAS1);
  90. qla4_8xxx_crb_addr_transform(CAS0);
  91. qla4_8xxx_crb_addr_transform(CAM);
  92. qla4_8xxx_crb_addr_transform(C2C1);
  93. qla4_8xxx_crb_addr_transform(C2C0);
  94. qla4_8xxx_crb_addr_transform(SMB);
  95. qla4_8xxx_crb_addr_transform(OCM0);
  96. qla4_8xxx_crb_addr_transform(I2C0);
  97. qla4_8xxx_crb_table_initialized = 1;
  98. }
  99. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  100. {{{0, 0, 0, 0} } }, /* 0: PCI */
  101. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  102. {1, 0x0110000, 0x0120000, 0x130000},
  103. {1, 0x0120000, 0x0122000, 0x124000},
  104. {1, 0x0130000, 0x0132000, 0x126000},
  105. {1, 0x0140000, 0x0142000, 0x128000},
  106. {1, 0x0150000, 0x0152000, 0x12a000},
  107. {1, 0x0160000, 0x0170000, 0x110000},
  108. {1, 0x0170000, 0x0172000, 0x12e000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {1, 0x01e0000, 0x01e0800, 0x122000},
  116. {0, 0x0000000, 0x0000000, 0x000000} } },
  117. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  118. {{{0, 0, 0, 0} } }, /* 3: */
  119. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  120. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  121. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  122. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  123. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  139. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  155. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  171. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  187. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  188. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  189. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  190. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  191. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  192. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  193. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  194. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  195. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  196. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  197. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  198. {{{0, 0, 0, 0} } }, /* 23: */
  199. {{{0, 0, 0, 0} } }, /* 24: */
  200. {{{0, 0, 0, 0} } }, /* 25: */
  201. {{{0, 0, 0, 0} } }, /* 26: */
  202. {{{0, 0, 0, 0} } }, /* 27: */
  203. {{{0, 0, 0, 0} } }, /* 28: */
  204. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  205. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  206. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  207. {{{0} } }, /* 32: PCI */
  208. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  209. {1, 0x2110000, 0x2120000, 0x130000},
  210. {1, 0x2120000, 0x2122000, 0x124000},
  211. {1, 0x2130000, 0x2132000, 0x126000},
  212. {1, 0x2140000, 0x2142000, 0x128000},
  213. {1, 0x2150000, 0x2152000, 0x12a000},
  214. {1, 0x2160000, 0x2170000, 0x110000},
  215. {1, 0x2170000, 0x2172000, 0x12e000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000} } },
  224. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  225. {{{0} } }, /* 35: */
  226. {{{0} } }, /* 36: */
  227. {{{0} } }, /* 37: */
  228. {{{0} } }, /* 38: */
  229. {{{0} } }, /* 39: */
  230. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  231. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  232. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  233. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  234. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  235. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  236. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  237. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  238. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  239. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  240. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  241. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  242. {{{0} } }, /* 52: */
  243. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  244. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  245. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  246. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  247. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  248. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  249. {{{0} } }, /* 59: I2C0 */
  250. {{{0} } }, /* 60: I2C1 */
  251. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  252. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  253. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  254. };
  255. /*
  256. * top 12 bits of crb internal address (hub, agent)
  257. */
  258. static unsigned qla4_8xxx_crb_hub_agt[64] = {
  259. 0,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  263. 0,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  286. 0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  289. 0,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  291. 0,
  292. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  293. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  294. 0,
  295. 0,
  296. 0,
  297. 0,
  298. 0,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  300. 0,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  311. 0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  316. 0,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  319. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  320. 0,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  322. 0,
  323. };
  324. /* Device states */
  325. static char *qdev_state[] = {
  326. "Unknown",
  327. "Cold",
  328. "Initializing",
  329. "Ready",
  330. "Need Reset",
  331. "Need Quiescent",
  332. "Failed",
  333. "Quiescent",
  334. };
  335. /*
  336. * In: 'off' is offset from CRB space in 128M pci map
  337. * Out: 'off' is 2M pci map addr
  338. * side effect: lock crb window
  339. */
  340. static void
  341. qla4_8xxx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  342. {
  343. u32 win_read;
  344. ha->crb_win = CRB_HI(*off);
  345. writel(ha->crb_win,
  346. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  347. /* Read back value to make sure write has gone through before trying
  348. * to use it. */
  349. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  350. if (win_read != ha->crb_win) {
  351. DEBUG2(ql4_printk(KERN_INFO, ha,
  352. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  353. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  354. }
  355. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  356. }
  357. void
  358. qla4_8xxx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  359. {
  360. unsigned long flags = 0;
  361. int rv;
  362. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  363. BUG_ON(rv == -1);
  364. if (rv == 1) {
  365. write_lock_irqsave(&ha->hw_lock, flags);
  366. qla4_8xxx_crb_win_lock(ha);
  367. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  368. }
  369. writel(data, (void __iomem *)off);
  370. if (rv == 1) {
  371. qla4_8xxx_crb_win_unlock(ha);
  372. write_unlock_irqrestore(&ha->hw_lock, flags);
  373. }
  374. }
  375. int
  376. qla4_8xxx_rd_32(struct scsi_qla_host *ha, ulong off)
  377. {
  378. unsigned long flags = 0;
  379. int rv;
  380. u32 data;
  381. rv = qla4_8xxx_pci_get_crb_addr_2M(ha, &off);
  382. BUG_ON(rv == -1);
  383. if (rv == 1) {
  384. write_lock_irqsave(&ha->hw_lock, flags);
  385. qla4_8xxx_crb_win_lock(ha);
  386. qla4_8xxx_pci_set_crbwindow_2M(ha, &off);
  387. }
  388. data = readl((void __iomem *)off);
  389. if (rv == 1) {
  390. qla4_8xxx_crb_win_unlock(ha);
  391. write_unlock_irqrestore(&ha->hw_lock, flags);
  392. }
  393. return data;
  394. }
  395. #define CRB_WIN_LOCK_TIMEOUT 100000000
  396. int qla4_8xxx_crb_win_lock(struct scsi_qla_host *ha)
  397. {
  398. int i;
  399. int done = 0, timeout = 0;
  400. while (!done) {
  401. /* acquire semaphore3 from PCI HW block */
  402. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  403. if (done == 1)
  404. break;
  405. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  406. return -1;
  407. timeout++;
  408. /* Yield CPU */
  409. if (!in_interrupt())
  410. schedule();
  411. else {
  412. for (i = 0; i < 20; i++)
  413. cpu_relax(); /*This a nop instr on i386*/
  414. }
  415. }
  416. qla4_8xxx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  417. return 0;
  418. }
  419. void qla4_8xxx_crb_win_unlock(struct scsi_qla_host *ha)
  420. {
  421. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  422. }
  423. #define IDC_LOCK_TIMEOUT 100000000
  424. /**
  425. * qla4_8xxx_idc_lock - hw_lock
  426. * @ha: pointer to adapter structure
  427. *
  428. * General purpose lock used to synchronize access to
  429. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  430. **/
  431. int qla4_8xxx_idc_lock(struct scsi_qla_host *ha)
  432. {
  433. int i;
  434. int done = 0, timeout = 0;
  435. while (!done) {
  436. /* acquire semaphore5 from PCI HW block */
  437. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  438. if (done == 1)
  439. break;
  440. if (timeout >= IDC_LOCK_TIMEOUT)
  441. return -1;
  442. timeout++;
  443. /* Yield CPU */
  444. if (!in_interrupt())
  445. schedule();
  446. else {
  447. for (i = 0; i < 20; i++)
  448. cpu_relax(); /*This a nop instr on i386*/
  449. }
  450. }
  451. return 0;
  452. }
  453. void qla4_8xxx_idc_unlock(struct scsi_qla_host *ha)
  454. {
  455. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  456. }
  457. int
  458. qla4_8xxx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  459. {
  460. struct crb_128M_2M_sub_block_map *m;
  461. if (*off >= QLA82XX_CRB_MAX)
  462. return -1;
  463. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  464. *off = (*off - QLA82XX_PCI_CAMQM) +
  465. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  466. return 0;
  467. }
  468. if (*off < QLA82XX_PCI_CRBSPACE)
  469. return -1;
  470. *off -= QLA82XX_PCI_CRBSPACE;
  471. /*
  472. * Try direct map
  473. */
  474. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  475. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  476. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  477. return 0;
  478. }
  479. /*
  480. * Not in direct map, use crb window
  481. */
  482. return 1;
  483. }
  484. /* PCI Windowing for DDR regions. */
  485. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  486. (((addr) <= (high)) && ((addr) >= (low)))
  487. /*
  488. * check memory access boundary.
  489. * used by test agent. support ddr access only for now
  490. */
  491. static unsigned long
  492. qla4_8xxx_pci_mem_bound_check(struct scsi_qla_host *ha,
  493. unsigned long long addr, int size)
  494. {
  495. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  496. QLA82XX_ADDR_DDR_NET_MAX) ||
  497. !QLA82XX_ADDR_IN_RANGE(addr + size - 1,
  498. QLA82XX_ADDR_DDR_NET, QLA82XX_ADDR_DDR_NET_MAX) ||
  499. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  500. return 0;
  501. }
  502. return 1;
  503. }
  504. static int qla4_8xxx_pci_set_window_warning_count;
  505. static unsigned long
  506. qla4_8xxx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  507. {
  508. int window;
  509. u32 win_read;
  510. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  511. QLA82XX_ADDR_DDR_NET_MAX)) {
  512. /* DDR network side */
  513. window = MN_WIN(addr);
  514. ha->ddr_mn_window = window;
  515. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  516. QLA82XX_PCI_CRBSPACE, window);
  517. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  518. QLA82XX_PCI_CRBSPACE);
  519. if ((win_read << 17) != window) {
  520. ql4_printk(KERN_WARNING, ha,
  521. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  522. __func__, window, win_read);
  523. }
  524. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  525. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  526. QLA82XX_ADDR_OCM0_MAX)) {
  527. unsigned int temp1;
  528. /* if bits 19:18&17:11 are on */
  529. if ((addr & 0x00ff800) == 0xff800) {
  530. printk("%s: QM access not handled.\n", __func__);
  531. addr = -1UL;
  532. }
  533. window = OCM_WIN(addr);
  534. ha->ddr_mn_window = window;
  535. qla4_8xxx_wr_32(ha, ha->mn_win_crb |
  536. QLA82XX_PCI_CRBSPACE, window);
  537. win_read = qla4_8xxx_rd_32(ha, ha->mn_win_crb |
  538. QLA82XX_PCI_CRBSPACE);
  539. temp1 = ((window & 0x1FF) << 7) |
  540. ((window & 0x0FFFE0000) >> 17);
  541. if (win_read != temp1) {
  542. printk("%s: Written OCMwin (0x%x) != Read"
  543. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  544. }
  545. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  546. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  547. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  548. /* QDR network side */
  549. window = MS_WIN(addr);
  550. ha->qdr_sn_window = window;
  551. qla4_8xxx_wr_32(ha, ha->ms_win_crb |
  552. QLA82XX_PCI_CRBSPACE, window);
  553. win_read = qla4_8xxx_rd_32(ha,
  554. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  555. if (win_read != window) {
  556. printk("%s: Written MSwin (0x%x) != Read "
  557. "MSwin (0x%x)\n", __func__, window, win_read);
  558. }
  559. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  560. } else {
  561. /*
  562. * peg gdb frequently accesses memory that doesn't exist,
  563. * this limits the chit chat so debugging isn't slowed down.
  564. */
  565. if ((qla4_8xxx_pci_set_window_warning_count++ < 8) ||
  566. (qla4_8xxx_pci_set_window_warning_count%64 == 0)) {
  567. printk("%s: Warning:%s Unknown address range!\n",
  568. __func__, DRIVER_NAME);
  569. }
  570. addr = -1UL;
  571. }
  572. return addr;
  573. }
  574. /* check if address is in the same windows as the previous access */
  575. static int qla4_8xxx_pci_is_same_window(struct scsi_qla_host *ha,
  576. unsigned long long addr)
  577. {
  578. int window;
  579. unsigned long long qdr_max;
  580. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  581. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  582. QLA82XX_ADDR_DDR_NET_MAX)) {
  583. /* DDR network side */
  584. BUG(); /* MN access can not come here */
  585. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  586. QLA82XX_ADDR_OCM0_MAX)) {
  587. return 1;
  588. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  589. QLA82XX_ADDR_OCM1_MAX)) {
  590. return 1;
  591. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  592. qdr_max)) {
  593. /* QDR network side */
  594. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  595. if (ha->qdr_sn_window == window)
  596. return 1;
  597. }
  598. return 0;
  599. }
  600. static int qla4_8xxx_pci_mem_read_direct(struct scsi_qla_host *ha,
  601. u64 off, void *data, int size)
  602. {
  603. unsigned long flags;
  604. void __iomem *addr;
  605. int ret = 0;
  606. u64 start;
  607. void __iomem *mem_ptr = NULL;
  608. unsigned long mem_base;
  609. unsigned long mem_page;
  610. write_lock_irqsave(&ha->hw_lock, flags);
  611. /*
  612. * If attempting to access unknown address or straddle hw windows,
  613. * do not access.
  614. */
  615. start = qla4_8xxx_pci_set_window(ha, off);
  616. if ((start == -1UL) ||
  617. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  618. write_unlock_irqrestore(&ha->hw_lock, flags);
  619. printk(KERN_ERR"%s out of bound pci memory access. "
  620. "offset is 0x%llx\n", DRIVER_NAME, off);
  621. return -1;
  622. }
  623. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  624. if (!addr) {
  625. write_unlock_irqrestore(&ha->hw_lock, flags);
  626. mem_base = pci_resource_start(ha->pdev, 0);
  627. mem_page = start & PAGE_MASK;
  628. /* Map two pages whenever user tries to access addresses in two
  629. consecutive pages.
  630. */
  631. if (mem_page != ((start + size - 1) & PAGE_MASK))
  632. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  633. else
  634. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  635. if (mem_ptr == NULL) {
  636. *(u8 *)data = 0;
  637. return -1;
  638. }
  639. addr = mem_ptr;
  640. addr += start & (PAGE_SIZE - 1);
  641. write_lock_irqsave(&ha->hw_lock, flags);
  642. }
  643. switch (size) {
  644. case 1:
  645. *(u8 *)data = readb(addr);
  646. break;
  647. case 2:
  648. *(u16 *)data = readw(addr);
  649. break;
  650. case 4:
  651. *(u32 *)data = readl(addr);
  652. break;
  653. case 8:
  654. *(u64 *)data = readq(addr);
  655. break;
  656. default:
  657. ret = -1;
  658. break;
  659. }
  660. write_unlock_irqrestore(&ha->hw_lock, flags);
  661. if (mem_ptr)
  662. iounmap(mem_ptr);
  663. return ret;
  664. }
  665. static int
  666. qla4_8xxx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  667. void *data, int size)
  668. {
  669. unsigned long flags;
  670. void __iomem *addr;
  671. int ret = 0;
  672. u64 start;
  673. void __iomem *mem_ptr = NULL;
  674. unsigned long mem_base;
  675. unsigned long mem_page;
  676. write_lock_irqsave(&ha->hw_lock, flags);
  677. /*
  678. * If attempting to access unknown address or straddle hw windows,
  679. * do not access.
  680. */
  681. start = qla4_8xxx_pci_set_window(ha, off);
  682. if ((start == -1UL) ||
  683. (qla4_8xxx_pci_is_same_window(ha, off + size - 1) == 0)) {
  684. write_unlock_irqrestore(&ha->hw_lock, flags);
  685. printk(KERN_ERR"%s out of bound pci memory access. "
  686. "offset is 0x%llx\n", DRIVER_NAME, off);
  687. return -1;
  688. }
  689. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  690. if (!addr) {
  691. write_unlock_irqrestore(&ha->hw_lock, flags);
  692. mem_base = pci_resource_start(ha->pdev, 0);
  693. mem_page = start & PAGE_MASK;
  694. /* Map two pages whenever user tries to access addresses in two
  695. consecutive pages.
  696. */
  697. if (mem_page != ((start + size - 1) & PAGE_MASK))
  698. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  699. else
  700. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  701. if (mem_ptr == NULL)
  702. return -1;
  703. addr = mem_ptr;
  704. addr += start & (PAGE_SIZE - 1);
  705. write_lock_irqsave(&ha->hw_lock, flags);
  706. }
  707. switch (size) {
  708. case 1:
  709. writeb(*(u8 *)data, addr);
  710. break;
  711. case 2:
  712. writew(*(u16 *)data, addr);
  713. break;
  714. case 4:
  715. writel(*(u32 *)data, addr);
  716. break;
  717. case 8:
  718. writeq(*(u64 *)data, addr);
  719. break;
  720. default:
  721. ret = -1;
  722. break;
  723. }
  724. write_unlock_irqrestore(&ha->hw_lock, flags);
  725. if (mem_ptr)
  726. iounmap(mem_ptr);
  727. return ret;
  728. }
  729. #define MTU_FUDGE_FACTOR 100
  730. static unsigned long
  731. qla4_8xxx_decode_crb_addr(unsigned long addr)
  732. {
  733. int i;
  734. unsigned long base_addr, offset, pci_base;
  735. if (!qla4_8xxx_crb_table_initialized)
  736. qla4_8xxx_crb_addr_transform_setup();
  737. pci_base = ADDR_ERROR;
  738. base_addr = addr & 0xfff00000;
  739. offset = addr & 0x000fffff;
  740. for (i = 0; i < MAX_CRB_XFORM; i++) {
  741. if (crb_addr_xform[i] == base_addr) {
  742. pci_base = i << 20;
  743. break;
  744. }
  745. }
  746. if (pci_base == ADDR_ERROR)
  747. return pci_base;
  748. else
  749. return pci_base + offset;
  750. }
  751. static long rom_max_timeout = 100;
  752. static long qla4_8xxx_rom_lock_timeout = 100;
  753. static int
  754. qla4_8xxx_rom_lock(struct scsi_qla_host *ha)
  755. {
  756. int i;
  757. int done = 0, timeout = 0;
  758. while (!done) {
  759. /* acquire semaphore2 from PCI HW block */
  760. done = qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  761. if (done == 1)
  762. break;
  763. if (timeout >= qla4_8xxx_rom_lock_timeout)
  764. return -1;
  765. timeout++;
  766. /* Yield CPU */
  767. if (!in_interrupt())
  768. schedule();
  769. else {
  770. for (i = 0; i < 20; i++)
  771. cpu_relax(); /*This a nop instr on i386*/
  772. }
  773. }
  774. qla4_8xxx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  775. return 0;
  776. }
  777. static void
  778. qla4_8xxx_rom_unlock(struct scsi_qla_host *ha)
  779. {
  780. qla4_8xxx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  781. }
  782. static int
  783. qla4_8xxx_wait_rom_done(struct scsi_qla_host *ha)
  784. {
  785. long timeout = 0;
  786. long done = 0 ;
  787. while (done == 0) {
  788. done = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  789. done &= 2;
  790. timeout++;
  791. if (timeout >= rom_max_timeout) {
  792. printk("%s: Timeout reached waiting for rom done",
  793. DRIVER_NAME);
  794. return -1;
  795. }
  796. }
  797. return 0;
  798. }
  799. static int
  800. qla4_8xxx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  801. {
  802. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  803. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  804. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  805. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  806. if (qla4_8xxx_wait_rom_done(ha)) {
  807. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  808. return -1;
  809. }
  810. /* reset abyte_cnt and dummy_byte_cnt */
  811. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  812. udelay(10);
  813. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  814. *valp = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  815. return 0;
  816. }
  817. static int
  818. qla4_8xxx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  819. {
  820. int ret, loops = 0;
  821. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  822. udelay(100);
  823. loops++;
  824. }
  825. if (loops >= 50000) {
  826. printk("%s: qla4_8xxx_rom_lock failed\n", DRIVER_NAME);
  827. return -1;
  828. }
  829. ret = qla4_8xxx_do_rom_fast_read(ha, addr, valp);
  830. qla4_8xxx_rom_unlock(ha);
  831. return ret;
  832. }
  833. /**
  834. * This routine does CRB initialize sequence
  835. * to put the ISP into operational state
  836. **/
  837. static int
  838. qla4_8xxx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  839. {
  840. int addr, val;
  841. int i ;
  842. struct crb_addr_pair *buf;
  843. unsigned long off;
  844. unsigned offset, n;
  845. struct crb_addr_pair {
  846. long addr;
  847. long data;
  848. };
  849. /* Halt all the indiviual PEGs and other blocks of the ISP */
  850. qla4_8xxx_rom_lock(ha);
  851. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  852. /* don't reset CAM block on reset */
  853. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  854. else
  855. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  856. qla4_8xxx_rom_unlock(ha);
  857. /* Read the signature value from the flash.
  858. * Offset 0: Contain signature (0xcafecafe)
  859. * Offset 4: Offset and number of addr/value pairs
  860. * that present in CRB initialize sequence
  861. */
  862. if (qla4_8xxx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  863. qla4_8xxx_rom_fast_read(ha, 4, &n) != 0) {
  864. ql4_printk(KERN_WARNING, ha,
  865. "[ERROR] Reading crb_init area: n: %08x\n", n);
  866. return -1;
  867. }
  868. /* Offset in flash = lower 16 bits
  869. * Number of enteries = upper 16 bits
  870. */
  871. offset = n & 0xffffU;
  872. n = (n >> 16) & 0xffffU;
  873. /* number of addr/value pair should not exceed 1024 enteries */
  874. if (n >= 1024) {
  875. ql4_printk(KERN_WARNING, ha,
  876. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  877. DRIVER_NAME, __func__, n);
  878. return -1;
  879. }
  880. ql4_printk(KERN_INFO, ha,
  881. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  882. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  883. if (buf == NULL) {
  884. ql4_printk(KERN_WARNING, ha,
  885. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  886. return -1;
  887. }
  888. for (i = 0; i < n; i++) {
  889. if (qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  890. qla4_8xxx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  891. 0) {
  892. kfree(buf);
  893. return -1;
  894. }
  895. buf[i].addr = addr;
  896. buf[i].data = val;
  897. }
  898. for (i = 0; i < n; i++) {
  899. /* Translate internal CRB initialization
  900. * address to PCI bus address
  901. */
  902. off = qla4_8xxx_decode_crb_addr((unsigned long)buf[i].addr) +
  903. QLA82XX_PCI_CRBSPACE;
  904. /* Not all CRB addr/value pair to be written,
  905. * some of them are skipped
  906. */
  907. /* skip if LS bit is set*/
  908. if (off & 0x1) {
  909. DEBUG2(ql4_printk(KERN_WARNING, ha,
  910. "Skip CRB init replay for offset = 0x%lx\n", off));
  911. continue;
  912. }
  913. /* skipping cold reboot MAGIC */
  914. if (off == QLA82XX_CAM_RAM(0x1fc))
  915. continue;
  916. /* do not reset PCI */
  917. if (off == (ROMUSB_GLB + 0xbc))
  918. continue;
  919. /* skip core clock, so that firmware can increase the clock */
  920. if (off == (ROMUSB_GLB + 0xc8))
  921. continue;
  922. /* skip the function enable register */
  923. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  924. continue;
  925. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  926. continue;
  927. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  928. continue;
  929. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  930. continue;
  931. if (off == ADDR_ERROR) {
  932. ql4_printk(KERN_WARNING, ha,
  933. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  934. DRIVER_NAME, buf[i].addr);
  935. continue;
  936. }
  937. qla4_8xxx_wr_32(ha, off, buf[i].data);
  938. /* ISP requires much bigger delay to settle down,
  939. * else crb_window returns 0xffffffff
  940. */
  941. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  942. msleep(1000);
  943. /* ISP requires millisec delay between
  944. * successive CRB register updation
  945. */
  946. msleep(1);
  947. }
  948. kfree(buf);
  949. /* Resetting the data and instruction cache */
  950. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  951. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  952. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  953. /* Clear all protocol processing engines */
  954. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  955. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  956. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  957. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  958. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  959. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  960. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  961. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  962. return 0;
  963. }
  964. static int qla4_8xxx_check_for_bad_spd(struct scsi_qla_host *ha)
  965. {
  966. u32 val = 0;
  967. val = qla4_8xxx_rd_32(ha, BOOT_LOADER_DIMM_STATUS) ;
  968. val &= QLA82XX_BOOT_LOADER_MN_ISSUE;
  969. if (val & QLA82XX_PEG_TUNE_MN_SPD_ZEROED) {
  970. printk("Memory DIMM SPD not programmed. Assumed valid.\n");
  971. return 1;
  972. } else if (val) {
  973. printk("Memory DIMM type incorrect. Info:%08X.\n", val);
  974. return 2;
  975. }
  976. return 0;
  977. }
  978. static int
  979. qla4_8xxx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  980. {
  981. int i;
  982. long size = 0;
  983. long flashaddr, memaddr;
  984. u64 data;
  985. u32 high, low;
  986. flashaddr = memaddr = ha->hw.flt_region_bootload;
  987. size = (image_start - flashaddr)/8;
  988. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  989. ha->host_no, __func__, flashaddr, image_start));
  990. for (i = 0; i < size; i++) {
  991. if ((qla4_8xxx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  992. (qla4_8xxx_rom_fast_read(ha, flashaddr + 4,
  993. (int *)&high))) {
  994. return -1;
  995. }
  996. data = ((u64)high << 32) | low ;
  997. qla4_8xxx_pci_mem_write_2M(ha, memaddr, &data, 8);
  998. flashaddr += 8;
  999. memaddr += 8;
  1000. if (i%0x1000 == 0)
  1001. msleep(1);
  1002. }
  1003. udelay(100);
  1004. read_lock(&ha->hw_lock);
  1005. qla4_8xxx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1006. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1007. read_unlock(&ha->hw_lock);
  1008. return 0;
  1009. }
  1010. static int qla4_8xxx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1011. {
  1012. u32 rst;
  1013. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1014. if (qla4_8xxx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1015. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1016. __func__);
  1017. return QLA_ERROR;
  1018. }
  1019. udelay(500);
  1020. /* at this point, QM is in reset. This could be a problem if there are
  1021. * incoming d* transition queue messages. QM/PCIE could wedge.
  1022. * To get around this, QM is brought out of reset.
  1023. */
  1024. rst = qla4_8xxx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1025. /* unreset qm */
  1026. rst &= ~(1 << 28);
  1027. qla4_8xxx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1028. if (qla4_8xxx_load_from_flash(ha, image_start)) {
  1029. printk("%s: Error trying to load fw from flash!\n", __func__);
  1030. return QLA_ERROR;
  1031. }
  1032. return QLA_SUCCESS;
  1033. }
  1034. int
  1035. qla4_8xxx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1036. u64 off, void *data, int size)
  1037. {
  1038. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1039. int shift_amount;
  1040. uint32_t temp;
  1041. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1042. /*
  1043. * If not MN, go check for MS or invalid.
  1044. */
  1045. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1046. mem_crb = QLA82XX_CRB_QDR_NET;
  1047. else {
  1048. mem_crb = QLA82XX_CRB_DDR_NET;
  1049. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1050. return qla4_8xxx_pci_mem_read_direct(ha,
  1051. off, data, size);
  1052. }
  1053. off8 = off & 0xfffffff0;
  1054. off0[0] = off & 0xf;
  1055. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1056. shift_amount = 4;
  1057. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1058. off0[1] = 0;
  1059. sz[1] = size - sz[0];
  1060. for (i = 0; i < loop; i++) {
  1061. temp = off8 + (i << shift_amount);
  1062. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1063. temp = 0;
  1064. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1065. temp = MIU_TA_CTL_ENABLE;
  1066. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1067. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1068. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1069. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1070. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1071. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1072. break;
  1073. }
  1074. if (j >= MAX_CTL_CHECK) {
  1075. if (printk_ratelimit())
  1076. ql4_printk(KERN_ERR, ha,
  1077. "failed to read through agent\n");
  1078. break;
  1079. }
  1080. start = off0[i] >> 2;
  1081. end = (off0[i] + sz[i] - 1) >> 2;
  1082. for (k = start; k <= end; k++) {
  1083. temp = qla4_8xxx_rd_32(ha,
  1084. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1085. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1086. }
  1087. }
  1088. if (j >= MAX_CTL_CHECK)
  1089. return -1;
  1090. if ((off0[0] & 7) == 0) {
  1091. val = word[0];
  1092. } else {
  1093. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1094. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1095. }
  1096. switch (size) {
  1097. case 1:
  1098. *(uint8_t *)data = val;
  1099. break;
  1100. case 2:
  1101. *(uint16_t *)data = val;
  1102. break;
  1103. case 4:
  1104. *(uint32_t *)data = val;
  1105. break;
  1106. case 8:
  1107. *(uint64_t *)data = val;
  1108. break;
  1109. }
  1110. return 0;
  1111. }
  1112. int
  1113. qla4_8xxx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1114. u64 off, void *data, int size)
  1115. {
  1116. int i, j, ret = 0, loop, sz[2], off0;
  1117. int scale, shift_amount, startword;
  1118. uint32_t temp;
  1119. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1120. /*
  1121. * If not MN, go check for MS or invalid.
  1122. */
  1123. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1124. mem_crb = QLA82XX_CRB_QDR_NET;
  1125. else {
  1126. mem_crb = QLA82XX_CRB_DDR_NET;
  1127. if (qla4_8xxx_pci_mem_bound_check(ha, off, size) == 0)
  1128. return qla4_8xxx_pci_mem_write_direct(ha,
  1129. off, data, size);
  1130. }
  1131. off0 = off & 0x7;
  1132. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1133. sz[1] = size - sz[0];
  1134. off8 = off & 0xfffffff0;
  1135. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1136. shift_amount = 4;
  1137. scale = 2;
  1138. startword = (off & 0xf)/8;
  1139. for (i = 0; i < loop; i++) {
  1140. if (qla4_8xxx_pci_mem_read_2M(ha, off8 +
  1141. (i << shift_amount), &word[i * scale], 8))
  1142. return -1;
  1143. }
  1144. switch (size) {
  1145. case 1:
  1146. tmpw = *((uint8_t *)data);
  1147. break;
  1148. case 2:
  1149. tmpw = *((uint16_t *)data);
  1150. break;
  1151. case 4:
  1152. tmpw = *((uint32_t *)data);
  1153. break;
  1154. case 8:
  1155. default:
  1156. tmpw = *((uint64_t *)data);
  1157. break;
  1158. }
  1159. if (sz[0] == 8)
  1160. word[startword] = tmpw;
  1161. else {
  1162. word[startword] &=
  1163. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1164. word[startword] |= tmpw << (off0 * 8);
  1165. }
  1166. if (sz[1] != 0) {
  1167. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1168. word[startword+1] |= tmpw >> (sz[0] * 8);
  1169. }
  1170. for (i = 0; i < loop; i++) {
  1171. temp = off8 + (i << shift_amount);
  1172. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1173. temp = 0;
  1174. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1175. temp = word[i * scale] & 0xffffffff;
  1176. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1177. temp = (word[i * scale] >> 32) & 0xffffffff;
  1178. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1179. temp = word[i*scale + 1] & 0xffffffff;
  1180. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1181. temp);
  1182. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1183. qla4_8xxx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1184. temp);
  1185. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1186. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1187. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1188. qla4_8xxx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1189. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1190. temp = qla4_8xxx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1191. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1192. break;
  1193. }
  1194. if (j >= MAX_CTL_CHECK) {
  1195. if (printk_ratelimit())
  1196. ql4_printk(KERN_ERR, ha,
  1197. "failed to write through agent\n");
  1198. ret = -1;
  1199. break;
  1200. }
  1201. }
  1202. return ret;
  1203. }
  1204. static int qla4_8xxx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1205. {
  1206. u32 val = 0;
  1207. int retries = 60;
  1208. if (!pegtune_val) {
  1209. do {
  1210. val = qla4_8xxx_rd_32(ha, CRB_CMDPEG_STATE);
  1211. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1212. (val == PHAN_INITIALIZE_ACK))
  1213. return 0;
  1214. set_current_state(TASK_UNINTERRUPTIBLE);
  1215. schedule_timeout(500);
  1216. } while (--retries);
  1217. qla4_8xxx_check_for_bad_spd(ha);
  1218. if (!retries) {
  1219. pegtune_val = qla4_8xxx_rd_32(ha,
  1220. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1221. printk(KERN_WARNING "%s: init failed, "
  1222. "pegtune_val = %x\n", __func__, pegtune_val);
  1223. return -1;
  1224. }
  1225. }
  1226. return 0;
  1227. }
  1228. static int qla4_8xxx_rcvpeg_ready(struct scsi_qla_host *ha)
  1229. {
  1230. uint32_t state = 0;
  1231. int loops = 0;
  1232. /* Window 1 call */
  1233. read_lock(&ha->hw_lock);
  1234. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1235. read_unlock(&ha->hw_lock);
  1236. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1237. udelay(100);
  1238. /* Window 1 call */
  1239. read_lock(&ha->hw_lock);
  1240. state = qla4_8xxx_rd_32(ha, CRB_RCVPEG_STATE);
  1241. read_unlock(&ha->hw_lock);
  1242. loops++;
  1243. }
  1244. if (loops >= 30000) {
  1245. DEBUG2(ql4_printk(KERN_INFO, ha,
  1246. "Receive Peg initialization not complete: 0x%x.\n", state));
  1247. return QLA_ERROR;
  1248. }
  1249. return QLA_SUCCESS;
  1250. }
  1251. void
  1252. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1253. {
  1254. uint32_t drv_active;
  1255. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1256. drv_active |= (1 << (ha->func_num * 4));
  1257. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1258. }
  1259. void
  1260. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1261. {
  1262. uint32_t drv_active;
  1263. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1264. drv_active &= ~(1 << (ha->func_num * 4));
  1265. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  1266. }
  1267. static inline int
  1268. qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1269. {
  1270. uint32_t drv_state, drv_active;
  1271. int rval;
  1272. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1273. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1274. rval = drv_state & (1 << (ha->func_num * 4));
  1275. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1276. rval = 1;
  1277. return rval;
  1278. }
  1279. static inline void
  1280. qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1281. {
  1282. uint32_t drv_state;
  1283. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1284. drv_state |= (1 << (ha->func_num * 4));
  1285. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1286. }
  1287. static inline void
  1288. qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1289. {
  1290. uint32_t drv_state;
  1291. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1292. drv_state &= ~(1 << (ha->func_num * 4));
  1293. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  1294. }
  1295. static inline void
  1296. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1297. {
  1298. uint32_t qsnt_state;
  1299. qsnt_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1300. qsnt_state |= (2 << (ha->func_num * 4));
  1301. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  1302. }
  1303. static int
  1304. qla4_8xxx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1305. {
  1306. int pcie_cap;
  1307. uint16_t lnk;
  1308. /* scrub dma mask expansion register */
  1309. qla4_8xxx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1310. /* Overwrite stale initialization register values */
  1311. qla4_8xxx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1312. qla4_8xxx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1313. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1314. qla4_8xxx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1315. if (qla4_8xxx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1316. printk("%s: Error trying to start fw!\n", __func__);
  1317. return QLA_ERROR;
  1318. }
  1319. /* Handshake with the card before we register the devices. */
  1320. if (qla4_8xxx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1321. printk("%s: Error during card handshake!\n", __func__);
  1322. return QLA_ERROR;
  1323. }
  1324. /* Negotiated Link width */
  1325. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1326. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  1327. ha->link_width = (lnk >> 4) & 0x3f;
  1328. /* Synchronize with Receive peg */
  1329. return qla4_8xxx_rcvpeg_ready(ha);
  1330. }
  1331. static int
  1332. qla4_8xxx_try_start_fw(struct scsi_qla_host *ha)
  1333. {
  1334. int rval = QLA_ERROR;
  1335. /*
  1336. * FW Load priority:
  1337. * 1) Operational firmware residing in flash.
  1338. * 2) Fail
  1339. */
  1340. ql4_printk(KERN_INFO, ha,
  1341. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1342. rval = qla4_8xxx_get_flash_info(ha);
  1343. if (rval != QLA_SUCCESS)
  1344. return rval;
  1345. ql4_printk(KERN_INFO, ha,
  1346. "FW: Attempting to load firmware from flash...\n");
  1347. rval = qla4_8xxx_start_firmware(ha, ha->hw.flt_region_fw);
  1348. if (rval == QLA_SUCCESS)
  1349. return rval;
  1350. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash FAILED...\n");
  1351. return rval;
  1352. }
  1353. /**
  1354. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  1355. * @ha: pointer to adapter structure
  1356. *
  1357. * Note: IDC lock must be held upon entry
  1358. **/
  1359. static int
  1360. qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  1361. {
  1362. int rval, i, timeout;
  1363. uint32_t old_count, count;
  1364. if (qla4_8xxx_need_reset(ha))
  1365. goto dev_initialize;
  1366. old_count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1367. for (i = 0; i < 10; i++) {
  1368. timeout = msleep_interruptible(200);
  1369. if (timeout) {
  1370. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1371. QLA82XX_DEV_FAILED);
  1372. return QLA_ERROR;
  1373. }
  1374. count = qla4_8xxx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  1375. if (count != old_count)
  1376. goto dev_ready;
  1377. }
  1378. dev_initialize:
  1379. /* set to DEV_INITIALIZING */
  1380. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  1381. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  1382. /* Driver that sets device state to initializating sets IDC version */
  1383. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  1384. qla4_8xxx_idc_unlock(ha);
  1385. rval = qla4_8xxx_try_start_fw(ha);
  1386. qla4_8xxx_idc_lock(ha);
  1387. if (rval != QLA_SUCCESS) {
  1388. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  1389. qla4_8xxx_clear_drv_active(ha);
  1390. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  1391. return rval;
  1392. }
  1393. dev_ready:
  1394. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  1395. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  1396. return QLA_SUCCESS;
  1397. }
  1398. /**
  1399. * qla4_8xxx_need_reset_handler - Code to start reset sequence
  1400. * @ha: pointer to adapter structure
  1401. *
  1402. * Note: IDC lock must be held upon entry
  1403. **/
  1404. static void
  1405. qla4_8xxx_need_reset_handler(struct scsi_qla_host *ha)
  1406. {
  1407. uint32_t dev_state, drv_state, drv_active;
  1408. unsigned long reset_timeout;
  1409. ql4_printk(KERN_INFO, ha,
  1410. "Performing ISP error recovery\n");
  1411. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  1412. qla4_8xxx_idc_unlock(ha);
  1413. ha->isp_ops->disable_intrs(ha);
  1414. qla4_8xxx_idc_lock(ha);
  1415. }
  1416. qla4_8xxx_set_rst_ready(ha);
  1417. /* wait for 10 seconds for reset ack from all functions */
  1418. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  1419. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1420. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1421. ql4_printk(KERN_INFO, ha,
  1422. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  1423. __func__, ha->host_no, drv_state, drv_active);
  1424. while (drv_state != drv_active) {
  1425. if (time_after_eq(jiffies, reset_timeout)) {
  1426. printk("%s: RESET TIMEOUT!\n", DRIVER_NAME);
  1427. break;
  1428. }
  1429. qla4_8xxx_idc_unlock(ha);
  1430. msleep(1000);
  1431. qla4_8xxx_idc_lock(ha);
  1432. drv_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  1433. drv_active = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  1434. }
  1435. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1436. ql4_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  1437. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1438. /* Force to DEV_COLD unless someone else is starting a reset */
  1439. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  1440. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  1441. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  1442. }
  1443. }
  1444. /**
  1445. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  1446. * @ha: pointer to adapter structure
  1447. **/
  1448. void
  1449. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  1450. {
  1451. qla4_8xxx_idc_lock(ha);
  1452. qla4_8xxx_set_qsnt_ready(ha);
  1453. qla4_8xxx_idc_unlock(ha);
  1454. }
  1455. /**
  1456. * qla4_8xxx_device_state_handler - Adapter state machine
  1457. * @ha: pointer to host adapter structure.
  1458. *
  1459. * Note: IDC lock must be UNLOCKED upon entry
  1460. **/
  1461. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  1462. {
  1463. uint32_t dev_state;
  1464. int rval = QLA_SUCCESS;
  1465. unsigned long dev_init_timeout;
  1466. if (!test_bit(AF_INIT_DONE, &ha->flags))
  1467. qla4_8xxx_set_drv_active(ha);
  1468. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1469. ql4_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  1470. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1471. /* wait for 30 seconds for device to go ready */
  1472. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  1473. while (1) {
  1474. qla4_8xxx_idc_lock(ha);
  1475. if (time_after_eq(jiffies, dev_init_timeout)) {
  1476. ql4_printk(KERN_WARNING, ha, "Device init failed!\n");
  1477. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1478. QLA82XX_DEV_FAILED);
  1479. }
  1480. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1481. ql4_printk(KERN_INFO, ha,
  1482. "2:Device state is 0x%x = %s\n", dev_state,
  1483. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  1484. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  1485. switch (dev_state) {
  1486. case QLA82XX_DEV_READY:
  1487. qla4_8xxx_idc_unlock(ha);
  1488. goto exit;
  1489. case QLA82XX_DEV_COLD:
  1490. rval = qla4_8xxx_device_bootstrap(ha);
  1491. qla4_8xxx_idc_unlock(ha);
  1492. goto exit;
  1493. case QLA82XX_DEV_INITIALIZING:
  1494. qla4_8xxx_idc_unlock(ha);
  1495. msleep(1000);
  1496. break;
  1497. case QLA82XX_DEV_NEED_RESET:
  1498. if (!ql4xdontresethba) {
  1499. qla4_8xxx_need_reset_handler(ha);
  1500. /* Update timeout value after need
  1501. * reset handler */
  1502. dev_init_timeout = jiffies +
  1503. (ha->nx_dev_init_timeout * HZ);
  1504. }
  1505. qla4_8xxx_idc_unlock(ha);
  1506. break;
  1507. case QLA82XX_DEV_NEED_QUIESCENT:
  1508. qla4_8xxx_idc_unlock(ha);
  1509. /* idc locked/unlocked in handler */
  1510. qla4_8xxx_need_qsnt_handler(ha);
  1511. qla4_8xxx_idc_lock(ha);
  1512. /* fall thru needs idc_locked */
  1513. case QLA82XX_DEV_QUIESCENT:
  1514. qla4_8xxx_idc_unlock(ha);
  1515. msleep(1000);
  1516. break;
  1517. case QLA82XX_DEV_FAILED:
  1518. qla4_8xxx_idc_unlock(ha);
  1519. qla4xxx_dead_adapter_cleanup(ha);
  1520. rval = QLA_ERROR;
  1521. goto exit;
  1522. default:
  1523. qla4_8xxx_idc_unlock(ha);
  1524. qla4xxx_dead_adapter_cleanup(ha);
  1525. rval = QLA_ERROR;
  1526. goto exit;
  1527. }
  1528. }
  1529. exit:
  1530. return rval;
  1531. }
  1532. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  1533. {
  1534. int retval;
  1535. retval = qla4_8xxx_device_state_handler(ha);
  1536. if (retval == QLA_SUCCESS &&
  1537. !test_bit(AF_INIT_DONE, &ha->flags)) {
  1538. retval = qla4xxx_request_irqs(ha);
  1539. if (retval != QLA_SUCCESS) {
  1540. ql4_printk(KERN_WARNING, ha,
  1541. "Failed to reserve interrupt %d already in use.\n",
  1542. ha->pdev->irq);
  1543. } else {
  1544. set_bit(AF_IRQ_ATTACHED, &ha->flags);
  1545. ha->host->irq = ha->pdev->irq;
  1546. ql4_printk(KERN_INFO, ha, "%s: irq %d attached\n",
  1547. __func__, ha->pdev->irq);
  1548. }
  1549. }
  1550. return retval;
  1551. }
  1552. /*****************************************************************************/
  1553. /* Flash Manipulation Routines */
  1554. /*****************************************************************************/
  1555. #define OPTROM_BURST_SIZE 0x1000
  1556. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  1557. #define FARX_DATA_FLAG BIT_31
  1558. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  1559. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  1560. static inline uint32_t
  1561. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1562. {
  1563. return hw->flash_conf_off | faddr;
  1564. }
  1565. static inline uint32_t
  1566. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  1567. {
  1568. return hw->flash_data_off | faddr;
  1569. }
  1570. static uint32_t *
  1571. qla4_8xxx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  1572. uint32_t faddr, uint32_t length)
  1573. {
  1574. uint32_t i;
  1575. uint32_t val;
  1576. int loops = 0;
  1577. while ((qla4_8xxx_rom_lock(ha) != 0) && (loops < 50000)) {
  1578. udelay(100);
  1579. cond_resched();
  1580. loops++;
  1581. }
  1582. if (loops >= 50000) {
  1583. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  1584. return dwptr;
  1585. }
  1586. /* Dword reads to flash. */
  1587. for (i = 0; i < length/4; i++, faddr += 4) {
  1588. if (qla4_8xxx_do_rom_fast_read(ha, faddr, &val)) {
  1589. ql4_printk(KERN_WARNING, ha,
  1590. "Do ROM fast read failed\n");
  1591. goto done_read;
  1592. }
  1593. dwptr[i] = __constant_cpu_to_le32(val);
  1594. }
  1595. done_read:
  1596. qla4_8xxx_rom_unlock(ha);
  1597. return dwptr;
  1598. }
  1599. /**
  1600. * Address and length are byte address
  1601. **/
  1602. static uint8_t *
  1603. qla4_8xxx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  1604. uint32_t offset, uint32_t length)
  1605. {
  1606. qla4_8xxx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  1607. return buf;
  1608. }
  1609. static int
  1610. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  1611. {
  1612. const char *loc, *locations[] = { "DEF", "PCI" };
  1613. /*
  1614. * FLT-location structure resides after the last PCI region.
  1615. */
  1616. /* Begin with sane defaults. */
  1617. loc = locations[0];
  1618. *start = FA_FLASH_LAYOUT_ADDR_82;
  1619. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  1620. return QLA_SUCCESS;
  1621. }
  1622. static void
  1623. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  1624. {
  1625. const char *loc, *locations[] = { "DEF", "FLT" };
  1626. uint16_t *wptr;
  1627. uint16_t cnt, chksum;
  1628. uint32_t start;
  1629. struct qla_flt_header *flt;
  1630. struct qla_flt_region *region;
  1631. struct ql82xx_hw_data *hw = &ha->hw;
  1632. hw->flt_region_flt = flt_addr;
  1633. wptr = (uint16_t *)ha->request_ring;
  1634. flt = (struct qla_flt_header *)ha->request_ring;
  1635. region = (struct qla_flt_region *)&flt[1];
  1636. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1637. flt_addr << 2, OPTROM_BURST_SIZE);
  1638. if (*wptr == __constant_cpu_to_le16(0xffff))
  1639. goto no_flash_data;
  1640. if (flt->version != __constant_cpu_to_le16(1)) {
  1641. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  1642. "version=0x%x length=0x%x checksum=0x%x.\n",
  1643. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1644. le16_to_cpu(flt->checksum)));
  1645. goto no_flash_data;
  1646. }
  1647. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  1648. for (chksum = 0; cnt; cnt--)
  1649. chksum += le16_to_cpu(*wptr++);
  1650. if (chksum) {
  1651. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  1652. "version=0x%x length=0x%x checksum=0x%x.\n",
  1653. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  1654. chksum));
  1655. goto no_flash_data;
  1656. }
  1657. loc = locations[1];
  1658. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  1659. for ( ; cnt; cnt--, region++) {
  1660. /* Store addresses as DWORD offsets. */
  1661. start = le32_to_cpu(region->start) >> 2;
  1662. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  1663. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  1664. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  1665. switch (le32_to_cpu(region->code) & 0xff) {
  1666. case FLT_REG_FDT:
  1667. hw->flt_region_fdt = start;
  1668. break;
  1669. case FLT_REG_BOOT_CODE_82:
  1670. hw->flt_region_boot = start;
  1671. break;
  1672. case FLT_REG_FW_82:
  1673. hw->flt_region_fw = start;
  1674. break;
  1675. case FLT_REG_BOOTLOAD_82:
  1676. hw->flt_region_bootload = start;
  1677. break;
  1678. }
  1679. }
  1680. goto done;
  1681. no_flash_data:
  1682. /* Use hardcoded defaults. */
  1683. loc = locations[0];
  1684. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  1685. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  1686. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  1687. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  1688. done:
  1689. DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
  1690. "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
  1691. hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload,
  1692. hw->flt_region_fw));
  1693. }
  1694. static void
  1695. qla4_8xxx_get_fdt_info(struct scsi_qla_host *ha)
  1696. {
  1697. #define FLASH_BLK_SIZE_4K 0x1000
  1698. #define FLASH_BLK_SIZE_32K 0x8000
  1699. #define FLASH_BLK_SIZE_64K 0x10000
  1700. const char *loc, *locations[] = { "MID", "FDT" };
  1701. uint16_t cnt, chksum;
  1702. uint16_t *wptr;
  1703. struct qla_fdt_layout *fdt;
  1704. uint16_t mid = 0;
  1705. uint16_t fid = 0;
  1706. struct ql82xx_hw_data *hw = &ha->hw;
  1707. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  1708. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  1709. wptr = (uint16_t *)ha->request_ring;
  1710. fdt = (struct qla_fdt_layout *)ha->request_ring;
  1711. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1712. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  1713. if (*wptr == __constant_cpu_to_le16(0xffff))
  1714. goto no_flash_data;
  1715. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  1716. fdt->sig[3] != 'D')
  1717. goto no_flash_data;
  1718. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  1719. cnt++)
  1720. chksum += le16_to_cpu(*wptr++);
  1721. if (chksum) {
  1722. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  1723. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  1724. le16_to_cpu(fdt->version)));
  1725. goto no_flash_data;
  1726. }
  1727. loc = locations[1];
  1728. mid = le16_to_cpu(fdt->man_id);
  1729. fid = le16_to_cpu(fdt->id);
  1730. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  1731. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  1732. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  1733. if (fdt->unprotect_sec_cmd) {
  1734. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  1735. fdt->unprotect_sec_cmd);
  1736. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  1737. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  1738. flash_conf_addr(hw, 0x0336);
  1739. }
  1740. goto done;
  1741. no_flash_data:
  1742. loc = locations[0];
  1743. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  1744. done:
  1745. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  1746. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  1747. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  1748. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  1749. hw->fdt_block_size));
  1750. }
  1751. static void
  1752. qla4_8xxx_get_idc_param(struct scsi_qla_host *ha)
  1753. {
  1754. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  1755. uint32_t *wptr;
  1756. if (!is_qla8022(ha))
  1757. return;
  1758. wptr = (uint32_t *)ha->request_ring;
  1759. qla4_8xxx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  1760. QLA82XX_IDC_PARAM_ADDR , 8);
  1761. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  1762. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  1763. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  1764. } else {
  1765. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  1766. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  1767. }
  1768. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1769. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  1770. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  1771. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  1772. return;
  1773. }
  1774. int
  1775. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  1776. {
  1777. int ret;
  1778. uint32_t flt_addr;
  1779. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  1780. if (ret != QLA_SUCCESS)
  1781. return ret;
  1782. qla4_8xxx_get_flt_info(ha, flt_addr);
  1783. qla4_8xxx_get_fdt_info(ha);
  1784. qla4_8xxx_get_idc_param(ha);
  1785. return QLA_SUCCESS;
  1786. }
  1787. /**
  1788. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  1789. * @ha: pointer to host adapter structure.
  1790. *
  1791. * Remarks:
  1792. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  1793. * not be available after successful return. Driver must cleanup potential
  1794. * outstanding I/O's after calling this funcion.
  1795. **/
  1796. int
  1797. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  1798. {
  1799. int status;
  1800. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1801. uint32_t mbox_sts[MBOX_REG_COUNT];
  1802. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1803. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1804. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  1805. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  1806. &mbox_cmd[0], &mbox_sts[0]);
  1807. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  1808. __func__, status));
  1809. return status;
  1810. }
  1811. /**
  1812. * qla4_8xxx_isp_reset - Resets ISP and aborts all outstanding commands.
  1813. * @ha: pointer to host adapter structure.
  1814. **/
  1815. int
  1816. qla4_8xxx_isp_reset(struct scsi_qla_host *ha)
  1817. {
  1818. int rval;
  1819. uint32_t dev_state;
  1820. qla4_8xxx_idc_lock(ha);
  1821. dev_state = qla4_8xxx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  1822. if (dev_state == QLA82XX_DEV_READY) {
  1823. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  1824. qla4_8xxx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  1825. QLA82XX_DEV_NEED_RESET);
  1826. } else
  1827. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  1828. qla4_8xxx_idc_unlock(ha);
  1829. rval = qla4_8xxx_device_state_handler(ha);
  1830. qla4_8xxx_idc_lock(ha);
  1831. qla4_8xxx_clear_rst_ready(ha);
  1832. qla4_8xxx_idc_unlock(ha);
  1833. if (rval == QLA_SUCCESS)
  1834. clear_bit(AF_FW_RECOVERY, &ha->flags);
  1835. return rval;
  1836. }
  1837. /**
  1838. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  1839. * @ha: pointer to host adapter structure.
  1840. *
  1841. **/
  1842. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  1843. {
  1844. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1845. uint32_t mbox_sts[MBOX_REG_COUNT];
  1846. struct mbx_sys_info *sys_info;
  1847. dma_addr_t sys_info_dma;
  1848. int status = QLA_ERROR;
  1849. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  1850. &sys_info_dma, GFP_KERNEL);
  1851. if (sys_info == NULL) {
  1852. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  1853. ha->host_no, __func__));
  1854. return status;
  1855. }
  1856. memset(sys_info, 0, sizeof(*sys_info));
  1857. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1858. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1859. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  1860. mbox_cmd[1] = LSDW(sys_info_dma);
  1861. mbox_cmd[2] = MSDW(sys_info_dma);
  1862. mbox_cmd[4] = sizeof(*sys_info);
  1863. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  1864. &mbox_sts[0]) != QLA_SUCCESS) {
  1865. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  1866. ha->host_no, __func__));
  1867. goto exit_validate_mac82;
  1868. }
  1869. /* Make sure we receive the minimum required data to cache internally */
  1870. if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
  1871. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  1872. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  1873. goto exit_validate_mac82;
  1874. }
  1875. /* Save M.A.C. address & serial_number */
  1876. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  1877. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  1878. memcpy(ha->serial_number, &sys_info->serial_number,
  1879. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  1880. DEBUG2(printk("scsi%ld: %s: "
  1881. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  1882. "serial %s\n", ha->host_no, __func__,
  1883. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  1884. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  1885. ha->serial_number));
  1886. status = QLA_SUCCESS;
  1887. exit_validate_mac82:
  1888. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  1889. sys_info_dma);
  1890. return status;
  1891. }
  1892. /* Interrupt handling helpers. */
  1893. static int
  1894. qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
  1895. {
  1896. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1897. uint32_t mbox_sts[MBOX_REG_COUNT];
  1898. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1899. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1900. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1901. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1902. mbox_cmd[1] = INTR_ENABLE;
  1903. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  1904. &mbox_sts[0]) != QLA_SUCCESS) {
  1905. DEBUG2(ql4_printk(KERN_INFO, ha,
  1906. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  1907. __func__, mbox_sts[0]));
  1908. return QLA_ERROR;
  1909. }
  1910. return QLA_SUCCESS;
  1911. }
  1912. static int
  1913. qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
  1914. {
  1915. uint32_t mbox_cmd[MBOX_REG_COUNT];
  1916. uint32_t mbox_sts[MBOX_REG_COUNT];
  1917. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  1918. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  1919. memset(&mbox_sts, 0, sizeof(mbox_sts));
  1920. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  1921. mbox_cmd[1] = INTR_DISABLE;
  1922. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  1923. &mbox_sts[0]) != QLA_SUCCESS) {
  1924. DEBUG2(ql4_printk(KERN_INFO, ha,
  1925. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  1926. __func__, mbox_sts[0]));
  1927. return QLA_ERROR;
  1928. }
  1929. return QLA_SUCCESS;
  1930. }
  1931. void
  1932. qla4_8xxx_enable_intrs(struct scsi_qla_host *ha)
  1933. {
  1934. qla4_8xxx_mbx_intr_enable(ha);
  1935. spin_lock_irq(&ha->hardware_lock);
  1936. /* BIT 10 - reset */
  1937. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1938. spin_unlock_irq(&ha->hardware_lock);
  1939. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  1940. }
  1941. void
  1942. qla4_8xxx_disable_intrs(struct scsi_qla_host *ha)
  1943. {
  1944. if (test_bit(AF_INTERRUPTS_ON, &ha->flags))
  1945. qla4_8xxx_mbx_intr_disable(ha);
  1946. spin_lock_irq(&ha->hardware_lock);
  1947. /* BIT 10 - set */
  1948. qla4_8xxx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  1949. spin_unlock_irq(&ha->hardware_lock);
  1950. clear_bit(AF_INTERRUPTS_ON, &ha->flags);
  1951. }
  1952. struct ql4_init_msix_entry {
  1953. uint16_t entry;
  1954. uint16_t index;
  1955. const char *name;
  1956. irq_handler_t handler;
  1957. };
  1958. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  1959. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  1960. "qla4xxx (default)",
  1961. (irq_handler_t)qla4_8xxx_default_intr_handler },
  1962. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  1963. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  1964. };
  1965. void
  1966. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  1967. {
  1968. int i;
  1969. struct ql4_msix_entry *qentry;
  1970. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  1971. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  1972. if (qentry->have_irq) {
  1973. free_irq(qentry->msix_vector, ha);
  1974. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  1975. __func__, qla4_8xxx_msix_entries[i].name));
  1976. }
  1977. }
  1978. pci_disable_msix(ha->pdev);
  1979. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  1980. }
  1981. int
  1982. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  1983. {
  1984. int i, ret;
  1985. struct msix_entry entries[QLA_MSIX_ENTRIES];
  1986. struct ql4_msix_entry *qentry;
  1987. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  1988. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  1989. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  1990. if (ret) {
  1991. ql4_printk(KERN_WARNING, ha,
  1992. "MSI-X: Failed to enable support -- %d/%d\n",
  1993. QLA_MSIX_ENTRIES, ret);
  1994. goto msix_out;
  1995. }
  1996. set_bit(AF_MSIX_ENABLED, &ha->flags);
  1997. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  1998. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  1999. qentry->msix_vector = entries[i].vector;
  2000. qentry->msix_entry = entries[i].entry;
  2001. qentry->have_irq = 0;
  2002. ret = request_irq(qentry->msix_vector,
  2003. qla4_8xxx_msix_entries[i].handler, 0,
  2004. qla4_8xxx_msix_entries[i].name, ha);
  2005. if (ret) {
  2006. ql4_printk(KERN_WARNING, ha,
  2007. "MSI-X: Unable to register handler -- %x/%d.\n",
  2008. qla4_8xxx_msix_entries[i].index, ret);
  2009. qla4_8xxx_disable_msix(ha);
  2010. goto msix_out;
  2011. }
  2012. qentry->have_irq = 1;
  2013. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2014. __func__, qla4_8xxx_msix_entries[i].name));
  2015. }
  2016. msix_out:
  2017. return ret;
  2018. }