i82092.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713
  1. /*
  2. * Driver for Intel I82092AA PCI-PCMCIA bridge.
  3. *
  4. * (C) 2001 Red Hat, Inc.
  5. *
  6. * Author: Arjan Van De Ven <arjanv@redhat.com>
  7. * Loosly based on i82365.c from the pcmcia-cs package
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/workqueue.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/device.h>
  16. #include <pcmcia/ss.h>
  17. #include <pcmcia/cs.h>
  18. #include <asm/system.h>
  19. #include <asm/io.h>
  20. #include "i82092aa.h"
  21. #include "i82365.h"
  22. MODULE_LICENSE("GPL");
  23. /* PCI core routines */
  24. static struct pci_device_id i82092aa_pci_ids[] = {
  25. {
  26. .vendor = PCI_VENDOR_ID_INTEL,
  27. .device = PCI_DEVICE_ID_INTEL_82092AA_0,
  28. .subvendor = PCI_ANY_ID,
  29. .subdevice = PCI_ANY_ID,
  30. },
  31. {}
  32. };
  33. MODULE_DEVICE_TABLE(pci, i82092aa_pci_ids);
  34. static struct pci_driver i82092aa_pci_driver = {
  35. .name = "i82092aa",
  36. .id_table = i82092aa_pci_ids,
  37. .probe = i82092aa_pci_probe,
  38. .remove = __devexit_p(i82092aa_pci_remove),
  39. };
  40. /* the pccard structure and its functions */
  41. static struct pccard_operations i82092aa_operations = {
  42. .init = i82092aa_init,
  43. .get_status = i82092aa_get_status,
  44. .set_socket = i82092aa_set_socket,
  45. .set_io_map = i82092aa_set_io_map,
  46. .set_mem_map = i82092aa_set_mem_map,
  47. };
  48. /* The card can do upto 4 sockets, allocate a structure for each of them */
  49. struct socket_info {
  50. int number;
  51. int card_state; /* 0 = no socket,
  52. 1 = empty socket,
  53. 2 = card but not initialized,
  54. 3 = operational card */
  55. unsigned int io_base; /* base io address of the socket */
  56. struct pcmcia_socket socket;
  57. struct pci_dev *dev; /* The PCI device for the socket */
  58. };
  59. #define MAX_SOCKETS 4
  60. static struct socket_info sockets[MAX_SOCKETS];
  61. static int socket_count; /* shortcut */
  62. static int __devinit i82092aa_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  63. {
  64. unsigned char configbyte;
  65. int i, ret;
  66. enter("i82092aa_pci_probe");
  67. if ((ret = pci_enable_device(dev)))
  68. return ret;
  69. pci_read_config_byte(dev, 0x40, &configbyte); /* PCI Configuration Control */
  70. switch(configbyte&6) {
  71. case 0:
  72. socket_count = 2;
  73. break;
  74. case 2:
  75. socket_count = 1;
  76. break;
  77. case 4:
  78. case 6:
  79. socket_count = 4;
  80. break;
  81. default:
  82. printk(KERN_ERR "i82092aa: Oops, you did something we didn't think of.\n");
  83. ret = -EIO;
  84. goto err_out_disable;
  85. }
  86. printk(KERN_INFO "i82092aa: configured as a %d socket device.\n", socket_count);
  87. if (!request_region(pci_resource_start(dev, 0), 2, "i82092aa")) {
  88. ret = -EBUSY;
  89. goto err_out_disable;
  90. }
  91. for (i = 0;i<socket_count;i++) {
  92. sockets[i].card_state = 1; /* 1 = present but empty */
  93. sockets[i].io_base = pci_resource_start(dev, 0);
  94. sockets[i].socket.features |= SS_CAP_PCCARD;
  95. sockets[i].socket.map_size = 0x1000;
  96. sockets[i].socket.irq_mask = 0;
  97. sockets[i].socket.pci_irq = dev->irq;
  98. sockets[i].socket.cb_dev = dev;
  99. sockets[i].socket.owner = THIS_MODULE;
  100. sockets[i].number = i;
  101. if (card_present(i)) {
  102. sockets[i].card_state = 3;
  103. dprintk(KERN_DEBUG "i82092aa: slot %i is occupied\n",i);
  104. } else {
  105. dprintk(KERN_DEBUG "i82092aa: slot %i is vacant\n",i);
  106. }
  107. }
  108. /* Now, specifiy that all interrupts are to be done as PCI interrupts */
  109. configbyte = 0xFF; /* bitmask, one bit per event, 1 = PCI interrupt, 0 = ISA interrupt */
  110. pci_write_config_byte(dev, 0x50, configbyte); /* PCI Interrupt Routing Register */
  111. /* Register the interrupt handler */
  112. dprintk(KERN_DEBUG "Requesting interrupt %i \n",dev->irq);
  113. if ((ret = request_irq(dev->irq, i82092aa_interrupt, IRQF_SHARED, "i82092aa", i82092aa_interrupt))) {
  114. printk(KERN_ERR "i82092aa: Failed to register IRQ %d, aborting\n", dev->irq);
  115. goto err_out_free_res;
  116. }
  117. pci_set_drvdata(dev, &sockets[i].socket);
  118. for (i = 0; i<socket_count; i++) {
  119. sockets[i].socket.dev.parent = &dev->dev;
  120. sockets[i].socket.ops = &i82092aa_operations;
  121. sockets[i].socket.resource_ops = &pccard_nonstatic_ops;
  122. ret = pcmcia_register_socket(&sockets[i].socket);
  123. if (ret) {
  124. goto err_out_free_sockets;
  125. }
  126. }
  127. leave("i82092aa_pci_probe");
  128. return 0;
  129. err_out_free_sockets:
  130. if (i) {
  131. for (i--;i>=0;i--) {
  132. pcmcia_unregister_socket(&sockets[i].socket);
  133. }
  134. }
  135. free_irq(dev->irq, i82092aa_interrupt);
  136. err_out_free_res:
  137. release_region(pci_resource_start(dev, 0), 2);
  138. err_out_disable:
  139. pci_disable_device(dev);
  140. return ret;
  141. }
  142. static void __devexit i82092aa_pci_remove(struct pci_dev *dev)
  143. {
  144. struct pcmcia_socket *socket = pci_get_drvdata(dev);
  145. enter("i82092aa_pci_remove");
  146. free_irq(dev->irq, i82092aa_interrupt);
  147. if (socket)
  148. pcmcia_unregister_socket(socket);
  149. leave("i82092aa_pci_remove");
  150. }
  151. static DEFINE_SPINLOCK(port_lock);
  152. /* basic value read/write functions */
  153. static unsigned char indirect_read(int socket, unsigned short reg)
  154. {
  155. unsigned short int port;
  156. unsigned char val;
  157. unsigned long flags;
  158. spin_lock_irqsave(&port_lock,flags);
  159. reg += socket * 0x40;
  160. port = sockets[socket].io_base;
  161. outb(reg,port);
  162. val = inb(port+1);
  163. spin_unlock_irqrestore(&port_lock,flags);
  164. return val;
  165. }
  166. #if 0
  167. static unsigned short indirect_read16(int socket, unsigned short reg)
  168. {
  169. unsigned short int port;
  170. unsigned short tmp;
  171. unsigned long flags;
  172. spin_lock_irqsave(&port_lock,flags);
  173. reg = reg + socket * 0x40;
  174. port = sockets[socket].io_base;
  175. outb(reg,port);
  176. tmp = inb(port+1);
  177. reg++;
  178. outb(reg,port);
  179. tmp = tmp | (inb(port+1)<<8);
  180. spin_unlock_irqrestore(&port_lock,flags);
  181. return tmp;
  182. }
  183. #endif
  184. static void indirect_write(int socket, unsigned short reg, unsigned char value)
  185. {
  186. unsigned short int port;
  187. unsigned long flags;
  188. spin_lock_irqsave(&port_lock,flags);
  189. reg = reg + socket * 0x40;
  190. port = sockets[socket].io_base;
  191. outb(reg,port);
  192. outb(value,port+1);
  193. spin_unlock_irqrestore(&port_lock,flags);
  194. }
  195. static void indirect_setbit(int socket, unsigned short reg, unsigned char mask)
  196. {
  197. unsigned short int port;
  198. unsigned char val;
  199. unsigned long flags;
  200. spin_lock_irqsave(&port_lock,flags);
  201. reg = reg + socket * 0x40;
  202. port = sockets[socket].io_base;
  203. outb(reg,port);
  204. val = inb(port+1);
  205. val |= mask;
  206. outb(reg,port);
  207. outb(val,port+1);
  208. spin_unlock_irqrestore(&port_lock,flags);
  209. }
  210. static void indirect_resetbit(int socket, unsigned short reg, unsigned char mask)
  211. {
  212. unsigned short int port;
  213. unsigned char val;
  214. unsigned long flags;
  215. spin_lock_irqsave(&port_lock,flags);
  216. reg = reg + socket * 0x40;
  217. port = sockets[socket].io_base;
  218. outb(reg,port);
  219. val = inb(port+1);
  220. val &= ~mask;
  221. outb(reg,port);
  222. outb(val,port+1);
  223. spin_unlock_irqrestore(&port_lock,flags);
  224. }
  225. static void indirect_write16(int socket, unsigned short reg, unsigned short value)
  226. {
  227. unsigned short int port;
  228. unsigned char val;
  229. unsigned long flags;
  230. spin_lock_irqsave(&port_lock,flags);
  231. reg = reg + socket * 0x40;
  232. port = sockets[socket].io_base;
  233. outb(reg,port);
  234. val = value & 255;
  235. outb(val,port+1);
  236. reg++;
  237. outb(reg,port);
  238. val = value>>8;
  239. outb(val,port+1);
  240. spin_unlock_irqrestore(&port_lock,flags);
  241. }
  242. /* simple helper functions */
  243. /* External clock time, in nanoseconds. 120 ns = 8.33 MHz */
  244. static int cycle_time = 120;
  245. static int to_cycles(int ns)
  246. {
  247. if (cycle_time!=0)
  248. return ns/cycle_time;
  249. else
  250. return 0;
  251. }
  252. /* Interrupt handler functionality */
  253. static irqreturn_t i82092aa_interrupt(int irq, void *dev)
  254. {
  255. int i;
  256. int loopcount = 0;
  257. int handled = 0;
  258. unsigned int events, active=0;
  259. /* enter("i82092aa_interrupt");*/
  260. while (1) {
  261. loopcount++;
  262. if (loopcount>20) {
  263. printk(KERN_ERR "i82092aa: infinite eventloop in interrupt \n");
  264. break;
  265. }
  266. active = 0;
  267. for (i=0;i<socket_count;i++) {
  268. int csc;
  269. if (sockets[i].card_state==0) /* Inactive socket, should not happen */
  270. continue;
  271. csc = indirect_read(i,I365_CSC); /* card status change register */
  272. if (csc==0) /* no events on this socket */
  273. continue;
  274. handled = 1;
  275. events = 0;
  276. if (csc & I365_CSC_DETECT) {
  277. events |= SS_DETECT;
  278. printk("Card detected in socket %i!\n",i);
  279. }
  280. if (indirect_read(i,I365_INTCTL) & I365_PC_IOCARD) {
  281. /* For IO/CARDS, bit 0 means "read the card" */
  282. events |= (csc & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  283. } else {
  284. /* Check for battery/ready events */
  285. events |= (csc & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  286. events |= (csc & I365_CSC_BVD2) ? SS_BATWARN : 0;
  287. events |= (csc & I365_CSC_READY) ? SS_READY : 0;
  288. }
  289. if (events) {
  290. pcmcia_parse_events(&sockets[i].socket, events);
  291. }
  292. active |= events;
  293. }
  294. if (active==0) /* no more events to handle */
  295. break;
  296. }
  297. return IRQ_RETVAL(handled);
  298. /* leave("i82092aa_interrupt");*/
  299. }
  300. /* socket functions */
  301. static int card_present(int socketno)
  302. {
  303. unsigned int val;
  304. enter("card_present");
  305. if ((socketno<0) || (socketno >= MAX_SOCKETS))
  306. return 0;
  307. if (sockets[socketno].io_base == 0)
  308. return 0;
  309. val = indirect_read(socketno, 1); /* Interface status register */
  310. if ((val&12)==12) {
  311. leave("card_present 1");
  312. return 1;
  313. }
  314. leave("card_present 0");
  315. return 0;
  316. }
  317. static void set_bridge_state(int sock)
  318. {
  319. enter("set_bridge_state");
  320. indirect_write(sock, I365_GBLCTL,0x00);
  321. indirect_write(sock, I365_GENCTL,0x00);
  322. indirect_setbit(sock, I365_INTCTL,0x08);
  323. leave("set_bridge_state");
  324. }
  325. static int i82092aa_init(struct pcmcia_socket *sock)
  326. {
  327. int i;
  328. struct resource res = { .start = 0, .end = 0x0fff };
  329. pccard_io_map io = { 0, 0, 0, 0, 1 };
  330. pccard_mem_map mem = { .res = &res, };
  331. enter("i82092aa_init");
  332. for (i = 0; i < 2; i++) {
  333. io.map = i;
  334. i82092aa_set_io_map(sock, &io);
  335. }
  336. for (i = 0; i < 5; i++) {
  337. mem.map = i;
  338. i82092aa_set_mem_map(sock, &mem);
  339. }
  340. leave("i82092aa_init");
  341. return 0;
  342. }
  343. static int i82092aa_get_status(struct pcmcia_socket *socket, u_int *value)
  344. {
  345. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  346. unsigned int status;
  347. enter("i82092aa_get_status");
  348. status = indirect_read(sock,I365_STATUS); /* Interface Status Register */
  349. *value = 0;
  350. if ((status & I365_CS_DETECT) == I365_CS_DETECT) {
  351. *value |= SS_DETECT;
  352. }
  353. /* IO cards have a different meaning of bits 0,1 */
  354. /* Also notice the inverse-logic on the bits */
  355. if (indirect_read(sock, I365_INTCTL) & I365_PC_IOCARD) {
  356. /* IO card */
  357. if (!(status & I365_CS_STSCHG))
  358. *value |= SS_STSCHG;
  359. } else { /* non I/O card */
  360. if (!(status & I365_CS_BVD1))
  361. *value |= SS_BATDEAD;
  362. if (!(status & I365_CS_BVD2))
  363. *value |= SS_BATWARN;
  364. }
  365. if (status & I365_CS_WRPROT)
  366. (*value) |= SS_WRPROT; /* card is write protected */
  367. if (status & I365_CS_READY)
  368. (*value) |= SS_READY; /* card is not busy */
  369. if (status & I365_CS_POWERON)
  370. (*value) |= SS_POWERON; /* power is applied to the card */
  371. leave("i82092aa_get_status");
  372. return 0;
  373. }
  374. static int i82092aa_set_socket(struct pcmcia_socket *socket, socket_state_t *state)
  375. {
  376. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  377. unsigned char reg;
  378. enter("i82092aa_set_socket");
  379. /* First, set the global controller options */
  380. set_bridge_state(sock);
  381. /* Values for the IGENC register */
  382. reg = 0;
  383. if (!(state->flags & SS_RESET)) /* The reset bit has "inverse" logic */
  384. reg = reg | I365_PC_RESET;
  385. if (state->flags & SS_IOCARD)
  386. reg = reg | I365_PC_IOCARD;
  387. indirect_write(sock,I365_INTCTL,reg); /* IGENC, Interrupt and General Control Register */
  388. /* Power registers */
  389. reg = I365_PWR_NORESET; /* default: disable resetdrv on resume */
  390. if (state->flags & SS_PWR_AUTO) {
  391. printk("Auto power\n");
  392. reg |= I365_PWR_AUTO; /* automatic power mngmnt */
  393. }
  394. if (state->flags & SS_OUTPUT_ENA) {
  395. printk("Power Enabled \n");
  396. reg |= I365_PWR_OUT; /* enable power */
  397. }
  398. switch (state->Vcc) {
  399. case 0:
  400. break;
  401. case 50:
  402. printk("setting voltage to Vcc to 5V on socket %i\n",sock);
  403. reg |= I365_VCC_5V;
  404. break;
  405. default:
  406. printk("i82092aa: i82092aa_set_socket called with invalid VCC power value: %i ", state->Vcc);
  407. leave("i82092aa_set_socket");
  408. return -EINVAL;
  409. }
  410. switch (state->Vpp) {
  411. case 0:
  412. printk("not setting Vpp on socket %i\n",sock);
  413. break;
  414. case 50:
  415. printk("setting Vpp to 5.0 for socket %i\n",sock);
  416. reg |= I365_VPP1_5V | I365_VPP2_5V;
  417. break;
  418. case 120:
  419. printk("setting Vpp to 12.0\n");
  420. reg |= I365_VPP1_12V | I365_VPP2_12V;
  421. break;
  422. default:
  423. printk("i82092aa: i82092aa_set_socket called with invalid VPP power value: %i ", state->Vcc);
  424. leave("i82092aa_set_socket");
  425. return -EINVAL;
  426. }
  427. if (reg != indirect_read(sock,I365_POWER)) /* only write if changed */
  428. indirect_write(sock,I365_POWER,reg);
  429. /* Enable specific interrupt events */
  430. reg = 0x00;
  431. if (state->csc_mask & SS_DETECT) {
  432. reg |= I365_CSC_DETECT;
  433. }
  434. if (state->flags & SS_IOCARD) {
  435. if (state->csc_mask & SS_STSCHG)
  436. reg |= I365_CSC_STSCHG;
  437. } else {
  438. if (state->csc_mask & SS_BATDEAD)
  439. reg |= I365_CSC_BVD1;
  440. if (state->csc_mask & SS_BATWARN)
  441. reg |= I365_CSC_BVD2;
  442. if (state->csc_mask & SS_READY)
  443. reg |= I365_CSC_READY;
  444. }
  445. /* now write the value and clear the (probably bogus) pending stuff by doing a dummy read*/
  446. indirect_write(sock,I365_CSCINT,reg);
  447. (void)indirect_read(sock,I365_CSC);
  448. leave("i82092aa_set_socket");
  449. return 0;
  450. }
  451. static int i82092aa_set_io_map(struct pcmcia_socket *socket, struct pccard_io_map *io)
  452. {
  453. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  454. unsigned char map, ioctl;
  455. enter("i82092aa_set_io_map");
  456. map = io->map;
  457. /* Check error conditions */
  458. if (map > 1) {
  459. leave("i82092aa_set_io_map with invalid map");
  460. return -EINVAL;
  461. }
  462. if ((io->start > 0xffff) || (io->stop > 0xffff) || (io->stop < io->start)){
  463. leave("i82092aa_set_io_map with invalid io");
  464. return -EINVAL;
  465. }
  466. /* Turn off the window before changing anything */
  467. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_IO(map))
  468. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
  469. /* printk("set_io_map: Setting range to %x - %x \n",io->start,io->stop); */
  470. /* write the new values */
  471. indirect_write16(sock,I365_IO(map)+I365_W_START,io->start);
  472. indirect_write16(sock,I365_IO(map)+I365_W_STOP,io->stop);
  473. ioctl = indirect_read(sock,I365_IOCTL) & ~I365_IOCTL_MASK(map);
  474. if (io->flags & (MAP_16BIT|MAP_AUTOSZ))
  475. ioctl |= I365_IOCTL_16BIT(map);
  476. indirect_write(sock,I365_IOCTL,ioctl);
  477. /* Turn the window back on if needed */
  478. if (io->flags & MAP_ACTIVE)
  479. indirect_setbit(sock,I365_ADDRWIN,I365_ENA_IO(map));
  480. leave("i82092aa_set_io_map");
  481. return 0;
  482. }
  483. static int i82092aa_set_mem_map(struct pcmcia_socket *socket, struct pccard_mem_map *mem)
  484. {
  485. struct socket_info *sock_info = container_of(socket, struct socket_info, socket);
  486. unsigned int sock = sock_info->number;
  487. struct pci_bus_region region;
  488. unsigned short base, i;
  489. unsigned char map;
  490. enter("i82092aa_set_mem_map");
  491. pcibios_resource_to_bus(sock_info->dev, &region, mem->res);
  492. map = mem->map;
  493. if (map > 4) {
  494. leave("i82092aa_set_mem_map: invalid map");
  495. return -EINVAL;
  496. }
  497. if ( (mem->card_start > 0x3ffffff) || (region.start > region.end) ||
  498. (mem->speed > 1000) ) {
  499. leave("i82092aa_set_mem_map: invalid address / speed");
  500. printk("invalid mem map for socket %i: %llx to %llx with a "
  501. "start of %x\n",
  502. sock,
  503. (unsigned long long)region.start,
  504. (unsigned long long)region.end,
  505. mem->card_start);
  506. return -EINVAL;
  507. }
  508. /* Turn off the window before changing anything */
  509. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
  510. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  511. /* printk("set_mem_map: Setting map %i range to %x - %x on socket %i, speed is %i, active = %i \n",map, region.start,region.end,sock,mem->speed,mem->flags & MAP_ACTIVE); */
  512. /* write the start address */
  513. base = I365_MEM(map);
  514. i = (region.start >> 12) & 0x0fff;
  515. if (mem->flags & MAP_16BIT)
  516. i |= I365_MEM_16BIT;
  517. if (mem->flags & MAP_0WS)
  518. i |= I365_MEM_0WS;
  519. indirect_write16(sock,base+I365_W_START,i);
  520. /* write the stop address */
  521. i= (region.end >> 12) & 0x0fff;
  522. switch (to_cycles(mem->speed)) {
  523. case 0:
  524. break;
  525. case 1:
  526. i |= I365_MEM_WS0;
  527. break;
  528. case 2:
  529. i |= I365_MEM_WS1;
  530. break;
  531. default:
  532. i |= I365_MEM_WS1 | I365_MEM_WS0;
  533. break;
  534. }
  535. indirect_write16(sock,base+I365_W_STOP,i);
  536. /* card start */
  537. i = ((mem->card_start - region.start) >> 12) & 0x3fff;
  538. if (mem->flags & MAP_WRPROT)
  539. i |= I365_MEM_WRPROT;
  540. if (mem->flags & MAP_ATTRIB) {
  541. /* printk("requesting attribute memory for socket %i\n",sock);*/
  542. i |= I365_MEM_REG;
  543. } else {
  544. /* printk("requesting normal memory for socket %i\n",sock);*/
  545. }
  546. indirect_write16(sock,base+I365_W_OFF,i);
  547. /* Enable the window if necessary */
  548. if (mem->flags & MAP_ACTIVE)
  549. indirect_setbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  550. leave("i82092aa_set_mem_map");
  551. return 0;
  552. }
  553. static int i82092aa_module_init(void)
  554. {
  555. return pci_register_driver(&i82092aa_pci_driver);
  556. }
  557. static void i82092aa_module_exit(void)
  558. {
  559. enter("i82092aa_module_exit");
  560. pci_unregister_driver(&i82092aa_pci_driver);
  561. if (sockets[0].io_base>0)
  562. release_region(sockets[0].io_base, 2);
  563. leave("i82092aa_module_exit");
  564. }
  565. module_init(i82092aa_module_init);
  566. module_exit(i82092aa_module_exit);