quirks.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884
  1. /*
  2. * This file contains work-arounds for many known PCI hardware
  3. * bugs. Devices present only on certain architectures (host
  4. * bridges et cetera) should be handled in arch-specific code.
  5. *
  6. * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
  7. *
  8. * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
  9. *
  10. * Init/reset quirks for USB host controllers should be in the
  11. * USB quirks file, where their drivers can access reuse it.
  12. *
  13. * The bridge optimization stuff has been removed. If you really
  14. * have a silly BIOS which is unable to set your host bridge right,
  15. * use the PowerTweak utility (see http://powertweak.sourceforge.net).
  16. */
  17. #include <linux/types.h>
  18. #include <linux/kernel.h>
  19. #include <linux/pci.h>
  20. #include <linux/init.h>
  21. #include <linux/delay.h>
  22. #include <linux/acpi.h>
  23. #include <linux/kallsyms.h>
  24. #include <linux/dmi.h>
  25. #include <linux/pci-aspm.h>
  26. #include <linux/ioport.h>
  27. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  28. #include "pci.h"
  29. /*
  30. * This quirk function disables memory decoding and releases memory resources
  31. * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
  32. * It also rounds up size to specified alignment.
  33. * Later on, the kernel will assign page-aligned memory resource back
  34. * to the device.
  35. */
  36. static void __devinit quirk_resource_alignment(struct pci_dev *dev)
  37. {
  38. int i;
  39. struct resource *r;
  40. resource_size_t align, size;
  41. u16 command;
  42. if (!pci_is_reassigndev(dev))
  43. return;
  44. if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
  45. (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
  46. dev_warn(&dev->dev,
  47. "Can't reassign resources to host bridge.\n");
  48. return;
  49. }
  50. dev_info(&dev->dev,
  51. "Disabling memory decoding and releasing memory resources.\n");
  52. pci_read_config_word(dev, PCI_COMMAND, &command);
  53. command &= ~PCI_COMMAND_MEMORY;
  54. pci_write_config_word(dev, PCI_COMMAND, command);
  55. align = pci_specified_resource_alignment(dev);
  56. for (i=0; i < PCI_BRIDGE_RESOURCES; i++) {
  57. r = &dev->resource[i];
  58. if (!(r->flags & IORESOURCE_MEM))
  59. continue;
  60. size = resource_size(r);
  61. if (size < align) {
  62. size = align;
  63. dev_info(&dev->dev,
  64. "Rounding up size of resource #%d to %#llx.\n",
  65. i, (unsigned long long)size);
  66. }
  67. r->end = size - 1;
  68. r->start = 0;
  69. }
  70. /* Need to disable bridge's resource window,
  71. * to enable the kernel to reassign new resource
  72. * window later on.
  73. */
  74. if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
  75. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  76. for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
  77. r = &dev->resource[i];
  78. if (!(r->flags & IORESOURCE_MEM))
  79. continue;
  80. r->end = resource_size(r) - 1;
  81. r->start = 0;
  82. }
  83. pci_disable_bridge_window(dev);
  84. }
  85. }
  86. DECLARE_PCI_FIXUP_HEADER(PCI_ANY_ID, PCI_ANY_ID, quirk_resource_alignment);
  87. /*
  88. * Decoding should be disabled for a PCI device during BAR sizing to avoid
  89. * conflict. But doing so may cause problems on host bridge and perhaps other
  90. * key system devices. For devices that need to have mmio decoding always-on,
  91. * we need to set the dev->mmio_always_on bit.
  92. */
  93. static void __devinit quirk_mmio_always_on(struct pci_dev *dev)
  94. {
  95. if ((dev->class >> 8) == PCI_CLASS_BRIDGE_HOST)
  96. dev->mmio_always_on = 1;
  97. }
  98. DECLARE_PCI_FIXUP_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_mmio_always_on);
  99. /* The Mellanox Tavor device gives false positive parity errors
  100. * Mark this device with a broken_parity_status, to allow
  101. * PCI scanning code to "skip" this now blacklisted device.
  102. */
  103. static void __devinit quirk_mellanox_tavor(struct pci_dev *dev)
  104. {
  105. dev->broken_parity_status = 1; /* This device gives false positives */
  106. }
  107. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR,quirk_mellanox_tavor);
  108. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX,PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE,quirk_mellanox_tavor);
  109. /* Deal with broken BIOS'es that neglect to enable passive release,
  110. which can cause problems in combination with the 82441FX/PPro MTRRs */
  111. static void quirk_passive_release(struct pci_dev *dev)
  112. {
  113. struct pci_dev *d = NULL;
  114. unsigned char dlc;
  115. /* We have to make sure a particular bit is set in the PIIX3
  116. ISA bridge, so we have to go out and find it. */
  117. while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
  118. pci_read_config_byte(d, 0x82, &dlc);
  119. if (!(dlc & 1<<1)) {
  120. dev_info(&d->dev, "PIIX3: Enabling Passive Release\n");
  121. dlc |= 1<<1;
  122. pci_write_config_byte(d, 0x82, dlc);
  123. }
  124. }
  125. }
  126. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  127. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
  128. /* The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a workaround
  129. but VIA don't answer queries. If you happen to have good contacts at VIA
  130. ask them for me please -- Alan
  131. This appears to be BIOS not version dependent. So presumably there is a
  132. chipset level fix */
  133. static void __devinit quirk_isa_dma_hangs(struct pci_dev *dev)
  134. {
  135. if (!isa_dma_bridge_buggy) {
  136. isa_dma_bridge_buggy=1;
  137. dev_info(&dev->dev, "Activating ISA DMA hang workarounds\n");
  138. }
  139. }
  140. /*
  141. * Its not totally clear which chipsets are the problematic ones
  142. * We know 82C586 and 82C596 variants are affected.
  143. */
  144. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
  145. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
  146. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
  147. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
  148. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
  149. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
  150. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
  151. /*
  152. * Chipsets where PCI->PCI transfers vanish or hang
  153. */
  154. static void __devinit quirk_nopcipci(struct pci_dev *dev)
  155. {
  156. if ((pci_pci_problems & PCIPCI_FAIL)==0) {
  157. dev_info(&dev->dev, "Disabling direct PCI/PCI transfers\n");
  158. pci_pci_problems |= PCIPCI_FAIL;
  159. }
  160. }
  161. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
  162. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
  163. static void __devinit quirk_nopciamd(struct pci_dev *dev)
  164. {
  165. u8 rev;
  166. pci_read_config_byte(dev, 0x08, &rev);
  167. if (rev == 0x13) {
  168. /* Erratum 24 */
  169. dev_info(&dev->dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
  170. pci_pci_problems |= PCIAGP_FAIL;
  171. }
  172. }
  173. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
  174. /*
  175. * Triton requires workarounds to be used by the drivers
  176. */
  177. static void __devinit quirk_triton(struct pci_dev *dev)
  178. {
  179. if ((pci_pci_problems&PCIPCI_TRITON)==0) {
  180. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  181. pci_pci_problems |= PCIPCI_TRITON;
  182. }
  183. }
  184. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
  185. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
  186. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
  187. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
  188. /*
  189. * VIA Apollo KT133 needs PCI latency patch
  190. * Made according to a windows driver based patch by George E. Breese
  191. * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
  192. * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for
  193. * the info on which Mr Breese based his work.
  194. *
  195. * Updated based on further information from the site and also on
  196. * information provided by VIA
  197. */
  198. static void quirk_vialatency(struct pci_dev *dev)
  199. {
  200. struct pci_dev *p;
  201. u8 busarb;
  202. /* Ok we have a potential problem chipset here. Now see if we have
  203. a buggy southbridge */
  204. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
  205. if (p!=NULL) {
  206. /* 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A; thanks Dan Hollis */
  207. /* Check for buggy part revisions */
  208. if (p->revision < 0x40 || p->revision > 0x42)
  209. goto exit;
  210. } else {
  211. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
  212. if (p==NULL) /* No problem parts */
  213. goto exit;
  214. /* Check for buggy part revisions */
  215. if (p->revision < 0x10 || p->revision > 0x12)
  216. goto exit;
  217. }
  218. /*
  219. * Ok we have the problem. Now set the PCI master grant to
  220. * occur every master grant. The apparent bug is that under high
  221. * PCI load (quite common in Linux of course) you can get data
  222. * loss when the CPU is held off the bus for 3 bus master requests
  223. * This happens to include the IDE controllers....
  224. *
  225. * VIA only apply this fix when an SB Live! is present but under
  226. * both Linux and Windows this isnt enough, and we have seen
  227. * corruption without SB Live! but with things like 3 UDMA IDE
  228. * controllers. So we ignore that bit of the VIA recommendation..
  229. */
  230. pci_read_config_byte(dev, 0x76, &busarb);
  231. /* Set bit 4 and bi 5 of byte 76 to 0x01
  232. "Master priority rotation on every PCI master grant */
  233. busarb &= ~(1<<5);
  234. busarb |= (1<<4);
  235. pci_write_config_byte(dev, 0x76, busarb);
  236. dev_info(&dev->dev, "Applying VIA southbridge workaround\n");
  237. exit:
  238. pci_dev_put(p);
  239. }
  240. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  242. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  243. /* Must restore this on a resume from RAM */
  244. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
  245. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
  246. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
  247. /*
  248. * VIA Apollo VP3 needs ETBF on BT848/878
  249. */
  250. static void __devinit quirk_viaetbf(struct pci_dev *dev)
  251. {
  252. if ((pci_pci_problems&PCIPCI_VIAETBF)==0) {
  253. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  254. pci_pci_problems |= PCIPCI_VIAETBF;
  255. }
  256. }
  257. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
  258. static void __devinit quirk_vsfx(struct pci_dev *dev)
  259. {
  260. if ((pci_pci_problems&PCIPCI_VSFX)==0) {
  261. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  262. pci_pci_problems |= PCIPCI_VSFX;
  263. }
  264. }
  265. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
  266. /*
  267. * Ali Magik requires workarounds to be used by the drivers
  268. * that DMA to AGP space. Latency must be set to 0xA and triton
  269. * workaround applied too
  270. * [Info kindly provided by ALi]
  271. */
  272. static void __init quirk_alimagik(struct pci_dev *dev)
  273. {
  274. if ((pci_pci_problems&PCIPCI_ALIMAGIK)==0) {
  275. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  276. pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
  277. }
  278. }
  279. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
  280. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
  281. /*
  282. * Natoma has some interesting boundary conditions with Zoran stuff
  283. * at least
  284. */
  285. static void __devinit quirk_natoma(struct pci_dev *dev)
  286. {
  287. if ((pci_pci_problems&PCIPCI_NATOMA)==0) {
  288. dev_info(&dev->dev, "Limiting direct PCI/PCI transfers\n");
  289. pci_pci_problems |= PCIPCI_NATOMA;
  290. }
  291. }
  292. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
  293. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
  294. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
  295. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
  296. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
  297. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
  298. /*
  299. * This chip can cause PCI parity errors if config register 0xA0 is read
  300. * while DMAs are occurring.
  301. */
  302. static void __devinit quirk_citrine(struct pci_dev *dev)
  303. {
  304. dev->cfg_size = 0xA0;
  305. }
  306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
  307. /*
  308. * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
  309. * If it's needed, re-allocate the region.
  310. */
  311. static void __devinit quirk_s3_64M(struct pci_dev *dev)
  312. {
  313. struct resource *r = &dev->resource[0];
  314. if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
  315. r->start = 0;
  316. r->end = 0x3ffffff;
  317. }
  318. }
  319. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
  320. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
  321. /*
  322. * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
  323. * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
  324. * BAR0 should be 8 bytes; instead, it may be set to something like 8k
  325. * (which conflicts w/ BAR1's memory range).
  326. */
  327. static void __devinit quirk_cs5536_vsa(struct pci_dev *dev)
  328. {
  329. if (pci_resource_len(dev, 0) != 8) {
  330. struct resource *res = &dev->resource[0];
  331. res->end = res->start + 8 - 1;
  332. dev_info(&dev->dev, "CS5536 ISA bridge bug detected "
  333. "(incorrect header); workaround applied.\n");
  334. }
  335. }
  336. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
  337. static void __devinit quirk_io_region(struct pci_dev *dev, unsigned region,
  338. unsigned size, int nr, const char *name)
  339. {
  340. region &= ~(size-1);
  341. if (region) {
  342. struct pci_bus_region bus_region;
  343. struct resource *res = dev->resource + nr;
  344. res->name = pci_name(dev);
  345. res->start = region;
  346. res->end = region + size - 1;
  347. res->flags = IORESOURCE_IO;
  348. /* Convert from PCI bus to resource space. */
  349. bus_region.start = res->start;
  350. bus_region.end = res->end;
  351. pcibios_bus_to_resource(dev, res, &bus_region);
  352. if (pci_claim_resource(dev, nr) == 0)
  353. dev_info(&dev->dev, "quirk: %pR claimed by %s\n",
  354. res, name);
  355. }
  356. }
  357. /*
  358. * ATI Northbridge setups MCE the processor if you even
  359. * read somewhere between 0x3b0->0x3bb or read 0x3d3
  360. */
  361. static void __devinit quirk_ati_exploding_mce(struct pci_dev *dev)
  362. {
  363. dev_info(&dev->dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
  364. /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
  365. request_region(0x3b0, 0x0C, "RadeonIGP");
  366. request_region(0x3d3, 0x01, "RadeonIGP");
  367. }
  368. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
  369. /*
  370. * Let's make the southbridge information explicit instead
  371. * of having to worry about people probing the ACPI areas,
  372. * for example.. (Yes, it happens, and if you read the wrong
  373. * ACPI register it will put the machine to sleep with no
  374. * way of waking it up again. Bummer).
  375. *
  376. * ALI M7101: Two IO regions pointed to by words at
  377. * 0xE0 (64 bytes of ACPI registers)
  378. * 0xE2 (32 bytes of SMB registers)
  379. */
  380. static void __devinit quirk_ali7101_acpi(struct pci_dev *dev)
  381. {
  382. u16 region;
  383. pci_read_config_word(dev, 0xE0, &region);
  384. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
  385. pci_read_config_word(dev, 0xE2, &region);
  386. quirk_io_region(dev, region, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
  387. }
  388. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
  389. static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  390. {
  391. u32 devres;
  392. u32 mask, size, base;
  393. pci_read_config_dword(dev, port, &devres);
  394. if ((devres & enable) != enable)
  395. return;
  396. mask = (devres >> 16) & 15;
  397. base = devres & 0xffff;
  398. size = 16;
  399. for (;;) {
  400. unsigned bit = size >> 1;
  401. if ((bit & mask) == bit)
  402. break;
  403. size = bit;
  404. }
  405. /*
  406. * For now we only print it out. Eventually we'll want to
  407. * reserve it (at least if it's in the 0x1000+ range), but
  408. * let's get enough confirmation reports first.
  409. */
  410. base &= -size;
  411. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
  412. }
  413. static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
  414. {
  415. u32 devres;
  416. u32 mask, size, base;
  417. pci_read_config_dword(dev, port, &devres);
  418. if ((devres & enable) != enable)
  419. return;
  420. base = devres & 0xffff0000;
  421. mask = (devres & 0x3f) << 16;
  422. size = 128 << 16;
  423. for (;;) {
  424. unsigned bit = size >> 1;
  425. if ((bit & mask) == bit)
  426. break;
  427. size = bit;
  428. }
  429. /*
  430. * For now we only print it out. Eventually we'll want to
  431. * reserve it, but let's get enough confirmation reports first.
  432. */
  433. base &= -size;
  434. dev_info(&dev->dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
  435. }
  436. /*
  437. * PIIX4 ACPI: Two IO regions pointed to by longwords at
  438. * 0x40 (64 bytes of ACPI registers)
  439. * 0x90 (16 bytes of SMB registers)
  440. * and a few strange programmable PIIX4 device resources.
  441. */
  442. static void __devinit quirk_piix4_acpi(struct pci_dev *dev)
  443. {
  444. u32 region, res_a;
  445. pci_read_config_dword(dev, 0x40, &region);
  446. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
  447. pci_read_config_dword(dev, 0x90, &region);
  448. quirk_io_region(dev, region, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
  449. /* Device resource A has enables for some of the other ones */
  450. pci_read_config_dword(dev, 0x5c, &res_a);
  451. piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
  452. piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
  453. /* Device resource D is just bitfields for static resources */
  454. /* Device 12 enabled? */
  455. if (res_a & (1 << 29)) {
  456. piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
  457. piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
  458. }
  459. /* Device 13 enabled? */
  460. if (res_a & (1 << 30)) {
  461. piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
  462. piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
  463. }
  464. piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
  465. piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
  466. }
  467. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
  468. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
  469. /*
  470. * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
  471. * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
  472. * 0x58 (64 bytes of GPIO I/O space)
  473. */
  474. static void __devinit quirk_ich4_lpc_acpi(struct pci_dev *dev)
  475. {
  476. u32 region;
  477. pci_read_config_dword(dev, 0x40, &region);
  478. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH4 ACPI/GPIO/TCO");
  479. pci_read_config_dword(dev, 0x58, &region);
  480. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH4 GPIO");
  481. }
  482. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
  483. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
  484. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
  485. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
  486. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
  487. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
  488. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
  489. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
  490. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
  491. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
  492. static void __devinit ich6_lpc_acpi_gpio(struct pci_dev *dev)
  493. {
  494. u32 region;
  495. pci_read_config_dword(dev, 0x40, &region);
  496. quirk_io_region(dev, region, 128, PCI_BRIDGE_RESOURCES, "ICH6 ACPI/GPIO/TCO");
  497. pci_read_config_dword(dev, 0x48, &region);
  498. quirk_io_region(dev, region, 64, PCI_BRIDGE_RESOURCES+1, "ICH6 GPIO");
  499. }
  500. static void __devinit ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name, int dynsize)
  501. {
  502. u32 val;
  503. u32 size, base;
  504. pci_read_config_dword(dev, reg, &val);
  505. /* Enabled? */
  506. if (!(val & 1))
  507. return;
  508. base = val & 0xfffc;
  509. if (dynsize) {
  510. /*
  511. * This is not correct. It is 16, 32 or 64 bytes depending on
  512. * register D31:F0:ADh bits 5:4.
  513. *
  514. * But this gets us at least _part_ of it.
  515. */
  516. size = 16;
  517. } else {
  518. size = 128;
  519. }
  520. base &= ~(size-1);
  521. /* Just print it out for now. We should reserve it after more debugging */
  522. dev_info(&dev->dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
  523. }
  524. static void __devinit quirk_ich6_lpc(struct pci_dev *dev)
  525. {
  526. /* Shared ACPI/GPIO decode with all ICH6+ */
  527. ich6_lpc_acpi_gpio(dev);
  528. /* ICH6-specific generic IO decode */
  529. ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
  530. ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
  531. }
  532. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
  533. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
  534. static void __devinit ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg, const char *name)
  535. {
  536. u32 val;
  537. u32 mask, base;
  538. pci_read_config_dword(dev, reg, &val);
  539. /* Enabled? */
  540. if (!(val & 1))
  541. return;
  542. /*
  543. * IO base in bits 15:2, mask in bits 23:18, both
  544. * are dword-based
  545. */
  546. base = val & 0xfffc;
  547. mask = (val >> 16) & 0xfc;
  548. mask |= 3;
  549. /* Just print it out for now. We should reserve it after more debugging */
  550. dev_info(&dev->dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
  551. }
  552. /* ICH7-10 has the same common LPC generic IO decode registers */
  553. static void __devinit quirk_ich7_lpc(struct pci_dev *dev)
  554. {
  555. /* We share the common ACPI/DPIO decode with ICH6 */
  556. ich6_lpc_acpi_gpio(dev);
  557. /* And have 4 ICH7+ generic decodes */
  558. ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
  559. ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
  560. ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
  561. ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
  562. }
  563. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
  564. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
  565. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
  566. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
  567. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
  568. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
  569. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
  570. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
  571. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
  572. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
  573. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
  574. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
  575. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
  576. /*
  577. * VIA ACPI: One IO region pointed to by longword at
  578. * 0x48 or 0x20 (256 bytes of ACPI registers)
  579. */
  580. static void __devinit quirk_vt82c586_acpi(struct pci_dev *dev)
  581. {
  582. u32 region;
  583. if (dev->revision & 0x10) {
  584. pci_read_config_dword(dev, 0x48, &region);
  585. region &= PCI_BASE_ADDRESS_IO_MASK;
  586. quirk_io_region(dev, region, 256, PCI_BRIDGE_RESOURCES, "vt82c586 ACPI");
  587. }
  588. }
  589. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
  590. /*
  591. * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
  592. * 0x48 (256 bytes of ACPI registers)
  593. * 0x70 (128 bytes of hardware monitoring register)
  594. * 0x90 (16 bytes of SMB registers)
  595. */
  596. static void __devinit quirk_vt82c686_acpi(struct pci_dev *dev)
  597. {
  598. u16 hm;
  599. u32 smb;
  600. quirk_vt82c586_acpi(dev);
  601. pci_read_config_word(dev, 0x70, &hm);
  602. hm &= PCI_BASE_ADDRESS_IO_MASK;
  603. quirk_io_region(dev, hm, 128, PCI_BRIDGE_RESOURCES + 1, "vt82c686 HW-mon");
  604. pci_read_config_dword(dev, 0x90, &smb);
  605. smb &= PCI_BASE_ADDRESS_IO_MASK;
  606. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 2, "vt82c686 SMB");
  607. }
  608. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
  609. /*
  610. * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
  611. * 0x88 (128 bytes of power management registers)
  612. * 0xd0 (16 bytes of SMB registers)
  613. */
  614. static void __devinit quirk_vt8235_acpi(struct pci_dev *dev)
  615. {
  616. u16 pm, smb;
  617. pci_read_config_word(dev, 0x88, &pm);
  618. pm &= PCI_BASE_ADDRESS_IO_MASK;
  619. quirk_io_region(dev, pm, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
  620. pci_read_config_word(dev, 0xd0, &smb);
  621. smb &= PCI_BASE_ADDRESS_IO_MASK;
  622. quirk_io_region(dev, smb, 16, PCI_BRIDGE_RESOURCES + 1, "vt8235 SMB");
  623. }
  624. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
  625. /*
  626. * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast back-to-back:
  627. * Disable fast back-to-back on the secondary bus segment
  628. */
  629. static void __devinit quirk_xio2000a(struct pci_dev *dev)
  630. {
  631. struct pci_dev *pdev;
  632. u16 command;
  633. dev_warn(&dev->dev, "TI XIO2000a quirk detected; "
  634. "secondary bus fast back-to-back transfers disabled\n");
  635. list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
  636. pci_read_config_word(pdev, PCI_COMMAND, &command);
  637. if (command & PCI_COMMAND_FAST_BACK)
  638. pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
  639. }
  640. }
  641. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
  642. quirk_xio2000a);
  643. #ifdef CONFIG_X86_IO_APIC
  644. #include <asm/io_apic.h>
  645. /*
  646. * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
  647. * devices to the external APIC.
  648. *
  649. * TODO: When we have device-specific interrupt routers,
  650. * this code will go away from quirks.
  651. */
  652. static void quirk_via_ioapic(struct pci_dev *dev)
  653. {
  654. u8 tmp;
  655. if (nr_ioapics < 1)
  656. tmp = 0; /* nothing routed to external APIC */
  657. else
  658. tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
  659. dev_info(&dev->dev, "%sbling VIA external APIC routing\n",
  660. tmp == 0 ? "Disa" : "Ena");
  661. /* Offset 0x58: External APIC IRQ output control */
  662. pci_write_config_byte (dev, 0x58, tmp);
  663. }
  664. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  665. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
  666. /*
  667. * VIA 8237: Some BIOSs don't set the 'Bypass APIC De-Assert Message' Bit.
  668. * This leads to doubled level interrupt rates.
  669. * Set this bit to get rid of cycle wastage.
  670. * Otherwise uncritical.
  671. */
  672. static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
  673. {
  674. u8 misc_control2;
  675. #define BYPASS_APIC_DEASSERT 8
  676. pci_read_config_byte(dev, 0x5B, &misc_control2);
  677. if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
  678. dev_info(&dev->dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
  679. pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
  680. }
  681. }
  682. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  683. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
  684. /*
  685. * The AMD io apic can hang the box when an apic irq is masked.
  686. * We check all revs >= B0 (yet not in the pre production!) as the bug
  687. * is currently marked NoFix
  688. *
  689. * We have multiple reports of hangs with this chipset that went away with
  690. * noapic specified. For the moment we assume it's the erratum. We may be wrong
  691. * of course. However the advice is demonstrably good even if so..
  692. */
  693. static void __devinit quirk_amd_ioapic(struct pci_dev *dev)
  694. {
  695. if (dev->revision >= 0x02) {
  696. dev_warn(&dev->dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
  697. dev_warn(&dev->dev, " : booting with the \"noapic\" option\n");
  698. }
  699. }
  700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
  701. static void __init quirk_ioapic_rmw(struct pci_dev *dev)
  702. {
  703. if (dev->devfn == 0 && dev->bus->number == 0)
  704. sis_apic_bug = 1;
  705. }
  706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_ANY_ID, quirk_ioapic_rmw);
  707. #endif /* CONFIG_X86_IO_APIC */
  708. /*
  709. * Some settings of MMRBC can lead to data corruption so block changes.
  710. * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
  711. */
  712. static void __init quirk_amd_8131_mmrbc(struct pci_dev *dev)
  713. {
  714. if (dev->subordinate && dev->revision <= 0x12) {
  715. dev_info(&dev->dev, "AMD8131 rev %x detected; "
  716. "disabling PCI-X MMRBC\n", dev->revision);
  717. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
  718. }
  719. }
  720. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
  721. /*
  722. * FIXME: it is questionable that quirk_via_acpi
  723. * is needed. It shows up as an ISA bridge, and does not
  724. * support the PCI_INTERRUPT_LINE register at all. Therefore
  725. * it seems like setting the pci_dev's 'irq' to the
  726. * value of the ACPI SCI interrupt is only done for convenience.
  727. * -jgarzik
  728. */
  729. static void __devinit quirk_via_acpi(struct pci_dev *d)
  730. {
  731. /*
  732. * VIA ACPI device: SCI IRQ line in PCI config byte 0x42
  733. */
  734. u8 irq;
  735. pci_read_config_byte(d, 0x42, &irq);
  736. irq &= 0xf;
  737. if (irq && (irq != 2))
  738. d->irq = irq;
  739. }
  740. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
  741. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
  742. /*
  743. * VIA bridges which have VLink
  744. */
  745. static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
  746. static void quirk_via_bridge(struct pci_dev *dev)
  747. {
  748. /* See what bridge we have and find the device ranges */
  749. switch (dev->device) {
  750. case PCI_DEVICE_ID_VIA_82C686:
  751. /* The VT82C686 is special, it attaches to PCI and can have
  752. any device number. All its subdevices are functions of
  753. that single device. */
  754. via_vlink_dev_lo = PCI_SLOT(dev->devfn);
  755. via_vlink_dev_hi = PCI_SLOT(dev->devfn);
  756. break;
  757. case PCI_DEVICE_ID_VIA_8237:
  758. case PCI_DEVICE_ID_VIA_8237A:
  759. via_vlink_dev_lo = 15;
  760. break;
  761. case PCI_DEVICE_ID_VIA_8235:
  762. via_vlink_dev_lo = 16;
  763. break;
  764. case PCI_DEVICE_ID_VIA_8231:
  765. case PCI_DEVICE_ID_VIA_8233_0:
  766. case PCI_DEVICE_ID_VIA_8233A:
  767. case PCI_DEVICE_ID_VIA_8233C_0:
  768. via_vlink_dev_lo = 17;
  769. break;
  770. }
  771. }
  772. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
  773. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
  774. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
  775. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
  776. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
  777. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
  778. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
  779. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
  780. /**
  781. * quirk_via_vlink - VIA VLink IRQ number update
  782. * @dev: PCI device
  783. *
  784. * If the device we are dealing with is on a PIC IRQ we need to
  785. * ensure that the IRQ line register which usually is not relevant
  786. * for PCI cards, is actually written so that interrupts get sent
  787. * to the right place.
  788. * We only do this on systems where a VIA south bridge was detected,
  789. * and only for VIA devices on the motherboard (see quirk_via_bridge
  790. * above).
  791. */
  792. static void quirk_via_vlink(struct pci_dev *dev)
  793. {
  794. u8 irq, new_irq;
  795. /* Check if we have VLink at all */
  796. if (via_vlink_dev_lo == -1)
  797. return;
  798. new_irq = dev->irq;
  799. /* Don't quirk interrupts outside the legacy IRQ range */
  800. if (!new_irq || new_irq > 15)
  801. return;
  802. /* Internal device ? */
  803. if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
  804. PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
  805. return;
  806. /* This is an internal VLink device on a PIC interrupt. The BIOS
  807. ought to have set this but may not have, so we redo it */
  808. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
  809. if (new_irq != irq) {
  810. dev_info(&dev->dev, "VIA VLink IRQ fixup, from %d to %d\n",
  811. irq, new_irq);
  812. udelay(15); /* unknown if delay really needed */
  813. pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
  814. }
  815. }
  816. DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
  817. /*
  818. * VIA VT82C598 has its device ID settable and many BIOSes
  819. * set it to the ID of VT82C597 for backward compatibility.
  820. * We need to switch it off to be able to recognize the real
  821. * type of the chip.
  822. */
  823. static void __devinit quirk_vt82c598_id(struct pci_dev *dev)
  824. {
  825. pci_write_config_byte(dev, 0xfc, 0);
  826. pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
  827. }
  828. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
  829. /*
  830. * CardBus controllers have a legacy base address that enables them
  831. * to respond as i82365 pcmcia controllers. We don't want them to
  832. * do this even if the Linux CardBus driver is not loaded, because
  833. * the Linux i82365 driver does not (and should not) handle CardBus.
  834. */
  835. static void quirk_cardbus_legacy(struct pci_dev *dev)
  836. {
  837. if ((PCI_CLASS_BRIDGE_CARDBUS << 8) ^ dev->class)
  838. return;
  839. pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
  840. }
  841. DECLARE_PCI_FIXUP_FINAL(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  842. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID, quirk_cardbus_legacy);
  843. /*
  844. * Following the PCI ordering rules is optional on the AMD762. I'm not
  845. * sure what the designers were smoking but let's not inhale...
  846. *
  847. * To be fair to AMD, it follows the spec by default, its BIOS people
  848. * who turn it off!
  849. */
  850. static void quirk_amd_ordering(struct pci_dev *dev)
  851. {
  852. u32 pcic;
  853. pci_read_config_dword(dev, 0x4C, &pcic);
  854. if ((pcic&6)!=6) {
  855. pcic |= 6;
  856. dev_warn(&dev->dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
  857. pci_write_config_dword(dev, 0x4C, pcic);
  858. pci_read_config_dword(dev, 0x84, &pcic);
  859. pcic |= (1<<23); /* Required in this mode */
  860. pci_write_config_dword(dev, 0x84, pcic);
  861. }
  862. }
  863. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  864. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
  865. /*
  866. * DreamWorks provided workaround for Dunord I-3000 problem
  867. *
  868. * This card decodes and responds to addresses not apparently
  869. * assigned to it. We force a larger allocation to ensure that
  870. * nothing gets put too close to it.
  871. */
  872. static void __devinit quirk_dunord ( struct pci_dev * dev )
  873. {
  874. struct resource *r = &dev->resource [1];
  875. r->start = 0;
  876. r->end = 0xffffff;
  877. }
  878. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
  879. /*
  880. * i82380FB mobile docking controller: its PCI-to-PCI bridge
  881. * is subtractive decoding (transparent), and does indicate this
  882. * in the ProgIf. Unfortunately, the ProgIf value is wrong - 0x80
  883. * instead of 0x01.
  884. */
  885. static void __devinit quirk_transparent_bridge(struct pci_dev *dev)
  886. {
  887. dev->transparent = 1;
  888. }
  889. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
  890. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
  891. /*
  892. * Common misconfiguration of the MediaGX/Geode PCI master that will
  893. * reduce PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1
  894. * datasheets found at http://www.national.com/ds/GX for info on what
  895. * these bits do. <christer@weinigel.se>
  896. */
  897. static void quirk_mediagx_master(struct pci_dev *dev)
  898. {
  899. u8 reg;
  900. pci_read_config_byte(dev, 0x41, &reg);
  901. if (reg & 2) {
  902. reg &= ~2;
  903. dev_info(&dev->dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n", reg);
  904. pci_write_config_byte(dev, 0x41, reg);
  905. }
  906. }
  907. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  908. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
  909. /*
  910. * Ensure C0 rev restreaming is off. This is normally done by
  911. * the BIOS but in the odd case it is not the results are corruption
  912. * hence the presence of a Linux check
  913. */
  914. static void quirk_disable_pxb(struct pci_dev *pdev)
  915. {
  916. u16 config;
  917. if (pdev->revision != 0x04) /* Only C0 requires this */
  918. return;
  919. pci_read_config_word(pdev, 0x40, &config);
  920. if (config & (1<<6)) {
  921. config &= ~(1<<6);
  922. pci_write_config_word(pdev, 0x40, config);
  923. dev_info(&pdev->dev, "C0 revision 450NX. Disabling PCI restreaming\n");
  924. }
  925. }
  926. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  927. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
  928. static void __devinit quirk_amd_ide_mode(struct pci_dev *pdev)
  929. {
  930. /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
  931. u8 tmp;
  932. pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
  933. if (tmp == 0x01) {
  934. pci_read_config_byte(pdev, 0x40, &tmp);
  935. pci_write_config_byte(pdev, 0x40, tmp|1);
  936. pci_write_config_byte(pdev, 0x9, 1);
  937. pci_write_config_byte(pdev, 0xa, 6);
  938. pci_write_config_byte(pdev, 0x40, tmp);
  939. pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
  940. dev_info(&pdev->dev, "set SATA to AHCI mode\n");
  941. }
  942. }
  943. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  944. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
  945. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  946. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
  947. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  948. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
  949. /*
  950. * Serverworks CSB5 IDE does not fully support native mode
  951. */
  952. static void __devinit quirk_svwks_csb5ide(struct pci_dev *pdev)
  953. {
  954. u8 prog;
  955. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  956. if (prog & 5) {
  957. prog &= ~5;
  958. pdev->class &= ~5;
  959. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  960. /* PCI layer will sort out resources */
  961. }
  962. }
  963. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
  964. /*
  965. * Intel 82801CAM ICH3-M datasheet says IDE modes must be the same
  966. */
  967. static void __init quirk_ide_samemode(struct pci_dev *pdev)
  968. {
  969. u8 prog;
  970. pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
  971. if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
  972. dev_info(&pdev->dev, "IDE mode mismatch; forcing legacy mode\n");
  973. prog &= ~5;
  974. pdev->class &= ~5;
  975. pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
  976. }
  977. }
  978. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
  979. /*
  980. * Some ATA devices break if put into D3
  981. */
  982. static void __devinit quirk_no_ata_d3(struct pci_dev *pdev)
  983. {
  984. /* Quirk the legacy ATA devices only. The AHCI ones are ok */
  985. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  986. pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
  987. }
  988. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID, quirk_no_ata_d3);
  989. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID, quirk_no_ata_d3);
  990. /* ALi loses some register settings that we cannot then restore */
  991. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, quirk_no_ata_d3);
  992. /* VIA comes back fine but we need to keep it alive or ACPI GTM failures
  993. occur when mode detecting */
  994. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_no_ata_d3);
  995. /* This was originally an Alpha specific thing, but it really fits here.
  996. * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
  997. */
  998. static void __init quirk_eisa_bridge(struct pci_dev *dev)
  999. {
  1000. dev->class = PCI_CLASS_BRIDGE_EISA << 8;
  1001. }
  1002. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
  1003. /*
  1004. * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
  1005. * is not activated. The myth is that Asus said that they do not want the
  1006. * users to be irritated by just another PCI Device in the Win98 device
  1007. * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
  1008. * package 2.7.0 for details)
  1009. *
  1010. * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
  1011. * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
  1012. * becomes necessary to do this tweak in two steps -- the chosen trigger
  1013. * is either the Host bridge (preferred) or on-board VGA controller.
  1014. *
  1015. * Note that we used to unhide the SMBus that way on Toshiba laptops
  1016. * (Satellite A40 and Tecra M2) but then found that the thermal management
  1017. * was done by SMM code, which could cause unsynchronized concurrent
  1018. * accesses to the SMBus registers, with potentially bad effects. Thus you
  1019. * should be very careful when adding new entries: if SMM is accessing the
  1020. * Intel SMBus, this is a very good reason to leave it hidden.
  1021. *
  1022. * Likewise, many recent laptops use ACPI for thermal management. If the
  1023. * ACPI DSDT code accesses the SMBus, then Linux should not access it
  1024. * natively, and keeping the SMBus hidden is the right thing to do. If you
  1025. * are about to add an entry in the table below, please first disassemble
  1026. * the DSDT and double-check that there is no code accessing the SMBus.
  1027. */
  1028. static int asus_hides_smbus;
  1029. static void __init asus_hides_smbus_hostbridge(struct pci_dev *dev)
  1030. {
  1031. if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1032. if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
  1033. switch(dev->subsystem_device) {
  1034. case 0x8025: /* P4B-LX */
  1035. case 0x8070: /* P4B */
  1036. case 0x8088: /* P4B533 */
  1037. case 0x1626: /* L3C notebook */
  1038. asus_hides_smbus = 1;
  1039. }
  1040. else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
  1041. switch(dev->subsystem_device) {
  1042. case 0x80b1: /* P4GE-V */
  1043. case 0x80b2: /* P4PE */
  1044. case 0x8093: /* P4B533-V */
  1045. asus_hides_smbus = 1;
  1046. }
  1047. else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
  1048. switch(dev->subsystem_device) {
  1049. case 0x8030: /* P4T533 */
  1050. asus_hides_smbus = 1;
  1051. }
  1052. else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
  1053. switch (dev->subsystem_device) {
  1054. case 0x8070: /* P4G8X Deluxe */
  1055. asus_hides_smbus = 1;
  1056. }
  1057. else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
  1058. switch (dev->subsystem_device) {
  1059. case 0x80c9: /* PU-DLS */
  1060. asus_hides_smbus = 1;
  1061. }
  1062. else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
  1063. switch (dev->subsystem_device) {
  1064. case 0x1751: /* M2N notebook */
  1065. case 0x1821: /* M5N notebook */
  1066. case 0x1897: /* A6L notebook */
  1067. asus_hides_smbus = 1;
  1068. }
  1069. else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1070. switch (dev->subsystem_device) {
  1071. case 0x184b: /* W1N notebook */
  1072. case 0x186a: /* M6Ne notebook */
  1073. asus_hides_smbus = 1;
  1074. }
  1075. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1076. switch (dev->subsystem_device) {
  1077. case 0x80f2: /* P4P800-X */
  1078. asus_hides_smbus = 1;
  1079. }
  1080. else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
  1081. switch (dev->subsystem_device) {
  1082. case 0x1882: /* M6V notebook */
  1083. case 0x1977: /* A6VA notebook */
  1084. asus_hides_smbus = 1;
  1085. }
  1086. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
  1087. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1088. switch(dev->subsystem_device) {
  1089. case 0x088C: /* HP Compaq nc8000 */
  1090. case 0x0890: /* HP Compaq nc6000 */
  1091. asus_hides_smbus = 1;
  1092. }
  1093. else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
  1094. switch (dev->subsystem_device) {
  1095. case 0x12bc: /* HP D330L */
  1096. case 0x12bd: /* HP D530 */
  1097. case 0x006a: /* HP Compaq nx9500 */
  1098. asus_hides_smbus = 1;
  1099. }
  1100. else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
  1101. switch (dev->subsystem_device) {
  1102. case 0x12bf: /* HP xw4100 */
  1103. asus_hides_smbus = 1;
  1104. }
  1105. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
  1106. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1107. switch(dev->subsystem_device) {
  1108. case 0xC00C: /* Samsung P35 notebook */
  1109. asus_hides_smbus = 1;
  1110. }
  1111. } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
  1112. if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
  1113. switch(dev->subsystem_device) {
  1114. case 0x0058: /* Compaq Evo N620c */
  1115. asus_hides_smbus = 1;
  1116. }
  1117. else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
  1118. switch(dev->subsystem_device) {
  1119. case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
  1120. /* Motherboard doesn't have Host bridge
  1121. * subvendor/subdevice IDs, therefore checking
  1122. * its on-board VGA controller */
  1123. asus_hides_smbus = 1;
  1124. }
  1125. else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
  1126. switch(dev->subsystem_device) {
  1127. case 0x00b8: /* Compaq Evo D510 CMT */
  1128. case 0x00b9: /* Compaq Evo D510 SFF */
  1129. case 0x00ba: /* Compaq Evo D510 USDT */
  1130. /* Motherboard doesn't have Host bridge
  1131. * subvendor/subdevice IDs and on-board VGA
  1132. * controller is disabled if an AGP card is
  1133. * inserted, therefore checking USB UHCI
  1134. * Controller #1 */
  1135. asus_hides_smbus = 1;
  1136. }
  1137. else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
  1138. switch (dev->subsystem_device) {
  1139. case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
  1140. /* Motherboard doesn't have host bridge
  1141. * subvendor/subdevice IDs, therefore checking
  1142. * its on-board VGA controller */
  1143. asus_hides_smbus = 1;
  1144. }
  1145. }
  1146. }
  1147. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
  1148. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
  1149. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
  1150. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
  1151. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
  1152. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
  1153. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
  1154. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
  1155. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
  1156. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
  1157. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
  1158. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
  1159. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
  1160. static void asus_hides_smbus_lpc(struct pci_dev *dev)
  1161. {
  1162. u16 val;
  1163. if (likely(!asus_hides_smbus))
  1164. return;
  1165. pci_read_config_word(dev, 0xF2, &val);
  1166. if (val & 0x8) {
  1167. pci_write_config_word(dev, 0xF2, val & (~0x8));
  1168. pci_read_config_word(dev, 0xF2, &val);
  1169. if (val & 0x8)
  1170. dev_info(&dev->dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n", val);
  1171. else
  1172. dev_info(&dev->dev, "Enabled i801 SMBus device\n");
  1173. }
  1174. }
  1175. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1176. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1177. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1178. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1179. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1180. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1181. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1182. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
  1183. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
  1184. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
  1185. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
  1186. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
  1187. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
  1188. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
  1189. /* It appears we just have one such device. If not, we have a warning */
  1190. static void __iomem *asus_rcba_base;
  1191. static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
  1192. {
  1193. u32 rcba;
  1194. if (likely(!asus_hides_smbus))
  1195. return;
  1196. WARN_ON(asus_rcba_base);
  1197. pci_read_config_dword(dev, 0xF0, &rcba);
  1198. /* use bits 31:14, 16 kB aligned */
  1199. asus_rcba_base = ioremap_nocache(rcba & 0xFFFFC000, 0x4000);
  1200. if (asus_rcba_base == NULL)
  1201. return;
  1202. }
  1203. static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
  1204. {
  1205. u32 val;
  1206. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1207. return;
  1208. /* read the Function Disable register, dword mode only */
  1209. val = readl(asus_rcba_base + 0x3418);
  1210. writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418); /* enable the SMBus device */
  1211. }
  1212. static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
  1213. {
  1214. if (likely(!asus_hides_smbus || !asus_rcba_base))
  1215. return;
  1216. iounmap(asus_rcba_base);
  1217. asus_rcba_base = NULL;
  1218. dev_info(&dev->dev, "Enabled ICH6/i801 SMBus device\n");
  1219. }
  1220. static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
  1221. {
  1222. asus_hides_smbus_lpc_ich6_suspend(dev);
  1223. asus_hides_smbus_lpc_ich6_resume_early(dev);
  1224. asus_hides_smbus_lpc_ich6_resume(dev);
  1225. }
  1226. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
  1227. DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
  1228. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
  1229. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
  1230. /*
  1231. * SiS 96x south bridge: BIOS typically hides SMBus device...
  1232. */
  1233. static void quirk_sis_96x_smbus(struct pci_dev *dev)
  1234. {
  1235. u8 val = 0;
  1236. pci_read_config_byte(dev, 0x77, &val);
  1237. if (val & 0x10) {
  1238. dev_info(&dev->dev, "Enabling SiS 96x SMBus\n");
  1239. pci_write_config_byte(dev, 0x77, val & ~0x10);
  1240. }
  1241. }
  1242. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1243. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1244. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1245. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1246. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
  1247. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
  1248. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
  1249. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
  1250. /*
  1251. * ... This is further complicated by the fact that some SiS96x south
  1252. * bridges pretend to be 85C503/5513 instead. In that case see if we
  1253. * spotted a compatible north bridge to make sure.
  1254. * (pci_find_device doesn't work yet)
  1255. *
  1256. * We can also enable the sis96x bit in the discovery register..
  1257. */
  1258. #define SIS_DETECT_REGISTER 0x40
  1259. static void quirk_sis_503(struct pci_dev *dev)
  1260. {
  1261. u8 reg;
  1262. u16 devid;
  1263. pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
  1264. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
  1265. pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
  1266. if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
  1267. pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
  1268. return;
  1269. }
  1270. /*
  1271. * Ok, it now shows up as a 96x.. run the 96x quirk by
  1272. * hand in case it has already been processed.
  1273. * (depends on link order, which is apparently not guaranteed)
  1274. */
  1275. dev->device = devid;
  1276. quirk_sis_96x_smbus(dev);
  1277. }
  1278. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1279. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
  1280. /*
  1281. * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
  1282. * and MC97 modem controller are disabled when a second PCI soundcard is
  1283. * present. This patch, tweaking the VT8237 ISA bridge, enables them.
  1284. * -- bjd
  1285. */
  1286. static void asus_hides_ac97_lpc(struct pci_dev *dev)
  1287. {
  1288. u8 val;
  1289. int asus_hides_ac97 = 0;
  1290. if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
  1291. if (dev->device == PCI_DEVICE_ID_VIA_8237)
  1292. asus_hides_ac97 = 1;
  1293. }
  1294. if (!asus_hides_ac97)
  1295. return;
  1296. pci_read_config_byte(dev, 0x50, &val);
  1297. if (val & 0xc0) {
  1298. pci_write_config_byte(dev, 0x50, val & (~0xc0));
  1299. pci_read_config_byte(dev, 0x50, &val);
  1300. if (val & 0xc0)
  1301. dev_info(&dev->dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n", val);
  1302. else
  1303. dev_info(&dev->dev, "Enabled onboard AC97/MC97 devices\n");
  1304. }
  1305. }
  1306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1307. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
  1308. #if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
  1309. /*
  1310. * If we are using libata we can drive this chip properly but must
  1311. * do this early on to make the additional device appear during
  1312. * the PCI scanning.
  1313. */
  1314. static void quirk_jmicron_ata(struct pci_dev *pdev)
  1315. {
  1316. u32 conf1, conf5, class;
  1317. u8 hdr;
  1318. /* Only poke fn 0 */
  1319. if (PCI_FUNC(pdev->devfn))
  1320. return;
  1321. pci_read_config_dword(pdev, 0x40, &conf1);
  1322. pci_read_config_dword(pdev, 0x80, &conf5);
  1323. conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
  1324. conf5 &= ~(1 << 24); /* Clear bit 24 */
  1325. switch (pdev->device) {
  1326. case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
  1327. case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
  1328. case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
  1329. /* The controller should be in single function ahci mode */
  1330. conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
  1331. break;
  1332. case PCI_DEVICE_ID_JMICRON_JMB365:
  1333. case PCI_DEVICE_ID_JMICRON_JMB366:
  1334. /* Redirect IDE second PATA port to the right spot */
  1335. conf5 |= (1 << 24);
  1336. /* Fall through */
  1337. case PCI_DEVICE_ID_JMICRON_JMB361:
  1338. case PCI_DEVICE_ID_JMICRON_JMB363:
  1339. case PCI_DEVICE_ID_JMICRON_JMB369:
  1340. /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
  1341. /* Set the class codes correctly and then direct IDE 0 */
  1342. conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
  1343. break;
  1344. case PCI_DEVICE_ID_JMICRON_JMB368:
  1345. /* The controller should be in single function IDE mode */
  1346. conf1 |= 0x00C00000; /* Set 22, 23 */
  1347. break;
  1348. }
  1349. pci_write_config_dword(pdev, 0x40, conf1);
  1350. pci_write_config_dword(pdev, 0x80, conf5);
  1351. /* Update pdev accordingly */
  1352. pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
  1353. pdev->hdr_type = hdr & 0x7f;
  1354. pdev->multifunction = !!(hdr & 0x80);
  1355. pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
  1356. pdev->class = class >> 8;
  1357. }
  1358. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1359. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1360. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1361. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1362. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1363. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1364. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1365. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1366. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1367. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
  1368. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
  1369. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
  1370. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
  1371. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
  1372. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
  1373. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
  1374. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
  1375. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
  1376. #endif
  1377. #ifdef CONFIG_X86_IO_APIC
  1378. static void __init quirk_alder_ioapic(struct pci_dev *pdev)
  1379. {
  1380. int i;
  1381. if ((pdev->class >> 8) != 0xff00)
  1382. return;
  1383. /* the first BAR is the location of the IO APIC...we must
  1384. * not touch this (and it's already covered by the fixmap), so
  1385. * forcibly insert it into the resource tree */
  1386. if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
  1387. insert_resource(&iomem_resource, &pdev->resource[0]);
  1388. /* The next five BARs all seem to be rubbish, so just clean
  1389. * them out */
  1390. for (i=1; i < 6; i++) {
  1391. memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
  1392. }
  1393. }
  1394. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
  1395. #endif
  1396. static void __devinit quirk_pcie_mch(struct pci_dev *pdev)
  1397. {
  1398. pci_msi_off(pdev);
  1399. pdev->no_msi = 1;
  1400. }
  1401. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
  1402. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
  1403. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
  1404. /*
  1405. * It's possible for the MSI to get corrupted if shpc and acpi
  1406. * are used together on certain PXH-based systems.
  1407. */
  1408. static void __devinit quirk_pcie_pxh(struct pci_dev *dev)
  1409. {
  1410. pci_msi_off(dev);
  1411. dev->no_msi = 1;
  1412. dev_warn(&dev->dev, "PXH quirk detected; SHPC device MSI disabled\n");
  1413. }
  1414. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
  1415. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
  1416. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
  1417. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
  1418. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
  1419. /*
  1420. * Some Intel PCI Express chipsets have trouble with downstream
  1421. * device power management.
  1422. */
  1423. static void quirk_intel_pcie_pm(struct pci_dev * dev)
  1424. {
  1425. pci_pm_d3_delay = 120;
  1426. dev->no_d1d2 = 1;
  1427. }
  1428. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
  1429. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
  1430. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
  1431. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
  1432. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
  1433. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
  1434. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
  1435. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
  1436. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
  1437. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
  1438. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
  1439. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
  1440. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
  1441. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
  1442. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
  1443. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
  1444. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
  1445. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
  1446. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
  1447. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
  1448. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
  1449. #ifdef CONFIG_X86_IO_APIC
  1450. /*
  1451. * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
  1452. * remap the original interrupt in the linux kernel to the boot interrupt, so
  1453. * that a PCI device's interrupt handler is installed on the boot interrupt
  1454. * line instead.
  1455. */
  1456. static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
  1457. {
  1458. if (noioapicquirk || noioapicreroute)
  1459. return;
  1460. dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
  1461. dev_info(&dev->dev, "rerouting interrupts for [%04x:%04x]\n",
  1462. dev->vendor, dev->device);
  1463. }
  1464. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1465. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1466. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1467. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1468. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1469. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1470. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1471. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1472. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
  1473. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
  1474. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
  1475. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
  1476. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
  1477. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
  1478. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
  1479. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
  1480. /*
  1481. * On some chipsets we can disable the generation of legacy INTx boot
  1482. * interrupts.
  1483. */
  1484. /*
  1485. * IO-APIC1 on 6300ESB generates boot interrupts, see intel order no
  1486. * 300641-004US, section 5.7.3.
  1487. */
  1488. #define INTEL_6300_IOAPIC_ABAR 0x40
  1489. #define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
  1490. static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
  1491. {
  1492. u16 pci_config_word;
  1493. if (noioapicquirk)
  1494. return;
  1495. pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR, &pci_config_word);
  1496. pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
  1497. pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR, pci_config_word);
  1498. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1499. dev->vendor, dev->device);
  1500. }
  1501. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1502. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10, quirk_disable_intel_boot_interrupt);
  1503. /*
  1504. * disable boot interrupts on HT-1000
  1505. */
  1506. #define BC_HT1000_FEATURE_REG 0x64
  1507. #define BC_HT1000_PIC_REGS_ENABLE (1<<0)
  1508. #define BC_HT1000_MAP_IDX 0xC00
  1509. #define BC_HT1000_MAP_DATA 0xC01
  1510. static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
  1511. {
  1512. u32 pci_config_dword;
  1513. u8 irq;
  1514. if (noioapicquirk)
  1515. return;
  1516. pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
  1517. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
  1518. BC_HT1000_PIC_REGS_ENABLE);
  1519. for (irq = 0x10; irq < 0x10 + 32; irq++) {
  1520. outb(irq, BC_HT1000_MAP_IDX);
  1521. outb(0x00, BC_HT1000_MAP_DATA);
  1522. }
  1523. pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
  1524. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1525. dev->vendor, dev->device);
  1526. }
  1527. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1528. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
  1529. /*
  1530. * disable boot interrupts on AMD and ATI chipsets
  1531. */
  1532. /*
  1533. * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
  1534. * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
  1535. * (due to an erratum).
  1536. */
  1537. #define AMD_813X_MISC 0x40
  1538. #define AMD_813X_NOIOAMODE (1<<0)
  1539. #define AMD_813X_REV_B1 0x12
  1540. #define AMD_813X_REV_B2 0x13
  1541. static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
  1542. {
  1543. u32 pci_config_dword;
  1544. if (noioapicquirk)
  1545. return;
  1546. if ((dev->revision == AMD_813X_REV_B1) ||
  1547. (dev->revision == AMD_813X_REV_B2))
  1548. return;
  1549. pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
  1550. pci_config_dword &= ~AMD_813X_NOIOAMODE;
  1551. pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
  1552. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1553. dev->vendor, dev->device);
  1554. }
  1555. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1556. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1557. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1558. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
  1559. #define AMD_8111_PCI_IRQ_ROUTING 0x56
  1560. static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
  1561. {
  1562. u16 pci_config_word;
  1563. if (noioapicquirk)
  1564. return;
  1565. pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
  1566. if (!pci_config_word) {
  1567. dev_info(&dev->dev, "boot interrupts on device [%04x:%04x] "
  1568. "already disabled\n", dev->vendor, dev->device);
  1569. return;
  1570. }
  1571. pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
  1572. dev_info(&dev->dev, "disabled boot interrupts on device [%04x:%04x]\n",
  1573. dev->vendor, dev->device);
  1574. }
  1575. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1576. DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
  1577. #endif /* CONFIG_X86_IO_APIC */
  1578. /*
  1579. * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
  1580. * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
  1581. * Re-allocate the region if needed...
  1582. */
  1583. static void __init quirk_tc86c001_ide(struct pci_dev *dev)
  1584. {
  1585. struct resource *r = &dev->resource[0];
  1586. if (r->start & 0x8) {
  1587. r->start = 0;
  1588. r->end = 0xf;
  1589. }
  1590. }
  1591. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
  1592. PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  1593. quirk_tc86c001_ide);
  1594. static void __devinit quirk_netmos(struct pci_dev *dev)
  1595. {
  1596. unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
  1597. unsigned int num_serial = dev->subsystem_device & 0xf;
  1598. /*
  1599. * These Netmos parts are multiport serial devices with optional
  1600. * parallel ports. Even when parallel ports are present, they
  1601. * are identified as class SERIAL, which means the serial driver
  1602. * will claim them. To prevent this, mark them as class OTHER.
  1603. * These combo devices should be claimed by parport_serial.
  1604. *
  1605. * The subdevice ID is of the form 0x00PS, where <P> is the number
  1606. * of parallel ports and <S> is the number of serial ports.
  1607. */
  1608. switch (dev->device) {
  1609. case PCI_DEVICE_ID_NETMOS_9835:
  1610. /* Well, this rule doesn't hold for the following 9835 device */
  1611. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  1612. dev->subsystem_device == 0x0299)
  1613. return;
  1614. case PCI_DEVICE_ID_NETMOS_9735:
  1615. case PCI_DEVICE_ID_NETMOS_9745:
  1616. case PCI_DEVICE_ID_NETMOS_9845:
  1617. case PCI_DEVICE_ID_NETMOS_9855:
  1618. if ((dev->class >> 8) == PCI_CLASS_COMMUNICATION_SERIAL &&
  1619. num_parallel) {
  1620. dev_info(&dev->dev, "Netmos %04x (%u parallel, "
  1621. "%u serial); changing class SERIAL to OTHER "
  1622. "(use parport_serial)\n",
  1623. dev->device, num_parallel, num_serial);
  1624. dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
  1625. (dev->class & 0xff);
  1626. }
  1627. }
  1628. }
  1629. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID, quirk_netmos);
  1630. static void __devinit quirk_e100_interrupt(struct pci_dev *dev)
  1631. {
  1632. u16 command, pmcsr;
  1633. u8 __iomem *csr;
  1634. u8 cmd_hi;
  1635. int pm;
  1636. switch (dev->device) {
  1637. /* PCI IDs taken from drivers/net/e100.c */
  1638. case 0x1029:
  1639. case 0x1030 ... 0x1034:
  1640. case 0x1038 ... 0x103E:
  1641. case 0x1050 ... 0x1057:
  1642. case 0x1059:
  1643. case 0x1064 ... 0x106B:
  1644. case 0x1091 ... 0x1095:
  1645. case 0x1209:
  1646. case 0x1229:
  1647. case 0x2449:
  1648. case 0x2459:
  1649. case 0x245D:
  1650. case 0x27DC:
  1651. break;
  1652. default:
  1653. return;
  1654. }
  1655. /*
  1656. * Some firmware hands off the e100 with interrupts enabled,
  1657. * which can cause a flood of interrupts if packets are
  1658. * received before the driver attaches to the device. So
  1659. * disable all e100 interrupts here. The driver will
  1660. * re-enable them when it's ready.
  1661. */
  1662. pci_read_config_word(dev, PCI_COMMAND, &command);
  1663. if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
  1664. return;
  1665. /*
  1666. * Check that the device is in the D0 power state. If it's not,
  1667. * there is no point to look any further.
  1668. */
  1669. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  1670. if (pm) {
  1671. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  1672. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
  1673. return;
  1674. }
  1675. /* Convert from PCI bus to resource space. */
  1676. csr = ioremap(pci_resource_start(dev, 0), 8);
  1677. if (!csr) {
  1678. dev_warn(&dev->dev, "Can't map e100 registers\n");
  1679. return;
  1680. }
  1681. cmd_hi = readb(csr + 3);
  1682. if (cmd_hi == 0) {
  1683. dev_warn(&dev->dev, "Firmware left e100 interrupts enabled; "
  1684. "disabling\n");
  1685. writeb(1, csr + 3);
  1686. }
  1687. iounmap(csr);
  1688. }
  1689. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID, quirk_e100_interrupt);
  1690. /*
  1691. * The 82575 and 82598 may experience data corruption issues when transitioning
  1692. * out of L0S. To prevent this we need to disable L0S on the pci-e link
  1693. */
  1694. static void __devinit quirk_disable_aspm_l0s(struct pci_dev *dev)
  1695. {
  1696. dev_info(&dev->dev, "Disabling L0s\n");
  1697. pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
  1698. }
  1699. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
  1700. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
  1701. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
  1702. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
  1703. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
  1704. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
  1705. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
  1706. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
  1707. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
  1708. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
  1709. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
  1710. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
  1711. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
  1712. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
  1713. static void __devinit fixup_rev1_53c810(struct pci_dev* dev)
  1714. {
  1715. /* rev 1 ncr53c810 chips don't set the class at all which means
  1716. * they don't get their resources remapped. Fix that here.
  1717. */
  1718. if (dev->class == PCI_CLASS_NOT_DEFINED) {
  1719. dev_info(&dev->dev, "NCR 53c810 rev 1 detected; setting PCI class\n");
  1720. dev->class = PCI_CLASS_STORAGE_SCSI;
  1721. }
  1722. }
  1723. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
  1724. /* Enable 1k I/O space granularity on the Intel P64H2 */
  1725. static void __devinit quirk_p64h2_1k_io(struct pci_dev *dev)
  1726. {
  1727. u16 en1k;
  1728. u8 io_base_lo, io_limit_lo;
  1729. unsigned long base, limit;
  1730. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1731. pci_read_config_word(dev, 0x40, &en1k);
  1732. if (en1k & 0x200) {
  1733. dev_info(&dev->dev, "Enable I/O Space to 1KB granularity\n");
  1734. pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
  1735. pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
  1736. base = (io_base_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1737. limit = (io_limit_lo & (PCI_IO_RANGE_MASK | 0x0c)) << 8;
  1738. if (base <= limit) {
  1739. res->start = base;
  1740. res->end = limit + 0x3ff;
  1741. }
  1742. }
  1743. }
  1744. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
  1745. /* Fix the IOBL_ADR for 1k I/O space granularity on the Intel P64H2
  1746. * The IOBL_ADR gets re-written to 4k boundaries in pci_setup_bridge()
  1747. * in drivers/pci/setup-bus.c
  1748. */
  1749. static void __devinit quirk_p64h2_1k_io_fix_iobl(struct pci_dev *dev)
  1750. {
  1751. u16 en1k, iobl_adr, iobl_adr_1k;
  1752. struct resource *res = dev->resource + PCI_BRIDGE_RESOURCES;
  1753. pci_read_config_word(dev, 0x40, &en1k);
  1754. if (en1k & 0x200) {
  1755. pci_read_config_word(dev, PCI_IO_BASE, &iobl_adr);
  1756. iobl_adr_1k = iobl_adr | (res->start >> 8) | (res->end & 0xfc00);
  1757. if (iobl_adr != iobl_adr_1k) {
  1758. dev_info(&dev->dev, "Fixing P64H2 IOBL_ADR from 0x%x to 0x%x for 1KB granularity\n",
  1759. iobl_adr,iobl_adr_1k);
  1760. pci_write_config_word(dev, PCI_IO_BASE, iobl_adr_1k);
  1761. }
  1762. }
  1763. }
  1764. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io_fix_iobl);
  1765. /* Under some circumstances, AER is not linked with extended capabilities.
  1766. * Force it to be linked by setting the corresponding control bit in the
  1767. * config space.
  1768. */
  1769. static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
  1770. {
  1771. uint8_t b;
  1772. if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
  1773. if (!(b & 0x20)) {
  1774. pci_write_config_byte(dev, 0xf41, b | 0x20);
  1775. dev_info(&dev->dev,
  1776. "Linking AER extended capability\n");
  1777. }
  1778. }
  1779. }
  1780. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1781. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1782. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1783. quirk_nvidia_ck804_pcie_aer_ext_cap);
  1784. static void __devinit quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
  1785. {
  1786. /*
  1787. * Disable PCI Bus Parking and PCI Master read caching on CX700
  1788. * which causes unspecified timing errors with a VT6212L on the PCI
  1789. * bus leading to USB2.0 packet loss.
  1790. *
  1791. * This quirk is only enabled if a second (on the external PCI bus)
  1792. * VT6212L is found -- the CX700 core itself also contains a USB
  1793. * host controller with the same PCI ID as the VT6212L.
  1794. */
  1795. /* Count VT6212L instances */
  1796. struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
  1797. PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
  1798. uint8_t b;
  1799. /* p should contain the first (internal) VT6212L -- see if we have
  1800. an external one by searching again */
  1801. p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
  1802. if (!p)
  1803. return;
  1804. pci_dev_put(p);
  1805. if (pci_read_config_byte(dev, 0x76, &b) == 0) {
  1806. if (b & 0x40) {
  1807. /* Turn off PCI Bus Parking */
  1808. pci_write_config_byte(dev, 0x76, b ^ 0x40);
  1809. dev_info(&dev->dev,
  1810. "Disabling VIA CX700 PCI parking\n");
  1811. }
  1812. }
  1813. if (pci_read_config_byte(dev, 0x72, &b) == 0) {
  1814. if (b != 0) {
  1815. /* Turn off PCI Master read caching */
  1816. pci_write_config_byte(dev, 0x72, 0x0);
  1817. /* Set PCI Master Bus time-out to "1x16 PCLK" */
  1818. pci_write_config_byte(dev, 0x75, 0x1);
  1819. /* Disable "Read FIFO Timer" */
  1820. pci_write_config_byte(dev, 0x77, 0x0);
  1821. dev_info(&dev->dev,
  1822. "Disabling VIA CX700 PCI caching\n");
  1823. }
  1824. }
  1825. }
  1826. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
  1827. /*
  1828. * For Broadcom 5706, 5708, 5709 rev. A nics, any read beyond the
  1829. * VPD end tag will hang the device. This problem was initially
  1830. * observed when a vpd entry was created in sysfs
  1831. * ('/sys/bus/pci/devices/<id>/vpd'). A read to this sysfs entry
  1832. * will dump 32k of data. Reading a full 32k will cause an access
  1833. * beyond the VPD end tag causing the device to hang. Once the device
  1834. * is hung, the bnx2 driver will not be able to reset the device.
  1835. * We believe that it is legal to read beyond the end tag and
  1836. * therefore the solution is to limit the read/write length.
  1837. */
  1838. static void __devinit quirk_brcm_570x_limit_vpd(struct pci_dev *dev)
  1839. {
  1840. /*
  1841. * Only disable the VPD capability for 5706, 5706S, 5708,
  1842. * 5708S and 5709 rev. A
  1843. */
  1844. if ((dev->device == PCI_DEVICE_ID_NX2_5706) ||
  1845. (dev->device == PCI_DEVICE_ID_NX2_5706S) ||
  1846. (dev->device == PCI_DEVICE_ID_NX2_5708) ||
  1847. (dev->device == PCI_DEVICE_ID_NX2_5708S) ||
  1848. ((dev->device == PCI_DEVICE_ID_NX2_5709) &&
  1849. (dev->revision & 0xf0) == 0x0)) {
  1850. if (dev->vpd)
  1851. dev->vpd->len = 0x80;
  1852. }
  1853. }
  1854. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1855. PCI_DEVICE_ID_NX2_5706,
  1856. quirk_brcm_570x_limit_vpd);
  1857. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1858. PCI_DEVICE_ID_NX2_5706S,
  1859. quirk_brcm_570x_limit_vpd);
  1860. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1861. PCI_DEVICE_ID_NX2_5708,
  1862. quirk_brcm_570x_limit_vpd);
  1863. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1864. PCI_DEVICE_ID_NX2_5708S,
  1865. quirk_brcm_570x_limit_vpd);
  1866. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1867. PCI_DEVICE_ID_NX2_5709,
  1868. quirk_brcm_570x_limit_vpd);
  1869. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  1870. PCI_DEVICE_ID_NX2_5709S,
  1871. quirk_brcm_570x_limit_vpd);
  1872. /* Originally in EDAC sources for i82875P:
  1873. * Intel tells BIOS developers to hide device 6 which
  1874. * configures the overflow device access containing
  1875. * the DRBs - this is where we expose device 6.
  1876. * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
  1877. */
  1878. static void __devinit quirk_unhide_mch_dev6(struct pci_dev *dev)
  1879. {
  1880. u8 reg;
  1881. if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
  1882. dev_info(&dev->dev, "Enabling MCH 'Overflow' Device\n");
  1883. pci_write_config_byte(dev, 0xF4, reg | 0x02);
  1884. }
  1885. }
  1886. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
  1887. quirk_unhide_mch_dev6);
  1888. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
  1889. quirk_unhide_mch_dev6);
  1890. #ifdef CONFIG_PCI_MSI
  1891. /* Some chipsets do not support MSI. We cannot easily rely on setting
  1892. * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually
  1893. * some other busses controlled by the chipset even if Linux is not
  1894. * aware of it. Instead of setting the flag on all busses in the
  1895. * machine, simply disable MSI globally.
  1896. */
  1897. static void __init quirk_disable_all_msi(struct pci_dev *dev)
  1898. {
  1899. pci_no_msi();
  1900. dev_warn(&dev->dev, "MSI quirk detected; MSI disabled\n");
  1901. }
  1902. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
  1903. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
  1904. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
  1905. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
  1906. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
  1907. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
  1908. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
  1909. /* Disable MSI on chipsets that are known to not support it */
  1910. static void __devinit quirk_disable_msi(struct pci_dev *dev)
  1911. {
  1912. if (dev->subordinate) {
  1913. dev_warn(&dev->dev, "MSI quirk detected; "
  1914. "subordinate MSI disabled\n");
  1915. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1916. }
  1917. }
  1918. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
  1919. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
  1920. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
  1921. /*
  1922. * The APC bridge device in AMD 780 family northbridges has some random
  1923. * OEM subsystem ID in its vendor ID register (erratum 18), so instead
  1924. * we use the possible vendor/device IDs of the host bridge for the
  1925. * declared quirk, and search for the APC bridge by slot number.
  1926. */
  1927. static void __devinit quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
  1928. {
  1929. struct pci_dev *apc_bridge;
  1930. apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
  1931. if (apc_bridge) {
  1932. if (apc_bridge->device == 0x9602)
  1933. quirk_disable_msi(apc_bridge);
  1934. pci_dev_put(apc_bridge);
  1935. }
  1936. }
  1937. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
  1938. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
  1939. /* Go through the list of Hypertransport capabilities and
  1940. * return 1 if a HT MSI capability is found and enabled */
  1941. static int __devinit msi_ht_cap_enabled(struct pci_dev *dev)
  1942. {
  1943. int pos, ttl = 48;
  1944. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1945. while (pos && ttl--) {
  1946. u8 flags;
  1947. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  1948. &flags) == 0)
  1949. {
  1950. dev_info(&dev->dev, "Found %s HT MSI Mapping\n",
  1951. flags & HT_MSI_FLAGS_ENABLE ?
  1952. "enabled" : "disabled");
  1953. return (flags & HT_MSI_FLAGS_ENABLE) != 0;
  1954. }
  1955. pos = pci_find_next_ht_capability(dev, pos,
  1956. HT_CAPTYPE_MSI_MAPPING);
  1957. }
  1958. return 0;
  1959. }
  1960. /* Check the hypertransport MSI mapping to know whether MSI is enabled or not */
  1961. static void __devinit quirk_msi_ht_cap(struct pci_dev *dev)
  1962. {
  1963. if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
  1964. dev_warn(&dev->dev, "MSI quirk detected; "
  1965. "subordinate MSI disabled\n");
  1966. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1967. }
  1968. }
  1969. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
  1970. quirk_msi_ht_cap);
  1971. /* The nVidia CK804 chipset may have 2 HT MSI mappings.
  1972. * MSI are supported if the MSI capability set in any of these mappings.
  1973. */
  1974. static void __devinit quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
  1975. {
  1976. struct pci_dev *pdev;
  1977. if (!dev->subordinate)
  1978. return;
  1979. /* check HT MSI cap on this chipset and the root one.
  1980. * a single one having MSI is enough to be sure that MSI are supported.
  1981. */
  1982. pdev = pci_get_slot(dev->bus, 0);
  1983. if (!pdev)
  1984. return;
  1985. if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
  1986. dev_warn(&dev->dev, "MSI quirk detected; "
  1987. "subordinate MSI disabled\n");
  1988. dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
  1989. }
  1990. pci_dev_put(pdev);
  1991. }
  1992. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
  1993. quirk_nvidia_ck804_msi_ht_cap);
  1994. /* Force enable MSI mapping capability on HT bridges */
  1995. static void __devinit ht_enable_msi_mapping(struct pci_dev *dev)
  1996. {
  1997. int pos, ttl = 48;
  1998. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  1999. while (pos && ttl--) {
  2000. u8 flags;
  2001. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2002. &flags) == 0) {
  2003. dev_info(&dev->dev, "Enabling HT MSI Mapping\n");
  2004. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2005. flags | HT_MSI_FLAGS_ENABLE);
  2006. }
  2007. pos = pci_find_next_ht_capability(dev, pos,
  2008. HT_CAPTYPE_MSI_MAPPING);
  2009. }
  2010. }
  2011. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
  2012. PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
  2013. ht_enable_msi_mapping);
  2014. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
  2015. ht_enable_msi_mapping);
  2016. /* The P5N32-SLI motherboards from Asus have a problem with msi
  2017. * for the MCP55 NIC. It is not yet determined whether the msi problem
  2018. * also affects other devices. As for now, turn off msi for this device.
  2019. */
  2020. static void __devinit nvenet_msi_disable(struct pci_dev *dev)
  2021. {
  2022. if (dmi_name_in_vendors("P5N32-SLI PREMIUM") ||
  2023. dmi_name_in_vendors("P5N32-E SLI")) {
  2024. dev_info(&dev->dev,
  2025. "Disabling msi for MCP55 NIC on P5N32-SLI\n");
  2026. dev->no_msi = 1;
  2027. }
  2028. }
  2029. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
  2030. PCI_DEVICE_ID_NVIDIA_NVENET_15,
  2031. nvenet_msi_disable);
  2032. static int __devinit ht_check_msi_mapping(struct pci_dev *dev)
  2033. {
  2034. int pos, ttl = 48;
  2035. int found = 0;
  2036. /* check if there is HT MSI cap or enabled on this device */
  2037. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2038. while (pos && ttl--) {
  2039. u8 flags;
  2040. if (found < 1)
  2041. found = 1;
  2042. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2043. &flags) == 0) {
  2044. if (flags & HT_MSI_FLAGS_ENABLE) {
  2045. if (found < 2) {
  2046. found = 2;
  2047. break;
  2048. }
  2049. }
  2050. }
  2051. pos = pci_find_next_ht_capability(dev, pos,
  2052. HT_CAPTYPE_MSI_MAPPING);
  2053. }
  2054. return found;
  2055. }
  2056. static int __devinit host_bridge_with_leaf(struct pci_dev *host_bridge)
  2057. {
  2058. struct pci_dev *dev;
  2059. int pos;
  2060. int i, dev_no;
  2061. int found = 0;
  2062. dev_no = host_bridge->devfn >> 3;
  2063. for (i = dev_no + 1; i < 0x20; i++) {
  2064. dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
  2065. if (!dev)
  2066. continue;
  2067. /* found next host bridge ?*/
  2068. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2069. if (pos != 0) {
  2070. pci_dev_put(dev);
  2071. break;
  2072. }
  2073. if (ht_check_msi_mapping(dev)) {
  2074. found = 1;
  2075. pci_dev_put(dev);
  2076. break;
  2077. }
  2078. pci_dev_put(dev);
  2079. }
  2080. return found;
  2081. }
  2082. #define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
  2083. #define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
  2084. static int __devinit is_end_of_ht_chain(struct pci_dev *dev)
  2085. {
  2086. int pos, ctrl_off;
  2087. int end = 0;
  2088. u16 flags, ctrl;
  2089. pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
  2090. if (!pos)
  2091. goto out;
  2092. pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
  2093. ctrl_off = ((flags >> 10) & 1) ?
  2094. PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
  2095. pci_read_config_word(dev, pos + ctrl_off, &ctrl);
  2096. if (ctrl & (1 << 6))
  2097. end = 1;
  2098. out:
  2099. return end;
  2100. }
  2101. static void __devinit nv_ht_enable_msi_mapping(struct pci_dev *dev)
  2102. {
  2103. struct pci_dev *host_bridge;
  2104. int pos;
  2105. int i, dev_no;
  2106. int found = 0;
  2107. dev_no = dev->devfn >> 3;
  2108. for (i = dev_no; i >= 0; i--) {
  2109. host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
  2110. if (!host_bridge)
  2111. continue;
  2112. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2113. if (pos != 0) {
  2114. found = 1;
  2115. break;
  2116. }
  2117. pci_dev_put(host_bridge);
  2118. }
  2119. if (!found)
  2120. return;
  2121. /* don't enable end_device/host_bridge with leaf directly here */
  2122. if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
  2123. host_bridge_with_leaf(host_bridge))
  2124. goto out;
  2125. /* root did that ! */
  2126. if (msi_ht_cap_enabled(host_bridge))
  2127. goto out;
  2128. ht_enable_msi_mapping(dev);
  2129. out:
  2130. pci_dev_put(host_bridge);
  2131. }
  2132. static void __devinit ht_disable_msi_mapping(struct pci_dev *dev)
  2133. {
  2134. int pos, ttl = 48;
  2135. pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
  2136. while (pos && ttl--) {
  2137. u8 flags;
  2138. if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
  2139. &flags) == 0) {
  2140. dev_info(&dev->dev, "Disabling HT MSI Mapping\n");
  2141. pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
  2142. flags & ~HT_MSI_FLAGS_ENABLE);
  2143. }
  2144. pos = pci_find_next_ht_capability(dev, pos,
  2145. HT_CAPTYPE_MSI_MAPPING);
  2146. }
  2147. }
  2148. static void __devinit __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
  2149. {
  2150. struct pci_dev *host_bridge;
  2151. int pos;
  2152. int found;
  2153. if (!pci_msi_enabled())
  2154. return;
  2155. /* check if there is HT MSI cap or enabled on this device */
  2156. found = ht_check_msi_mapping(dev);
  2157. /* no HT MSI CAP */
  2158. if (found == 0)
  2159. return;
  2160. /*
  2161. * HT MSI mapping should be disabled on devices that are below
  2162. * a non-Hypertransport host bridge. Locate the host bridge...
  2163. */
  2164. host_bridge = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  2165. if (host_bridge == NULL) {
  2166. dev_warn(&dev->dev,
  2167. "nv_msi_ht_cap_quirk didn't locate host bridge\n");
  2168. return;
  2169. }
  2170. pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
  2171. if (pos != 0) {
  2172. /* Host bridge is to HT */
  2173. if (found == 1) {
  2174. /* it is not enabled, try to enable it */
  2175. if (all)
  2176. ht_enable_msi_mapping(dev);
  2177. else
  2178. nv_ht_enable_msi_mapping(dev);
  2179. }
  2180. return;
  2181. }
  2182. /* HT MSI is not enabled */
  2183. if (found == 1)
  2184. return;
  2185. /* Host bridge is not to HT, disable HT MSI mapping on this device */
  2186. ht_disable_msi_mapping(dev);
  2187. }
  2188. static void __devinit nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
  2189. {
  2190. return __nv_msi_ht_cap_quirk(dev, 1);
  2191. }
  2192. static void __devinit nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
  2193. {
  2194. return __nv_msi_ht_cap_quirk(dev, 0);
  2195. }
  2196. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2197. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
  2198. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2199. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
  2200. static void __devinit quirk_msi_intx_disable_bug(struct pci_dev *dev)
  2201. {
  2202. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2203. }
  2204. static void __devinit quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
  2205. {
  2206. struct pci_dev *p;
  2207. /* SB700 MSI issue will be fixed at HW level from revision A21,
  2208. * we need check PCI REVISION ID of SMBus controller to get SB700
  2209. * revision.
  2210. */
  2211. p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
  2212. NULL);
  2213. if (!p)
  2214. return;
  2215. if ((p->revision < 0x3B) && (p->revision >= 0x30))
  2216. dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
  2217. pci_dev_put(p);
  2218. }
  2219. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2220. PCI_DEVICE_ID_TIGON3_5780,
  2221. quirk_msi_intx_disable_bug);
  2222. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2223. PCI_DEVICE_ID_TIGON3_5780S,
  2224. quirk_msi_intx_disable_bug);
  2225. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2226. PCI_DEVICE_ID_TIGON3_5714,
  2227. quirk_msi_intx_disable_bug);
  2228. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2229. PCI_DEVICE_ID_TIGON3_5714S,
  2230. quirk_msi_intx_disable_bug);
  2231. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2232. PCI_DEVICE_ID_TIGON3_5715,
  2233. quirk_msi_intx_disable_bug);
  2234. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
  2235. PCI_DEVICE_ID_TIGON3_5715S,
  2236. quirk_msi_intx_disable_bug);
  2237. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
  2238. quirk_msi_intx_disable_ati_bug);
  2239. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
  2240. quirk_msi_intx_disable_ati_bug);
  2241. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
  2242. quirk_msi_intx_disable_ati_bug);
  2243. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
  2244. quirk_msi_intx_disable_ati_bug);
  2245. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
  2246. quirk_msi_intx_disable_ati_bug);
  2247. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
  2248. quirk_msi_intx_disable_bug);
  2249. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
  2250. quirk_msi_intx_disable_bug);
  2251. DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
  2252. quirk_msi_intx_disable_bug);
  2253. #endif /* CONFIG_PCI_MSI */
  2254. #ifdef CONFIG_PCI_IOV
  2255. /*
  2256. * For Intel 82576 SR-IOV NIC, if BIOS doesn't allocate resources for the
  2257. * SR-IOV BARs, zero the Flash BAR and program the SR-IOV BARs to use the
  2258. * old Flash Memory Space.
  2259. */
  2260. static void __devinit quirk_i82576_sriov(struct pci_dev *dev)
  2261. {
  2262. int pos, flags;
  2263. u32 bar, start, size;
  2264. if (PAGE_SIZE > 0x10000)
  2265. return;
  2266. flags = pci_resource_flags(dev, 0);
  2267. if ((flags & PCI_BASE_ADDRESS_SPACE) !=
  2268. PCI_BASE_ADDRESS_SPACE_MEMORY ||
  2269. (flags & PCI_BASE_ADDRESS_MEM_TYPE_MASK) !=
  2270. PCI_BASE_ADDRESS_MEM_TYPE_32)
  2271. return;
  2272. pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_SRIOV);
  2273. if (!pos)
  2274. return;
  2275. pci_read_config_dword(dev, pos + PCI_SRIOV_BAR, &bar);
  2276. if (bar & PCI_BASE_ADDRESS_MEM_MASK)
  2277. return;
  2278. start = pci_resource_start(dev, 1);
  2279. size = pci_resource_len(dev, 1);
  2280. if (!start || size != 0x400000 || start & (size - 1))
  2281. return;
  2282. pci_resource_flags(dev, 1) = 0;
  2283. pci_write_config_dword(dev, PCI_BASE_ADDRESS_1, 0);
  2284. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR, start);
  2285. pci_write_config_dword(dev, pos + PCI_SRIOV_BAR + 12, start + size / 2);
  2286. dev_info(&dev->dev, "use Flash Memory Space for SR-IOV BARs\n");
  2287. }
  2288. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10c9, quirk_i82576_sriov);
  2289. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e6, quirk_i82576_sriov);
  2290. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e7, quirk_i82576_sriov);
  2291. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x10e8, quirk_i82576_sriov);
  2292. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150a, quirk_i82576_sriov);
  2293. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x150d, quirk_i82576_sriov);
  2294. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1518, quirk_i82576_sriov);
  2295. #endif /* CONFIG_PCI_IOV */
  2296. /* Allow manual resource allocation for PCI hotplug bridges
  2297. * via pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For
  2298. * some PCI-PCI hotplug bridges, like PLX 6254 (former HINT HB6),
  2299. * kernel fails to allocate resources when hotplug device is
  2300. * inserted and PCI bus is rescanned.
  2301. */
  2302. static void __devinit quirk_hotplug_bridge(struct pci_dev *dev)
  2303. {
  2304. dev->is_hotplug_bridge = 1;
  2305. }
  2306. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
  2307. /*
  2308. * This is a quirk for the Ricoh MMC controller found as a part of
  2309. * some mulifunction chips.
  2310. * This is very similiar and based on the ricoh_mmc driver written by
  2311. * Philip Langdale. Thank you for these magic sequences.
  2312. *
  2313. * These chips implement the four main memory card controllers (SD, MMC, MS, xD)
  2314. * and one or both of cardbus or firewire.
  2315. *
  2316. * It happens that they implement SD and MMC
  2317. * support as separate controllers (and PCI functions). The linux SDHCI
  2318. * driver supports MMC cards but the chip detects MMC cards in hardware
  2319. * and directs them to the MMC controller - so the SDHCI driver never sees
  2320. * them.
  2321. *
  2322. * To get around this, we must disable the useless MMC controller.
  2323. * At that point, the SDHCI controller will start seeing them
  2324. * It seems to be the case that the relevant PCI registers to deactivate the
  2325. * MMC controller live on PCI function 0, which might be the cardbus controller
  2326. * or the firewire controller, depending on the particular chip in question
  2327. *
  2328. * This has to be done early, because as soon as we disable the MMC controller
  2329. * other pci functions shift up one level, e.g. function #2 becomes function
  2330. * #1, and this will confuse the pci core.
  2331. */
  2332. #ifdef CONFIG_MMC_RICOH_MMC
  2333. static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
  2334. {
  2335. /* disable via cardbus interface */
  2336. u8 write_enable;
  2337. u8 write_target;
  2338. u8 disable;
  2339. /* disable must be done via function #0 */
  2340. if (PCI_FUNC(dev->devfn))
  2341. return;
  2342. pci_read_config_byte(dev, 0xB7, &disable);
  2343. if (disable & 0x02)
  2344. return;
  2345. pci_read_config_byte(dev, 0x8E, &write_enable);
  2346. pci_write_config_byte(dev, 0x8E, 0xAA);
  2347. pci_read_config_byte(dev, 0x8D, &write_target);
  2348. pci_write_config_byte(dev, 0x8D, 0xB7);
  2349. pci_write_config_byte(dev, 0xB7, disable | 0x02);
  2350. pci_write_config_byte(dev, 0x8E, write_enable);
  2351. pci_write_config_byte(dev, 0x8D, write_target);
  2352. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via cardbus function)\n");
  2353. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2354. }
  2355. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2356. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
  2357. static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
  2358. {
  2359. /* disable via firewire interface */
  2360. u8 write_enable;
  2361. u8 disable;
  2362. /* disable must be done via function #0 */
  2363. if (PCI_FUNC(dev->devfn))
  2364. return;
  2365. pci_read_config_byte(dev, 0xCB, &disable);
  2366. if (disable & 0x02)
  2367. return;
  2368. pci_read_config_byte(dev, 0xCA, &write_enable);
  2369. pci_write_config_byte(dev, 0xCA, 0x57);
  2370. pci_write_config_byte(dev, 0xCB, disable | 0x02);
  2371. pci_write_config_byte(dev, 0xCA, write_enable);
  2372. dev_notice(&dev->dev, "proprietary Ricoh MMC controller disabled (via firewire function)\n");
  2373. dev_notice(&dev->dev, "MMC cards are now supported by standard SDHCI controller\n");
  2374. }
  2375. DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2376. DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
  2377. #endif /*CONFIG_MMC_RICOH_MMC*/
  2378. static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
  2379. struct pci_fixup *end)
  2380. {
  2381. while (f < end) {
  2382. if ((f->vendor == dev->vendor || f->vendor == (u16) PCI_ANY_ID) &&
  2383. (f->device == dev->device || f->device == (u16) PCI_ANY_ID)) {
  2384. dev_dbg(&dev->dev, "calling %pF\n", f->hook);
  2385. f->hook(dev);
  2386. }
  2387. f++;
  2388. }
  2389. }
  2390. extern struct pci_fixup __start_pci_fixups_early[];
  2391. extern struct pci_fixup __end_pci_fixups_early[];
  2392. extern struct pci_fixup __start_pci_fixups_header[];
  2393. extern struct pci_fixup __end_pci_fixups_header[];
  2394. extern struct pci_fixup __start_pci_fixups_final[];
  2395. extern struct pci_fixup __end_pci_fixups_final[];
  2396. extern struct pci_fixup __start_pci_fixups_enable[];
  2397. extern struct pci_fixup __end_pci_fixups_enable[];
  2398. extern struct pci_fixup __start_pci_fixups_resume[];
  2399. extern struct pci_fixup __end_pci_fixups_resume[];
  2400. extern struct pci_fixup __start_pci_fixups_resume_early[];
  2401. extern struct pci_fixup __end_pci_fixups_resume_early[];
  2402. extern struct pci_fixup __start_pci_fixups_suspend[];
  2403. extern struct pci_fixup __end_pci_fixups_suspend[];
  2404. void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
  2405. {
  2406. struct pci_fixup *start, *end;
  2407. switch(pass) {
  2408. case pci_fixup_early:
  2409. start = __start_pci_fixups_early;
  2410. end = __end_pci_fixups_early;
  2411. break;
  2412. case pci_fixup_header:
  2413. start = __start_pci_fixups_header;
  2414. end = __end_pci_fixups_header;
  2415. break;
  2416. case pci_fixup_final:
  2417. start = __start_pci_fixups_final;
  2418. end = __end_pci_fixups_final;
  2419. break;
  2420. case pci_fixup_enable:
  2421. start = __start_pci_fixups_enable;
  2422. end = __end_pci_fixups_enable;
  2423. break;
  2424. case pci_fixup_resume:
  2425. start = __start_pci_fixups_resume;
  2426. end = __end_pci_fixups_resume;
  2427. break;
  2428. case pci_fixup_resume_early:
  2429. start = __start_pci_fixups_resume_early;
  2430. end = __end_pci_fixups_resume_early;
  2431. break;
  2432. case pci_fixup_suspend:
  2433. start = __start_pci_fixups_suspend;
  2434. end = __end_pci_fixups_suspend;
  2435. break;
  2436. default:
  2437. /* stupid compiler warning, you would think with an enum... */
  2438. return;
  2439. }
  2440. pci_do_fixups(dev, start, end);
  2441. }
  2442. EXPORT_SYMBOL(pci_fixup_device);
  2443. static int __init pci_apply_final_quirks(void)
  2444. {
  2445. struct pci_dev *dev = NULL;
  2446. u8 cls = 0;
  2447. u8 tmp;
  2448. if (pci_cache_line_size)
  2449. printk(KERN_DEBUG "PCI: CLS %u bytes\n",
  2450. pci_cache_line_size << 2);
  2451. for_each_pci_dev(dev) {
  2452. pci_fixup_device(pci_fixup_final, dev);
  2453. /*
  2454. * If arch hasn't set it explicitly yet, use the CLS
  2455. * value shared by all PCI devices. If there's a
  2456. * mismatch, fall back to the default value.
  2457. */
  2458. if (!pci_cache_line_size) {
  2459. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
  2460. if (!cls)
  2461. cls = tmp;
  2462. if (!tmp || cls == tmp)
  2463. continue;
  2464. printk(KERN_DEBUG "PCI: CLS mismatch (%u != %u), "
  2465. "using %u bytes\n", cls << 2, tmp << 2,
  2466. pci_dfl_cache_line_size << 2);
  2467. pci_cache_line_size = pci_dfl_cache_line_size;
  2468. }
  2469. }
  2470. if (!pci_cache_line_size) {
  2471. printk(KERN_DEBUG "PCI: CLS %u bytes, default %u\n",
  2472. cls << 2, pci_dfl_cache_line_size << 2);
  2473. pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
  2474. }
  2475. return 0;
  2476. }
  2477. fs_initcall_sync(pci_apply_final_quirks);
  2478. /*
  2479. * Followings are device-specific reset methods which can be used to
  2480. * reset a single function if other methods (e.g. FLR, PM D0->D3) are
  2481. * not available.
  2482. */
  2483. static int reset_intel_generic_dev(struct pci_dev *dev, int probe)
  2484. {
  2485. int pos;
  2486. /* only implement PCI_CLASS_SERIAL_USB at present */
  2487. if (dev->class == PCI_CLASS_SERIAL_USB) {
  2488. pos = pci_find_capability(dev, PCI_CAP_ID_VNDR);
  2489. if (!pos)
  2490. return -ENOTTY;
  2491. if (probe)
  2492. return 0;
  2493. pci_write_config_byte(dev, pos + 0x4, 1);
  2494. msleep(100);
  2495. return 0;
  2496. } else {
  2497. return -ENOTTY;
  2498. }
  2499. }
  2500. static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
  2501. {
  2502. int pos;
  2503. pos = pci_find_capability(dev, PCI_CAP_ID_EXP);
  2504. if (!pos)
  2505. return -ENOTTY;
  2506. if (probe)
  2507. return 0;
  2508. pci_write_config_word(dev, pos + PCI_EXP_DEVCTL,
  2509. PCI_EXP_DEVCTL_BCR_FLR);
  2510. msleep(100);
  2511. return 0;
  2512. }
  2513. #define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
  2514. static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
  2515. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
  2516. reset_intel_82599_sfp_virtfn },
  2517. { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
  2518. reset_intel_generic_dev },
  2519. { 0 }
  2520. };
  2521. int pci_dev_specific_reset(struct pci_dev *dev, int probe)
  2522. {
  2523. const struct pci_dev_reset_methods *i;
  2524. for (i = pci_dev_reset_methods; i->reset; i++) {
  2525. if ((i->vendor == dev->vendor ||
  2526. i->vendor == (u16)PCI_ANY_ID) &&
  2527. (i->device == dev->device ||
  2528. i->device == (u16)PCI_ANY_ID))
  2529. return i->reset(dev, probe);
  2530. }
  2531. return -ENOTTY;
  2532. }