max8925-core.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686
  1. /*
  2. * Base driver for Maxim MAX8925
  3. *
  4. * Copyright (C) 2009-2010 Marvell International Ltd.
  5. * Haojian Zhuang <haojian.zhuang@marvell.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/i2c.h>
  14. #include <linux/irq.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/mfd/core.h>
  18. #include <linux/mfd/max8925.h>
  19. static struct resource backlight_resources[] = {
  20. {
  21. .name = "max8925-backlight",
  22. .start = MAX8925_WLED_MODE_CNTL,
  23. .end = MAX8925_WLED_CNTL,
  24. .flags = IORESOURCE_IO,
  25. },
  26. };
  27. static struct mfd_cell backlight_devs[] = {
  28. {
  29. .name = "max8925-backlight",
  30. .num_resources = 1,
  31. .resources = &backlight_resources[0],
  32. .id = -1,
  33. },
  34. };
  35. static struct resource touch_resources[] = {
  36. {
  37. .name = "max8925-tsc",
  38. .start = MAX8925_TSC_IRQ,
  39. .end = MAX8925_ADC_RES_END,
  40. .flags = IORESOURCE_IO,
  41. },
  42. };
  43. static struct mfd_cell touch_devs[] = {
  44. {
  45. .name = "max8925-touch",
  46. .num_resources = 1,
  47. .resources = &touch_resources[0],
  48. .id = -1,
  49. },
  50. };
  51. static struct resource power_supply_resources[] = {
  52. {
  53. .name = "max8925-power",
  54. .start = MAX8925_CHG_IRQ1,
  55. .end = MAX8925_CHG_IRQ1_MASK,
  56. .flags = IORESOURCE_IO,
  57. },
  58. };
  59. static struct mfd_cell power_devs[] = {
  60. {
  61. .name = "max8925-power",
  62. .num_resources = 1,
  63. .resources = &power_supply_resources[0],
  64. .id = -1,
  65. },
  66. };
  67. static struct resource rtc_resources[] = {
  68. {
  69. .name = "max8925-rtc",
  70. .start = MAX8925_RTC_IRQ,
  71. .end = MAX8925_RTC_IRQ_MASK,
  72. .flags = IORESOURCE_IO,
  73. },
  74. };
  75. static struct mfd_cell rtc_devs[] = {
  76. {
  77. .name = "max8925-rtc",
  78. .num_resources = 1,
  79. .resources = &rtc_resources[0],
  80. .id = -1,
  81. },
  82. };
  83. static struct resource onkey_resources[] = {
  84. {
  85. .name = "max8925-onkey",
  86. .start = MAX8925_IRQ_GPM_SW_3SEC,
  87. .end = MAX8925_IRQ_GPM_SW_3SEC,
  88. .flags = IORESOURCE_IRQ,
  89. },
  90. };
  91. static struct mfd_cell onkey_devs[] = {
  92. {
  93. .name = "max8925-onkey",
  94. .num_resources = 1,
  95. .resources = &onkey_resources[0],
  96. .id = -1,
  97. },
  98. };
  99. #define MAX8925_REG_RESOURCE(_start, _end) \
  100. { \
  101. .start = MAX8925_##_start, \
  102. .end = MAX8925_##_end, \
  103. .flags = IORESOURCE_IO, \
  104. }
  105. static struct resource regulator_resources[] = {
  106. MAX8925_REG_RESOURCE(SDCTL1, SDCTL1),
  107. MAX8925_REG_RESOURCE(SDCTL2, SDCTL2),
  108. MAX8925_REG_RESOURCE(SDCTL3, SDCTL3),
  109. MAX8925_REG_RESOURCE(LDOCTL1, LDOCTL1),
  110. MAX8925_REG_RESOURCE(LDOCTL2, LDOCTL2),
  111. MAX8925_REG_RESOURCE(LDOCTL3, LDOCTL3),
  112. MAX8925_REG_RESOURCE(LDOCTL4, LDOCTL4),
  113. MAX8925_REG_RESOURCE(LDOCTL5, LDOCTL5),
  114. MAX8925_REG_RESOURCE(LDOCTL6, LDOCTL6),
  115. MAX8925_REG_RESOURCE(LDOCTL7, LDOCTL7),
  116. MAX8925_REG_RESOURCE(LDOCTL8, LDOCTL8),
  117. MAX8925_REG_RESOURCE(LDOCTL9, LDOCTL9),
  118. MAX8925_REG_RESOURCE(LDOCTL10, LDOCTL10),
  119. MAX8925_REG_RESOURCE(LDOCTL11, LDOCTL11),
  120. MAX8925_REG_RESOURCE(LDOCTL12, LDOCTL12),
  121. MAX8925_REG_RESOURCE(LDOCTL13, LDOCTL13),
  122. MAX8925_REG_RESOURCE(LDOCTL14, LDOCTL14),
  123. MAX8925_REG_RESOURCE(LDOCTL15, LDOCTL15),
  124. MAX8925_REG_RESOURCE(LDOCTL16, LDOCTL16),
  125. MAX8925_REG_RESOURCE(LDOCTL17, LDOCTL17),
  126. MAX8925_REG_RESOURCE(LDOCTL18, LDOCTL18),
  127. MAX8925_REG_RESOURCE(LDOCTL19, LDOCTL19),
  128. MAX8925_REG_RESOURCE(LDOCTL20, LDOCTL20),
  129. };
  130. #define MAX8925_REG_DEVS(_id) \
  131. { \
  132. .name = "max8925-regulator", \
  133. .num_resources = 1, \
  134. .resources = &regulator_resources[MAX8925_ID_##_id], \
  135. .id = MAX8925_ID_##_id, \
  136. }
  137. static struct mfd_cell regulator_devs[] = {
  138. MAX8925_REG_DEVS(SD1),
  139. MAX8925_REG_DEVS(SD2),
  140. MAX8925_REG_DEVS(SD3),
  141. MAX8925_REG_DEVS(LDO1),
  142. MAX8925_REG_DEVS(LDO2),
  143. MAX8925_REG_DEVS(LDO3),
  144. MAX8925_REG_DEVS(LDO4),
  145. MAX8925_REG_DEVS(LDO5),
  146. MAX8925_REG_DEVS(LDO6),
  147. MAX8925_REG_DEVS(LDO7),
  148. MAX8925_REG_DEVS(LDO8),
  149. MAX8925_REG_DEVS(LDO9),
  150. MAX8925_REG_DEVS(LDO10),
  151. MAX8925_REG_DEVS(LDO11),
  152. MAX8925_REG_DEVS(LDO12),
  153. MAX8925_REG_DEVS(LDO13),
  154. MAX8925_REG_DEVS(LDO14),
  155. MAX8925_REG_DEVS(LDO15),
  156. MAX8925_REG_DEVS(LDO16),
  157. MAX8925_REG_DEVS(LDO17),
  158. MAX8925_REG_DEVS(LDO18),
  159. MAX8925_REG_DEVS(LDO19),
  160. MAX8925_REG_DEVS(LDO20),
  161. };
  162. enum {
  163. FLAGS_ADC = 1, /* register in ADC component */
  164. FLAGS_RTC, /* register in RTC component */
  165. };
  166. struct max8925_irq_data {
  167. int reg;
  168. int mask_reg;
  169. int enable; /* enable or not */
  170. int offs; /* bit offset in mask register */
  171. int flags;
  172. int tsc_irq;
  173. };
  174. static struct max8925_irq_data max8925_irqs[] = {
  175. [MAX8925_IRQ_VCHG_DC_OVP] = {
  176. .reg = MAX8925_CHG_IRQ1,
  177. .mask_reg = MAX8925_CHG_IRQ1_MASK,
  178. .offs = 1 << 0,
  179. },
  180. [MAX8925_IRQ_VCHG_DC_F] = {
  181. .reg = MAX8925_CHG_IRQ1,
  182. .mask_reg = MAX8925_CHG_IRQ1_MASK,
  183. .offs = 1 << 1,
  184. },
  185. [MAX8925_IRQ_VCHG_DC_R] = {
  186. .reg = MAX8925_CHG_IRQ1,
  187. .mask_reg = MAX8925_CHG_IRQ1_MASK,
  188. .offs = 1 << 2,
  189. },
  190. [MAX8925_IRQ_VCHG_USB_OVP] = {
  191. .reg = MAX8925_CHG_IRQ1,
  192. .mask_reg = MAX8925_CHG_IRQ1_MASK,
  193. .offs = 1 << 3,
  194. },
  195. [MAX8925_IRQ_VCHG_USB_F] = {
  196. .reg = MAX8925_CHG_IRQ1,
  197. .mask_reg = MAX8925_CHG_IRQ1_MASK,
  198. .offs = 1 << 4,
  199. },
  200. [MAX8925_IRQ_VCHG_USB_R] = {
  201. .reg = MAX8925_CHG_IRQ1,
  202. .mask_reg = MAX8925_CHG_IRQ1_MASK,
  203. .offs = 1 << 5,
  204. },
  205. [MAX8925_IRQ_VCHG_THM_OK_R] = {
  206. .reg = MAX8925_CHG_IRQ2,
  207. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  208. .offs = 1 << 0,
  209. },
  210. [MAX8925_IRQ_VCHG_THM_OK_F] = {
  211. .reg = MAX8925_CHG_IRQ2,
  212. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  213. .offs = 1 << 1,
  214. },
  215. [MAX8925_IRQ_VCHG_SYSLOW_F] = {
  216. .reg = MAX8925_CHG_IRQ2,
  217. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  218. .offs = 1 << 2,
  219. },
  220. [MAX8925_IRQ_VCHG_SYSLOW_R] = {
  221. .reg = MAX8925_CHG_IRQ2,
  222. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  223. .offs = 1 << 3,
  224. },
  225. [MAX8925_IRQ_VCHG_RST] = {
  226. .reg = MAX8925_CHG_IRQ2,
  227. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  228. .offs = 1 << 4,
  229. },
  230. [MAX8925_IRQ_VCHG_DONE] = {
  231. .reg = MAX8925_CHG_IRQ2,
  232. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  233. .offs = 1 << 5,
  234. },
  235. [MAX8925_IRQ_VCHG_TOPOFF] = {
  236. .reg = MAX8925_CHG_IRQ2,
  237. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  238. .offs = 1 << 6,
  239. },
  240. [MAX8925_IRQ_VCHG_TMR_FAULT] = {
  241. .reg = MAX8925_CHG_IRQ2,
  242. .mask_reg = MAX8925_CHG_IRQ2_MASK,
  243. .offs = 1 << 7,
  244. },
  245. [MAX8925_IRQ_GPM_RSTIN] = {
  246. .reg = MAX8925_ON_OFF_IRQ1,
  247. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  248. .offs = 1 << 0,
  249. },
  250. [MAX8925_IRQ_GPM_MPL] = {
  251. .reg = MAX8925_ON_OFF_IRQ1,
  252. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  253. .offs = 1 << 1,
  254. },
  255. [MAX8925_IRQ_GPM_SW_3SEC] = {
  256. .reg = MAX8925_ON_OFF_IRQ1,
  257. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  258. .offs = 1 << 2,
  259. },
  260. [MAX8925_IRQ_GPM_EXTON_F] = {
  261. .reg = MAX8925_ON_OFF_IRQ1,
  262. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  263. .offs = 1 << 3,
  264. },
  265. [MAX8925_IRQ_GPM_EXTON_R] = {
  266. .reg = MAX8925_ON_OFF_IRQ1,
  267. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  268. .offs = 1 << 4,
  269. },
  270. [MAX8925_IRQ_GPM_SW_1SEC] = {
  271. .reg = MAX8925_ON_OFF_IRQ1,
  272. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  273. .offs = 1 << 5,
  274. },
  275. [MAX8925_IRQ_GPM_SW_F] = {
  276. .reg = MAX8925_ON_OFF_IRQ1,
  277. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  278. .offs = 1 << 6,
  279. },
  280. [MAX8925_IRQ_GPM_SW_R] = {
  281. .reg = MAX8925_ON_OFF_IRQ1,
  282. .mask_reg = MAX8925_ON_OFF_IRQ1_MASK,
  283. .offs = 1 << 7,
  284. },
  285. [MAX8925_IRQ_GPM_SYSCKEN_F] = {
  286. .reg = MAX8925_ON_OFF_IRQ2,
  287. .mask_reg = MAX8925_ON_OFF_IRQ2_MASK,
  288. .offs = 1 << 0,
  289. },
  290. [MAX8925_IRQ_GPM_SYSCKEN_R] = {
  291. .reg = MAX8925_ON_OFF_IRQ2,
  292. .mask_reg = MAX8925_ON_OFF_IRQ2_MASK,
  293. .offs = 1 << 1,
  294. },
  295. [MAX8925_IRQ_RTC_ALARM1] = {
  296. .reg = MAX8925_RTC_IRQ,
  297. .mask_reg = MAX8925_RTC_IRQ_MASK,
  298. .offs = 1 << 2,
  299. .flags = FLAGS_RTC,
  300. },
  301. [MAX8925_IRQ_RTC_ALARM0] = {
  302. .reg = MAX8925_RTC_IRQ,
  303. .mask_reg = MAX8925_RTC_IRQ_MASK,
  304. .offs = 1 << 3,
  305. .flags = FLAGS_RTC,
  306. },
  307. [MAX8925_IRQ_TSC_STICK] = {
  308. .reg = MAX8925_TSC_IRQ,
  309. .mask_reg = MAX8925_TSC_IRQ_MASK,
  310. .offs = 1 << 0,
  311. .flags = FLAGS_ADC,
  312. .tsc_irq = 1,
  313. },
  314. [MAX8925_IRQ_TSC_NSTICK] = {
  315. .reg = MAX8925_TSC_IRQ,
  316. .mask_reg = MAX8925_TSC_IRQ_MASK,
  317. .offs = 1 << 1,
  318. .flags = FLAGS_ADC,
  319. .tsc_irq = 1,
  320. },
  321. };
  322. static inline struct max8925_irq_data *irq_to_max8925(struct max8925_chip *chip,
  323. int irq)
  324. {
  325. return &max8925_irqs[irq - chip->irq_base];
  326. }
  327. static irqreturn_t max8925_irq(int irq, void *data)
  328. {
  329. struct max8925_chip *chip = data;
  330. struct max8925_irq_data *irq_data;
  331. struct i2c_client *i2c;
  332. int read_reg = -1, value = 0;
  333. int i;
  334. for (i = 0; i < ARRAY_SIZE(max8925_irqs); i++) {
  335. irq_data = &max8925_irqs[i];
  336. /* TSC IRQ should be serviced in max8925_tsc_irq() */
  337. if (irq_data->tsc_irq)
  338. continue;
  339. if (irq_data->flags == FLAGS_RTC)
  340. i2c = chip->rtc;
  341. else if (irq_data->flags == FLAGS_ADC)
  342. i2c = chip->adc;
  343. else
  344. i2c = chip->i2c;
  345. if (read_reg != irq_data->reg) {
  346. read_reg = irq_data->reg;
  347. value = max8925_reg_read(i2c, irq_data->reg);
  348. }
  349. if (value & irq_data->enable)
  350. handle_nested_irq(chip->irq_base + i);
  351. }
  352. return IRQ_HANDLED;
  353. }
  354. static irqreturn_t max8925_tsc_irq(int irq, void *data)
  355. {
  356. struct max8925_chip *chip = data;
  357. struct max8925_irq_data *irq_data;
  358. struct i2c_client *i2c;
  359. int read_reg = -1, value = 0;
  360. int i;
  361. for (i = 0; i < ARRAY_SIZE(max8925_irqs); i++) {
  362. irq_data = &max8925_irqs[i];
  363. /* non TSC IRQ should be serviced in max8925_irq() */
  364. if (!irq_data->tsc_irq)
  365. continue;
  366. if (irq_data->flags == FLAGS_RTC)
  367. i2c = chip->rtc;
  368. else if (irq_data->flags == FLAGS_ADC)
  369. i2c = chip->adc;
  370. else
  371. i2c = chip->i2c;
  372. if (read_reg != irq_data->reg) {
  373. read_reg = irq_data->reg;
  374. value = max8925_reg_read(i2c, irq_data->reg);
  375. }
  376. if (value & irq_data->enable)
  377. handle_nested_irq(chip->irq_base + i);
  378. }
  379. return IRQ_HANDLED;
  380. }
  381. static void max8925_irq_lock(unsigned int irq)
  382. {
  383. struct max8925_chip *chip = get_irq_chip_data(irq);
  384. mutex_lock(&chip->irq_lock);
  385. }
  386. static void max8925_irq_sync_unlock(unsigned int irq)
  387. {
  388. struct max8925_chip *chip = get_irq_chip_data(irq);
  389. struct max8925_irq_data *irq_data;
  390. static unsigned char cache_chg[2] = {0xff, 0xff};
  391. static unsigned char cache_on[2] = {0xff, 0xff};
  392. static unsigned char cache_rtc = 0xff, cache_tsc = 0xff;
  393. unsigned char irq_chg[2], irq_on[2];
  394. unsigned char irq_rtc, irq_tsc;
  395. int i;
  396. /* Load cached value. In initial, all IRQs are masked */
  397. irq_chg[0] = cache_chg[0];
  398. irq_chg[1] = cache_chg[1];
  399. irq_on[0] = cache_on[0];
  400. irq_on[1] = cache_on[1];
  401. irq_rtc = cache_rtc;
  402. irq_tsc = cache_tsc;
  403. for (i = 0; i < ARRAY_SIZE(max8925_irqs); i++) {
  404. irq_data = &max8925_irqs[i];
  405. switch (irq_data->mask_reg) {
  406. case MAX8925_CHG_IRQ1_MASK:
  407. irq_chg[0] &= irq_data->enable;
  408. break;
  409. case MAX8925_CHG_IRQ2_MASK:
  410. irq_chg[1] &= irq_data->enable;
  411. break;
  412. case MAX8925_ON_OFF_IRQ1_MASK:
  413. irq_on[0] &= irq_data->enable;
  414. break;
  415. case MAX8925_ON_OFF_IRQ2_MASK:
  416. irq_on[1] &= irq_data->enable;
  417. break;
  418. case MAX8925_RTC_IRQ_MASK:
  419. irq_rtc &= irq_data->enable;
  420. break;
  421. case MAX8925_TSC_IRQ_MASK:
  422. irq_tsc &= irq_data->enable;
  423. break;
  424. default:
  425. dev_err(chip->dev, "wrong IRQ\n");
  426. break;
  427. }
  428. }
  429. /* update mask into registers */
  430. if (cache_chg[0] != irq_chg[0]) {
  431. cache_chg[0] = irq_chg[0];
  432. max8925_reg_write(chip->i2c, MAX8925_CHG_IRQ1_MASK,
  433. irq_chg[0]);
  434. }
  435. if (cache_chg[1] != irq_chg[1]) {
  436. cache_chg[1] = irq_chg[1];
  437. max8925_reg_write(chip->i2c, MAX8925_CHG_IRQ2_MASK,
  438. irq_chg[1]);
  439. }
  440. if (cache_on[0] != irq_on[0]) {
  441. cache_on[0] = irq_on[0];
  442. max8925_reg_write(chip->i2c, MAX8925_ON_OFF_IRQ1_MASK,
  443. irq_on[0]);
  444. }
  445. if (cache_on[1] != irq_on[1]) {
  446. cache_on[1] = irq_on[1];
  447. max8925_reg_write(chip->i2c, MAX8925_ON_OFF_IRQ2_MASK,
  448. irq_on[1]);
  449. }
  450. if (cache_rtc != irq_rtc) {
  451. cache_rtc = irq_rtc;
  452. max8925_reg_write(chip->rtc, MAX8925_RTC_IRQ_MASK, irq_rtc);
  453. }
  454. if (cache_tsc != irq_tsc) {
  455. cache_tsc = irq_tsc;
  456. max8925_reg_write(chip->adc, MAX8925_TSC_IRQ_MASK, irq_tsc);
  457. }
  458. mutex_unlock(&chip->irq_lock);
  459. }
  460. static void max8925_irq_enable(unsigned int irq)
  461. {
  462. struct max8925_chip *chip = get_irq_chip_data(irq);
  463. max8925_irqs[irq - chip->irq_base].enable
  464. = max8925_irqs[irq - chip->irq_base].offs;
  465. }
  466. static void max8925_irq_disable(unsigned int irq)
  467. {
  468. struct max8925_chip *chip = get_irq_chip_data(irq);
  469. max8925_irqs[irq - chip->irq_base].enable = 0;
  470. }
  471. static struct irq_chip max8925_irq_chip = {
  472. .name = "max8925",
  473. .bus_lock = max8925_irq_lock,
  474. .bus_sync_unlock = max8925_irq_sync_unlock,
  475. .enable = max8925_irq_enable,
  476. .disable = max8925_irq_disable,
  477. };
  478. static int max8925_irq_init(struct max8925_chip *chip, int irq,
  479. struct max8925_platform_data *pdata)
  480. {
  481. unsigned long flags = IRQF_TRIGGER_FALLING | IRQF_ONESHOT;
  482. struct irq_desc *desc;
  483. int i, ret;
  484. int __irq;
  485. if (!pdata || !pdata->irq_base) {
  486. dev_warn(chip->dev, "No interrupt support on IRQ base\n");
  487. return -EINVAL;
  488. }
  489. /* clear all interrupts */
  490. max8925_reg_read(chip->i2c, MAX8925_CHG_IRQ1);
  491. max8925_reg_read(chip->i2c, MAX8925_CHG_IRQ2);
  492. max8925_reg_read(chip->i2c, MAX8925_ON_OFF_IRQ1);
  493. max8925_reg_read(chip->i2c, MAX8925_ON_OFF_IRQ2);
  494. max8925_reg_read(chip->rtc, MAX8925_RTC_IRQ);
  495. max8925_reg_read(chip->adc, MAX8925_TSC_IRQ);
  496. /* mask all interrupts except for TSC */
  497. max8925_reg_write(chip->rtc, MAX8925_ALARM0_CNTL, 0);
  498. max8925_reg_write(chip->rtc, MAX8925_ALARM1_CNTL, 0);
  499. max8925_reg_write(chip->i2c, MAX8925_CHG_IRQ1_MASK, 0xff);
  500. max8925_reg_write(chip->i2c, MAX8925_CHG_IRQ2_MASK, 0xff);
  501. max8925_reg_write(chip->i2c, MAX8925_ON_OFF_IRQ1_MASK, 0xff);
  502. max8925_reg_write(chip->i2c, MAX8925_ON_OFF_IRQ2_MASK, 0xff);
  503. max8925_reg_write(chip->rtc, MAX8925_RTC_IRQ_MASK, 0xff);
  504. mutex_init(&chip->irq_lock);
  505. chip->core_irq = irq;
  506. chip->irq_base = pdata->irq_base;
  507. desc = irq_to_desc(chip->core_irq);
  508. /* register with genirq */
  509. for (i = 0; i < ARRAY_SIZE(max8925_irqs); i++) {
  510. __irq = i + chip->irq_base;
  511. set_irq_chip_data(__irq, chip);
  512. set_irq_chip_and_handler(__irq, &max8925_irq_chip,
  513. handle_edge_irq);
  514. set_irq_nested_thread(__irq, 1);
  515. #ifdef CONFIG_ARM
  516. set_irq_flags(__irq, IRQF_VALID);
  517. #else
  518. set_irq_noprobe(__irq);
  519. #endif
  520. }
  521. if (!irq) {
  522. dev_warn(chip->dev, "No interrupt support on core IRQ\n");
  523. goto tsc_irq;
  524. }
  525. ret = request_threaded_irq(irq, NULL, max8925_irq, flags,
  526. "max8925", chip);
  527. if (ret) {
  528. dev_err(chip->dev, "Failed to request core IRQ: %d\n", ret);
  529. chip->core_irq = 0;
  530. }
  531. tsc_irq:
  532. /* mask TSC interrupt */
  533. max8925_reg_write(chip->adc, MAX8925_TSC_IRQ_MASK, 0x0f);
  534. if (!pdata->tsc_irq) {
  535. dev_warn(chip->dev, "No interrupt support on TSC IRQ\n");
  536. return 0;
  537. }
  538. chip->tsc_irq = pdata->tsc_irq;
  539. ret = request_threaded_irq(chip->tsc_irq, NULL, max8925_tsc_irq,
  540. flags, "max8925-tsc", chip);
  541. if (ret) {
  542. dev_err(chip->dev, "Failed to request TSC IRQ: %d\n", ret);
  543. chip->tsc_irq = 0;
  544. }
  545. return 0;
  546. }
  547. int __devinit max8925_device_init(struct max8925_chip *chip,
  548. struct max8925_platform_data *pdata)
  549. {
  550. int ret;
  551. max8925_irq_init(chip, chip->i2c->irq, pdata);
  552. if (pdata && (pdata->power || pdata->touch)) {
  553. /* enable ADC to control internal reference */
  554. max8925_set_bits(chip->i2c, MAX8925_RESET_CNFG, 1, 1);
  555. /* enable internal reference for ADC */
  556. max8925_set_bits(chip->adc, MAX8925_TSC_CNFG1, 3, 2);
  557. /* check for internal reference IRQ */
  558. do {
  559. ret = max8925_reg_read(chip->adc, MAX8925_TSC_IRQ);
  560. } while (ret & MAX8925_NREF_OK);
  561. /* enaable ADC scheduler, interval is 1 second */
  562. max8925_set_bits(chip->adc, MAX8925_ADC_SCHED, 3, 2);
  563. }
  564. /* enable Momentary Power Loss */
  565. max8925_set_bits(chip->rtc, MAX8925_MPL_CNTL, 1 << 4, 1 << 4);
  566. ret = mfd_add_devices(chip->dev, 0, &rtc_devs[0],
  567. ARRAY_SIZE(rtc_devs),
  568. &rtc_resources[0], 0);
  569. if (ret < 0) {
  570. dev_err(chip->dev, "Failed to add rtc subdev\n");
  571. goto out;
  572. }
  573. ret = mfd_add_devices(chip->dev, 0, &onkey_devs[0],
  574. ARRAY_SIZE(onkey_devs),
  575. &onkey_resources[0], 0);
  576. if (ret < 0) {
  577. dev_err(chip->dev, "Failed to add onkey subdev\n");
  578. goto out_dev;
  579. }
  580. if (pdata && pdata->regulator[0]) {
  581. ret = mfd_add_devices(chip->dev, 0, &regulator_devs[0],
  582. ARRAY_SIZE(regulator_devs),
  583. &regulator_resources[0], 0);
  584. if (ret < 0) {
  585. dev_err(chip->dev, "Failed to add regulator subdev\n");
  586. goto out_dev;
  587. }
  588. }
  589. if (pdata && pdata->backlight) {
  590. ret = mfd_add_devices(chip->dev, 0, &backlight_devs[0],
  591. ARRAY_SIZE(backlight_devs),
  592. &backlight_resources[0], 0);
  593. if (ret < 0) {
  594. dev_err(chip->dev, "Failed to add backlight subdev\n");
  595. goto out_dev;
  596. }
  597. }
  598. if (pdata && pdata->power) {
  599. ret = mfd_add_devices(chip->dev, 0, &power_devs[0],
  600. ARRAY_SIZE(power_devs),
  601. &power_supply_resources[0], 0);
  602. if (ret < 0) {
  603. dev_err(chip->dev, "Failed to add power supply "
  604. "subdev\n");
  605. goto out_dev;
  606. }
  607. }
  608. if (pdata && pdata->touch) {
  609. ret = mfd_add_devices(chip->dev, 0, &touch_devs[0],
  610. ARRAY_SIZE(touch_devs),
  611. &touch_resources[0], 0);
  612. if (ret < 0) {
  613. dev_err(chip->dev, "Failed to add touch subdev\n");
  614. goto out_dev;
  615. }
  616. }
  617. return 0;
  618. out_dev:
  619. mfd_remove_devices(chip->dev);
  620. out:
  621. return ret;
  622. }
  623. void __devexit max8925_device_exit(struct max8925_chip *chip)
  624. {
  625. if (chip->core_irq)
  626. free_irq(chip->core_irq, chip);
  627. if (chip->tsc_irq)
  628. free_irq(chip->tsc_irq, chip);
  629. mfd_remove_devices(chip->dev);
  630. }
  631. MODULE_DESCRIPTION("PMIC Driver for Maxim MAX8925");
  632. MODULE_AUTHOR("Haojian Zhuang <haojian.zhuang@marvell.com");
  633. MODULE_LICENSE("GPL");