rv770.c 34 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. /* get temperature in millidegrees */
  43. u32 rv770_get_temp(struct radeon_device *rdev)
  44. {
  45. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  46. ASIC_T_SHIFT;
  47. u32 actual_temp = 0;
  48. if ((temp >> 9) & 1)
  49. actual_temp = 0;
  50. else
  51. actual_temp = (temp >> 1) & 0xff;
  52. return actual_temp * 1000;
  53. }
  54. void rv770_pm_misc(struct radeon_device *rdev)
  55. {
  56. int req_ps_idx = rdev->pm.requested_power_state_index;
  57. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  58. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  59. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  60. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  61. if (voltage->voltage != rdev->pm.current_vddc) {
  62. radeon_atom_set_voltage(rdev, voltage->voltage);
  63. rdev->pm.current_vddc = voltage->voltage;
  64. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  65. }
  66. }
  67. }
  68. /*
  69. * GART
  70. */
  71. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  72. {
  73. u32 tmp;
  74. int r, i;
  75. if (rdev->gart.table.vram.robj == NULL) {
  76. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  77. return -EINVAL;
  78. }
  79. r = radeon_gart_table_vram_pin(rdev);
  80. if (r)
  81. return r;
  82. radeon_gart_restore(rdev);
  83. /* Setup L2 cache */
  84. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  85. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  86. EFFECTIVE_L2_QUEUE_SIZE(7));
  87. WREG32(VM_L2_CNTL2, 0);
  88. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  89. /* Setup TLB control */
  90. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  91. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  92. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  93. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  94. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  95. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  96. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  97. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  98. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  99. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  100. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  101. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  102. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  103. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  104. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  105. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  106. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  107. (u32)(rdev->dummy_page.addr >> 12));
  108. for (i = 1; i < 7; i++)
  109. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  110. r600_pcie_gart_tlb_flush(rdev);
  111. rdev->gart.ready = true;
  112. return 0;
  113. }
  114. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  115. {
  116. u32 tmp;
  117. int i, r;
  118. /* Disable all tables */
  119. for (i = 0; i < 7; i++)
  120. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  121. /* Setup L2 cache */
  122. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  123. EFFECTIVE_L2_QUEUE_SIZE(7));
  124. WREG32(VM_L2_CNTL2, 0);
  125. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  126. /* Setup TLB control */
  127. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  128. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  129. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  130. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  131. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  132. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  133. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  134. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  135. if (rdev->gart.table.vram.robj) {
  136. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  137. if (likely(r == 0)) {
  138. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  139. radeon_bo_unpin(rdev->gart.table.vram.robj);
  140. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  141. }
  142. }
  143. }
  144. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  145. {
  146. radeon_gart_fini(rdev);
  147. rv770_pcie_gart_disable(rdev);
  148. radeon_gart_table_vram_free(rdev);
  149. }
  150. void rv770_agp_enable(struct radeon_device *rdev)
  151. {
  152. u32 tmp;
  153. int i;
  154. /* Setup L2 cache */
  155. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  156. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  157. EFFECTIVE_L2_QUEUE_SIZE(7));
  158. WREG32(VM_L2_CNTL2, 0);
  159. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  160. /* Setup TLB control */
  161. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  162. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  163. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  164. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  165. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  166. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  167. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  168. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  169. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  170. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  171. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  172. for (i = 0; i < 7; i++)
  173. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  174. }
  175. static void rv770_mc_program(struct radeon_device *rdev)
  176. {
  177. struct rv515_mc_save save;
  178. u32 tmp;
  179. int i, j;
  180. /* Initialize HDP */
  181. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  182. WREG32((0x2c14 + j), 0x00000000);
  183. WREG32((0x2c18 + j), 0x00000000);
  184. WREG32((0x2c1c + j), 0x00000000);
  185. WREG32((0x2c20 + j), 0x00000000);
  186. WREG32((0x2c24 + j), 0x00000000);
  187. }
  188. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  189. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  190. */
  191. tmp = RREG32(HDP_DEBUG1);
  192. rv515_mc_stop(rdev, &save);
  193. if (r600_mc_wait_for_idle(rdev)) {
  194. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  195. }
  196. /* Lockout access through VGA aperture*/
  197. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  198. /* Update configuration */
  199. if (rdev->flags & RADEON_IS_AGP) {
  200. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  201. /* VRAM before AGP */
  202. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  203. rdev->mc.vram_start >> 12);
  204. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  205. rdev->mc.gtt_end >> 12);
  206. } else {
  207. /* VRAM after AGP */
  208. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  209. rdev->mc.gtt_start >> 12);
  210. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  211. rdev->mc.vram_end >> 12);
  212. }
  213. } else {
  214. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  215. rdev->mc.vram_start >> 12);
  216. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  217. rdev->mc.vram_end >> 12);
  218. }
  219. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  220. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  221. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  222. WREG32(MC_VM_FB_LOCATION, tmp);
  223. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  224. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  225. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  226. if (rdev->flags & RADEON_IS_AGP) {
  227. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  228. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  229. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  230. } else {
  231. WREG32(MC_VM_AGP_BASE, 0);
  232. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  233. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  234. }
  235. if (r600_mc_wait_for_idle(rdev)) {
  236. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  237. }
  238. rv515_mc_resume(rdev, &save);
  239. /* we need to own VRAM, so turn off the VGA renderer here
  240. * to stop it overwriting our objects */
  241. rv515_vga_render_disable(rdev);
  242. }
  243. /*
  244. * CP.
  245. */
  246. void r700_cp_stop(struct radeon_device *rdev)
  247. {
  248. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  249. }
  250. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  251. {
  252. const __be32 *fw_data;
  253. int i;
  254. if (!rdev->me_fw || !rdev->pfp_fw)
  255. return -EINVAL;
  256. r700_cp_stop(rdev);
  257. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  258. /* Reset cp */
  259. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  260. RREG32(GRBM_SOFT_RESET);
  261. mdelay(15);
  262. WREG32(GRBM_SOFT_RESET, 0);
  263. fw_data = (const __be32 *)rdev->pfp_fw->data;
  264. WREG32(CP_PFP_UCODE_ADDR, 0);
  265. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  266. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  267. WREG32(CP_PFP_UCODE_ADDR, 0);
  268. fw_data = (const __be32 *)rdev->me_fw->data;
  269. WREG32(CP_ME_RAM_WADDR, 0);
  270. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  271. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  272. WREG32(CP_PFP_UCODE_ADDR, 0);
  273. WREG32(CP_ME_RAM_WADDR, 0);
  274. WREG32(CP_ME_RAM_RADDR, 0);
  275. return 0;
  276. }
  277. void r700_cp_fini(struct radeon_device *rdev)
  278. {
  279. r700_cp_stop(rdev);
  280. radeon_ring_fini(rdev);
  281. }
  282. /*
  283. * Core functions
  284. */
  285. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  286. u32 num_tile_pipes,
  287. u32 num_backends,
  288. u32 backend_disable_mask)
  289. {
  290. u32 backend_map = 0;
  291. u32 enabled_backends_mask;
  292. u32 enabled_backends_count;
  293. u32 cur_pipe;
  294. u32 swizzle_pipe[R7XX_MAX_PIPES];
  295. u32 cur_backend;
  296. u32 i;
  297. bool force_no_swizzle;
  298. if (num_tile_pipes > R7XX_MAX_PIPES)
  299. num_tile_pipes = R7XX_MAX_PIPES;
  300. if (num_tile_pipes < 1)
  301. num_tile_pipes = 1;
  302. if (num_backends > R7XX_MAX_BACKENDS)
  303. num_backends = R7XX_MAX_BACKENDS;
  304. if (num_backends < 1)
  305. num_backends = 1;
  306. enabled_backends_mask = 0;
  307. enabled_backends_count = 0;
  308. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  309. if (((backend_disable_mask >> i) & 1) == 0) {
  310. enabled_backends_mask |= (1 << i);
  311. ++enabled_backends_count;
  312. }
  313. if (enabled_backends_count == num_backends)
  314. break;
  315. }
  316. if (enabled_backends_count == 0) {
  317. enabled_backends_mask = 1;
  318. enabled_backends_count = 1;
  319. }
  320. if (enabled_backends_count != num_backends)
  321. num_backends = enabled_backends_count;
  322. switch (rdev->family) {
  323. case CHIP_RV770:
  324. case CHIP_RV730:
  325. force_no_swizzle = false;
  326. break;
  327. case CHIP_RV710:
  328. case CHIP_RV740:
  329. default:
  330. force_no_swizzle = true;
  331. break;
  332. }
  333. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  334. switch (num_tile_pipes) {
  335. case 1:
  336. swizzle_pipe[0] = 0;
  337. break;
  338. case 2:
  339. swizzle_pipe[0] = 0;
  340. swizzle_pipe[1] = 1;
  341. break;
  342. case 3:
  343. if (force_no_swizzle) {
  344. swizzle_pipe[0] = 0;
  345. swizzle_pipe[1] = 1;
  346. swizzle_pipe[2] = 2;
  347. } else {
  348. swizzle_pipe[0] = 0;
  349. swizzle_pipe[1] = 2;
  350. swizzle_pipe[2] = 1;
  351. }
  352. break;
  353. case 4:
  354. if (force_no_swizzle) {
  355. swizzle_pipe[0] = 0;
  356. swizzle_pipe[1] = 1;
  357. swizzle_pipe[2] = 2;
  358. swizzle_pipe[3] = 3;
  359. } else {
  360. swizzle_pipe[0] = 0;
  361. swizzle_pipe[1] = 2;
  362. swizzle_pipe[2] = 3;
  363. swizzle_pipe[3] = 1;
  364. }
  365. break;
  366. case 5:
  367. if (force_no_swizzle) {
  368. swizzle_pipe[0] = 0;
  369. swizzle_pipe[1] = 1;
  370. swizzle_pipe[2] = 2;
  371. swizzle_pipe[3] = 3;
  372. swizzle_pipe[4] = 4;
  373. } else {
  374. swizzle_pipe[0] = 0;
  375. swizzle_pipe[1] = 2;
  376. swizzle_pipe[2] = 4;
  377. swizzle_pipe[3] = 1;
  378. swizzle_pipe[4] = 3;
  379. }
  380. break;
  381. case 6:
  382. if (force_no_swizzle) {
  383. swizzle_pipe[0] = 0;
  384. swizzle_pipe[1] = 1;
  385. swizzle_pipe[2] = 2;
  386. swizzle_pipe[3] = 3;
  387. swizzle_pipe[4] = 4;
  388. swizzle_pipe[5] = 5;
  389. } else {
  390. swizzle_pipe[0] = 0;
  391. swizzle_pipe[1] = 2;
  392. swizzle_pipe[2] = 4;
  393. swizzle_pipe[3] = 5;
  394. swizzle_pipe[4] = 3;
  395. swizzle_pipe[5] = 1;
  396. }
  397. break;
  398. case 7:
  399. if (force_no_swizzle) {
  400. swizzle_pipe[0] = 0;
  401. swizzle_pipe[1] = 1;
  402. swizzle_pipe[2] = 2;
  403. swizzle_pipe[3] = 3;
  404. swizzle_pipe[4] = 4;
  405. swizzle_pipe[5] = 5;
  406. swizzle_pipe[6] = 6;
  407. } else {
  408. swizzle_pipe[0] = 0;
  409. swizzle_pipe[1] = 2;
  410. swizzle_pipe[2] = 4;
  411. swizzle_pipe[3] = 6;
  412. swizzle_pipe[4] = 3;
  413. swizzle_pipe[5] = 1;
  414. swizzle_pipe[6] = 5;
  415. }
  416. break;
  417. case 8:
  418. if (force_no_swizzle) {
  419. swizzle_pipe[0] = 0;
  420. swizzle_pipe[1] = 1;
  421. swizzle_pipe[2] = 2;
  422. swizzle_pipe[3] = 3;
  423. swizzle_pipe[4] = 4;
  424. swizzle_pipe[5] = 5;
  425. swizzle_pipe[6] = 6;
  426. swizzle_pipe[7] = 7;
  427. } else {
  428. swizzle_pipe[0] = 0;
  429. swizzle_pipe[1] = 2;
  430. swizzle_pipe[2] = 4;
  431. swizzle_pipe[3] = 6;
  432. swizzle_pipe[4] = 3;
  433. swizzle_pipe[5] = 1;
  434. swizzle_pipe[6] = 7;
  435. swizzle_pipe[7] = 5;
  436. }
  437. break;
  438. }
  439. cur_backend = 0;
  440. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  441. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  442. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  443. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  444. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  445. }
  446. return backend_map;
  447. }
  448. static void rv770_gpu_init(struct radeon_device *rdev)
  449. {
  450. int i, j, num_qd_pipes;
  451. u32 ta_aux_cntl;
  452. u32 sx_debug_1;
  453. u32 smx_dc_ctl0;
  454. u32 db_debug3;
  455. u32 num_gs_verts_per_thread;
  456. u32 vgt_gs_per_es;
  457. u32 gs_prim_buffer_depth = 0;
  458. u32 sq_ms_fifo_sizes;
  459. u32 sq_config;
  460. u32 sq_thread_resource_mgmt;
  461. u32 hdp_host_path_cntl;
  462. u32 sq_dyn_gpr_size_simd_ab_0;
  463. u32 backend_map;
  464. u32 gb_tiling_config = 0;
  465. u32 cc_rb_backend_disable = 0;
  466. u32 cc_gc_shader_pipe_config = 0;
  467. u32 mc_arb_ramcfg;
  468. u32 db_debug4;
  469. /* setup chip specs */
  470. switch (rdev->family) {
  471. case CHIP_RV770:
  472. rdev->config.rv770.max_pipes = 4;
  473. rdev->config.rv770.max_tile_pipes = 8;
  474. rdev->config.rv770.max_simds = 10;
  475. rdev->config.rv770.max_backends = 4;
  476. rdev->config.rv770.max_gprs = 256;
  477. rdev->config.rv770.max_threads = 248;
  478. rdev->config.rv770.max_stack_entries = 512;
  479. rdev->config.rv770.max_hw_contexts = 8;
  480. rdev->config.rv770.max_gs_threads = 16 * 2;
  481. rdev->config.rv770.sx_max_export_size = 128;
  482. rdev->config.rv770.sx_max_export_pos_size = 16;
  483. rdev->config.rv770.sx_max_export_smx_size = 112;
  484. rdev->config.rv770.sq_num_cf_insts = 2;
  485. rdev->config.rv770.sx_num_of_sets = 7;
  486. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  487. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  488. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  489. break;
  490. case CHIP_RV730:
  491. rdev->config.rv770.max_pipes = 2;
  492. rdev->config.rv770.max_tile_pipes = 4;
  493. rdev->config.rv770.max_simds = 8;
  494. rdev->config.rv770.max_backends = 2;
  495. rdev->config.rv770.max_gprs = 128;
  496. rdev->config.rv770.max_threads = 248;
  497. rdev->config.rv770.max_stack_entries = 256;
  498. rdev->config.rv770.max_hw_contexts = 8;
  499. rdev->config.rv770.max_gs_threads = 16 * 2;
  500. rdev->config.rv770.sx_max_export_size = 256;
  501. rdev->config.rv770.sx_max_export_pos_size = 32;
  502. rdev->config.rv770.sx_max_export_smx_size = 224;
  503. rdev->config.rv770.sq_num_cf_insts = 2;
  504. rdev->config.rv770.sx_num_of_sets = 7;
  505. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  506. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  507. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  508. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  509. rdev->config.rv770.sx_max_export_pos_size -= 16;
  510. rdev->config.rv770.sx_max_export_smx_size += 16;
  511. }
  512. break;
  513. case CHIP_RV710:
  514. rdev->config.rv770.max_pipes = 2;
  515. rdev->config.rv770.max_tile_pipes = 2;
  516. rdev->config.rv770.max_simds = 2;
  517. rdev->config.rv770.max_backends = 1;
  518. rdev->config.rv770.max_gprs = 256;
  519. rdev->config.rv770.max_threads = 192;
  520. rdev->config.rv770.max_stack_entries = 256;
  521. rdev->config.rv770.max_hw_contexts = 4;
  522. rdev->config.rv770.max_gs_threads = 8 * 2;
  523. rdev->config.rv770.sx_max_export_size = 128;
  524. rdev->config.rv770.sx_max_export_pos_size = 16;
  525. rdev->config.rv770.sx_max_export_smx_size = 112;
  526. rdev->config.rv770.sq_num_cf_insts = 1;
  527. rdev->config.rv770.sx_num_of_sets = 7;
  528. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  529. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  530. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  531. break;
  532. case CHIP_RV740:
  533. rdev->config.rv770.max_pipes = 4;
  534. rdev->config.rv770.max_tile_pipes = 4;
  535. rdev->config.rv770.max_simds = 8;
  536. rdev->config.rv770.max_backends = 4;
  537. rdev->config.rv770.max_gprs = 256;
  538. rdev->config.rv770.max_threads = 248;
  539. rdev->config.rv770.max_stack_entries = 512;
  540. rdev->config.rv770.max_hw_contexts = 8;
  541. rdev->config.rv770.max_gs_threads = 16 * 2;
  542. rdev->config.rv770.sx_max_export_size = 256;
  543. rdev->config.rv770.sx_max_export_pos_size = 32;
  544. rdev->config.rv770.sx_max_export_smx_size = 224;
  545. rdev->config.rv770.sq_num_cf_insts = 2;
  546. rdev->config.rv770.sx_num_of_sets = 7;
  547. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  548. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  549. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  550. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  551. rdev->config.rv770.sx_max_export_pos_size -= 16;
  552. rdev->config.rv770.sx_max_export_smx_size += 16;
  553. }
  554. break;
  555. default:
  556. break;
  557. }
  558. /* Initialize HDP */
  559. j = 0;
  560. for (i = 0; i < 32; i++) {
  561. WREG32((0x2c14 + j), 0x00000000);
  562. WREG32((0x2c18 + j), 0x00000000);
  563. WREG32((0x2c1c + j), 0x00000000);
  564. WREG32((0x2c20 + j), 0x00000000);
  565. WREG32((0x2c24 + j), 0x00000000);
  566. j += 0x18;
  567. }
  568. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  569. /* setup tiling, simd, pipe config */
  570. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  571. switch (rdev->config.rv770.max_tile_pipes) {
  572. case 1:
  573. default:
  574. gb_tiling_config |= PIPE_TILING(0);
  575. break;
  576. case 2:
  577. gb_tiling_config |= PIPE_TILING(1);
  578. break;
  579. case 4:
  580. gb_tiling_config |= PIPE_TILING(2);
  581. break;
  582. case 8:
  583. gb_tiling_config |= PIPE_TILING(3);
  584. break;
  585. }
  586. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  587. if (rdev->family == CHIP_RV770)
  588. gb_tiling_config |= BANK_TILING(1);
  589. else
  590. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  591. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  592. gb_tiling_config |= GROUP_SIZE(0);
  593. rdev->config.rv770.tiling_group_size = 256;
  594. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  595. gb_tiling_config |= ROW_TILING(3);
  596. gb_tiling_config |= SAMPLE_SPLIT(3);
  597. } else {
  598. gb_tiling_config |=
  599. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  600. gb_tiling_config |=
  601. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  602. }
  603. gb_tiling_config |= BANK_SWAPS(1);
  604. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  605. cc_rb_backend_disable |=
  606. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  607. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  608. cc_gc_shader_pipe_config |=
  609. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  610. cc_gc_shader_pipe_config |=
  611. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  612. if (rdev->family == CHIP_RV740)
  613. backend_map = 0x28;
  614. else
  615. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  616. rdev->config.rv770.max_tile_pipes,
  617. (R7XX_MAX_BACKENDS -
  618. r600_count_pipe_bits((cc_rb_backend_disable &
  619. R7XX_MAX_BACKENDS_MASK) >> 16)),
  620. (cc_rb_backend_disable >> 16));
  621. rdev->config.rv770.tile_config = gb_tiling_config;
  622. gb_tiling_config |= BACKEND_MAP(backend_map);
  623. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  624. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  625. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  626. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  627. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  628. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  629. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  630. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  631. WREG32(CGTS_TCC_DISABLE, 0);
  632. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  633. WREG32(CGTS_USER_TCC_DISABLE, 0);
  634. num_qd_pipes =
  635. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  636. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  637. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  638. /* set HW defaults for 3D engine */
  639. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  640. ROQ_IB2_START(0x2b)));
  641. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  642. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  643. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  644. sx_debug_1 = RREG32(SX_DEBUG_1);
  645. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  646. WREG32(SX_DEBUG_1, sx_debug_1);
  647. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  648. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  649. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  650. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  651. if (rdev->family != CHIP_RV740)
  652. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  653. GS_FLUSH_CTL(4) |
  654. ACK_FLUSH_CTL(3) |
  655. SYNC_FLUSH_CTL));
  656. db_debug3 = RREG32(DB_DEBUG3);
  657. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  658. switch (rdev->family) {
  659. case CHIP_RV770:
  660. case CHIP_RV740:
  661. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  662. break;
  663. case CHIP_RV710:
  664. case CHIP_RV730:
  665. default:
  666. db_debug3 |= DB_CLK_OFF_DELAY(2);
  667. break;
  668. }
  669. WREG32(DB_DEBUG3, db_debug3);
  670. if (rdev->family != CHIP_RV770) {
  671. db_debug4 = RREG32(DB_DEBUG4);
  672. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  673. WREG32(DB_DEBUG4, db_debug4);
  674. }
  675. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  676. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  677. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  678. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  679. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  680. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  681. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  682. WREG32(VGT_NUM_INSTANCES, 1);
  683. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  684. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  685. WREG32(CP_PERFMON_CNTL, 0);
  686. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  687. DONE_FIFO_HIWATER(0xe0) |
  688. ALU_UPDATE_FIFO_HIWATER(0x8));
  689. switch (rdev->family) {
  690. case CHIP_RV770:
  691. case CHIP_RV730:
  692. case CHIP_RV710:
  693. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  694. break;
  695. case CHIP_RV740:
  696. default:
  697. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  698. break;
  699. }
  700. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  701. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  702. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  703. */
  704. sq_config = RREG32(SQ_CONFIG);
  705. sq_config &= ~(PS_PRIO(3) |
  706. VS_PRIO(3) |
  707. GS_PRIO(3) |
  708. ES_PRIO(3));
  709. sq_config |= (DX9_CONSTS |
  710. VC_ENABLE |
  711. EXPORT_SRC_C |
  712. PS_PRIO(0) |
  713. VS_PRIO(1) |
  714. GS_PRIO(2) |
  715. ES_PRIO(3));
  716. if (rdev->family == CHIP_RV710)
  717. /* no vertex cache */
  718. sq_config &= ~VC_ENABLE;
  719. WREG32(SQ_CONFIG, sq_config);
  720. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  721. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  722. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  723. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  724. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  725. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  726. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  727. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  728. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  729. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  730. else
  731. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  732. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  733. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  734. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  735. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  736. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  737. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  738. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  739. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  740. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  741. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  742. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  743. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  744. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  745. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  746. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  747. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  748. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  749. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  750. FORCE_EOV_MAX_REZ_CNT(255)));
  751. if (rdev->family == CHIP_RV710)
  752. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  753. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  754. else
  755. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  756. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  757. switch (rdev->family) {
  758. case CHIP_RV770:
  759. case CHIP_RV730:
  760. case CHIP_RV740:
  761. gs_prim_buffer_depth = 384;
  762. break;
  763. case CHIP_RV710:
  764. gs_prim_buffer_depth = 128;
  765. break;
  766. default:
  767. break;
  768. }
  769. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  770. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  771. /* Max value for this is 256 */
  772. if (vgt_gs_per_es > 256)
  773. vgt_gs_per_es = 256;
  774. WREG32(VGT_ES_PER_GS, 128);
  775. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  776. WREG32(VGT_GS_PER_VS, 2);
  777. /* more default values. 2D/3D driver should adjust as needed */
  778. WREG32(VGT_GS_VERTEX_REUSE, 16);
  779. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  780. WREG32(VGT_STRMOUT_EN, 0);
  781. WREG32(SX_MISC, 0);
  782. WREG32(PA_SC_MODE_CNTL, 0);
  783. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  784. WREG32(PA_SC_AA_CONFIG, 0);
  785. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  786. WREG32(PA_SC_LINE_STIPPLE, 0);
  787. WREG32(SPI_INPUT_Z, 0);
  788. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  789. WREG32(CB_COLOR7_FRAG, 0);
  790. /* clear render buffer base addresses */
  791. WREG32(CB_COLOR0_BASE, 0);
  792. WREG32(CB_COLOR1_BASE, 0);
  793. WREG32(CB_COLOR2_BASE, 0);
  794. WREG32(CB_COLOR3_BASE, 0);
  795. WREG32(CB_COLOR4_BASE, 0);
  796. WREG32(CB_COLOR5_BASE, 0);
  797. WREG32(CB_COLOR6_BASE, 0);
  798. WREG32(CB_COLOR7_BASE, 0);
  799. WREG32(TCP_CNTL, 0);
  800. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  801. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  802. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  803. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  804. NUM_CLIP_SEQ(3)));
  805. }
  806. static int rv770_vram_scratch_init(struct radeon_device *rdev)
  807. {
  808. int r;
  809. u64 gpu_addr;
  810. if (rdev->vram_scratch.robj == NULL) {
  811. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE,
  812. true, RADEON_GEM_DOMAIN_VRAM,
  813. &rdev->vram_scratch.robj);
  814. if (r) {
  815. return r;
  816. }
  817. }
  818. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  819. if (unlikely(r != 0))
  820. return r;
  821. r = radeon_bo_pin(rdev->vram_scratch.robj,
  822. RADEON_GEM_DOMAIN_VRAM, &gpu_addr);
  823. if (r) {
  824. radeon_bo_unreserve(rdev->vram_scratch.robj);
  825. return r;
  826. }
  827. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  828. (void **)&rdev->vram_scratch.ptr);
  829. if (r)
  830. radeon_bo_unpin(rdev->vram_scratch.robj);
  831. radeon_bo_unreserve(rdev->vram_scratch.robj);
  832. return r;
  833. }
  834. static void rv770_vram_scratch_fini(struct radeon_device *rdev)
  835. {
  836. int r;
  837. if (rdev->vram_scratch.robj == NULL) {
  838. return;
  839. }
  840. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  841. if (likely(r == 0)) {
  842. radeon_bo_kunmap(rdev->vram_scratch.robj);
  843. radeon_bo_unpin(rdev->vram_scratch.robj);
  844. radeon_bo_unreserve(rdev->vram_scratch.robj);
  845. }
  846. radeon_bo_unref(&rdev->vram_scratch.robj);
  847. }
  848. int rv770_mc_init(struct radeon_device *rdev)
  849. {
  850. u32 tmp;
  851. int chansize, numchan;
  852. /* Get VRAM informations */
  853. rdev->mc.vram_is_ddr = true;
  854. tmp = RREG32(MC_ARB_RAMCFG);
  855. if (tmp & CHANSIZE_OVERRIDE) {
  856. chansize = 16;
  857. } else if (tmp & CHANSIZE_MASK) {
  858. chansize = 64;
  859. } else {
  860. chansize = 32;
  861. }
  862. tmp = RREG32(MC_SHARED_CHMAP);
  863. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  864. case 0:
  865. default:
  866. numchan = 1;
  867. break;
  868. case 1:
  869. numchan = 2;
  870. break;
  871. case 2:
  872. numchan = 4;
  873. break;
  874. case 3:
  875. numchan = 8;
  876. break;
  877. }
  878. rdev->mc.vram_width = numchan * chansize;
  879. /* Could aper size report 0 ? */
  880. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  881. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  882. /* Setup GPU memory space */
  883. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  884. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  885. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  886. r600_vram_gtt_location(rdev, &rdev->mc);
  887. radeon_update_bandwidth_info(rdev);
  888. return 0;
  889. }
  890. static int rv770_startup(struct radeon_device *rdev)
  891. {
  892. int r;
  893. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  894. r = r600_init_microcode(rdev);
  895. if (r) {
  896. DRM_ERROR("Failed to load firmware!\n");
  897. return r;
  898. }
  899. }
  900. rv770_mc_program(rdev);
  901. if (rdev->flags & RADEON_IS_AGP) {
  902. rv770_agp_enable(rdev);
  903. } else {
  904. r = rv770_pcie_gart_enable(rdev);
  905. if (r)
  906. return r;
  907. }
  908. r = rv770_vram_scratch_init(rdev);
  909. if (r)
  910. return r;
  911. rv770_gpu_init(rdev);
  912. r = r600_blit_init(rdev);
  913. if (r) {
  914. r600_blit_fini(rdev);
  915. rdev->asic->copy = NULL;
  916. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  917. }
  918. /* pin copy shader into vram */
  919. if (rdev->r600_blit.shader_obj) {
  920. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  921. if (unlikely(r != 0))
  922. return r;
  923. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  924. &rdev->r600_blit.shader_gpu_addr);
  925. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  926. if (r) {
  927. DRM_ERROR("failed to pin blit object %d\n", r);
  928. return r;
  929. }
  930. }
  931. /* Enable IRQ */
  932. r = r600_irq_init(rdev);
  933. if (r) {
  934. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  935. radeon_irq_kms_fini(rdev);
  936. return r;
  937. }
  938. r600_irq_set(rdev);
  939. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  940. if (r)
  941. return r;
  942. r = rv770_cp_load_microcode(rdev);
  943. if (r)
  944. return r;
  945. r = r600_cp_resume(rdev);
  946. if (r)
  947. return r;
  948. /* write back buffer are not vital so don't worry about failure */
  949. r600_wb_enable(rdev);
  950. return 0;
  951. }
  952. int rv770_resume(struct radeon_device *rdev)
  953. {
  954. int r;
  955. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  956. * posting will perform necessary task to bring back GPU into good
  957. * shape.
  958. */
  959. /* post card */
  960. atom_asic_init(rdev->mode_info.atom_context);
  961. r = rv770_startup(rdev);
  962. if (r) {
  963. DRM_ERROR("r600 startup failed on resume\n");
  964. return r;
  965. }
  966. r = r600_ib_test(rdev);
  967. if (r) {
  968. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  969. return r;
  970. }
  971. r = r600_audio_init(rdev);
  972. if (r) {
  973. dev_err(rdev->dev, "radeon: audio init failed\n");
  974. return r;
  975. }
  976. return r;
  977. }
  978. int rv770_suspend(struct radeon_device *rdev)
  979. {
  980. int r;
  981. r600_audio_fini(rdev);
  982. /* FIXME: we should wait for ring to be empty */
  983. r700_cp_stop(rdev);
  984. rdev->cp.ready = false;
  985. r600_irq_suspend(rdev);
  986. r600_wb_disable(rdev);
  987. rv770_pcie_gart_disable(rdev);
  988. /* unpin shaders bo */
  989. if (rdev->r600_blit.shader_obj) {
  990. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  991. if (likely(r == 0)) {
  992. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  993. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  994. }
  995. }
  996. return 0;
  997. }
  998. /* Plan is to move initialization in that function and use
  999. * helper function so that radeon_device_init pretty much
  1000. * do nothing more than calling asic specific function. This
  1001. * should also allow to remove a bunch of callback function
  1002. * like vram_info.
  1003. */
  1004. int rv770_init(struct radeon_device *rdev)
  1005. {
  1006. int r;
  1007. r = radeon_dummy_page_init(rdev);
  1008. if (r)
  1009. return r;
  1010. /* This don't do much */
  1011. r = radeon_gem_init(rdev);
  1012. if (r)
  1013. return r;
  1014. /* Read BIOS */
  1015. if (!radeon_get_bios(rdev)) {
  1016. if (ASIC_IS_AVIVO(rdev))
  1017. return -EINVAL;
  1018. }
  1019. /* Must be an ATOMBIOS */
  1020. if (!rdev->is_atom_bios) {
  1021. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1022. return -EINVAL;
  1023. }
  1024. r = radeon_atombios_init(rdev);
  1025. if (r)
  1026. return r;
  1027. /* Post card if necessary */
  1028. if (!r600_card_posted(rdev)) {
  1029. if (!rdev->bios) {
  1030. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1031. return -EINVAL;
  1032. }
  1033. DRM_INFO("GPU not posted. posting now...\n");
  1034. atom_asic_init(rdev->mode_info.atom_context);
  1035. }
  1036. /* Initialize scratch registers */
  1037. r600_scratch_init(rdev);
  1038. /* Initialize surface registers */
  1039. radeon_surface_init(rdev);
  1040. /* Initialize clocks */
  1041. radeon_get_clock_info(rdev->ddev);
  1042. /* Fence driver */
  1043. r = radeon_fence_driver_init(rdev);
  1044. if (r)
  1045. return r;
  1046. /* initialize AGP */
  1047. if (rdev->flags & RADEON_IS_AGP) {
  1048. r = radeon_agp_init(rdev);
  1049. if (r)
  1050. radeon_agp_disable(rdev);
  1051. }
  1052. r = rv770_mc_init(rdev);
  1053. if (r)
  1054. return r;
  1055. /* Memory manager */
  1056. r = radeon_bo_init(rdev);
  1057. if (r)
  1058. return r;
  1059. r = radeon_irq_kms_init(rdev);
  1060. if (r)
  1061. return r;
  1062. rdev->cp.ring_obj = NULL;
  1063. r600_ring_init(rdev, 1024 * 1024);
  1064. rdev->ih.ring_obj = NULL;
  1065. r600_ih_ring_init(rdev, 64 * 1024);
  1066. r = r600_pcie_gart_init(rdev);
  1067. if (r)
  1068. return r;
  1069. rdev->accel_working = true;
  1070. r = rv770_startup(rdev);
  1071. if (r) {
  1072. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1073. r700_cp_fini(rdev);
  1074. r600_wb_fini(rdev);
  1075. r600_irq_fini(rdev);
  1076. radeon_irq_kms_fini(rdev);
  1077. rv770_pcie_gart_fini(rdev);
  1078. rdev->accel_working = false;
  1079. }
  1080. if (rdev->accel_working) {
  1081. r = radeon_ib_pool_init(rdev);
  1082. if (r) {
  1083. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1084. rdev->accel_working = false;
  1085. } else {
  1086. r = r600_ib_test(rdev);
  1087. if (r) {
  1088. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1089. rdev->accel_working = false;
  1090. }
  1091. }
  1092. }
  1093. r = r600_audio_init(rdev);
  1094. if (r) {
  1095. dev_err(rdev->dev, "radeon: audio init failed\n");
  1096. return r;
  1097. }
  1098. return 0;
  1099. }
  1100. void rv770_fini(struct radeon_device *rdev)
  1101. {
  1102. r600_blit_fini(rdev);
  1103. r700_cp_fini(rdev);
  1104. r600_wb_fini(rdev);
  1105. r600_irq_fini(rdev);
  1106. radeon_irq_kms_fini(rdev);
  1107. rv770_pcie_gart_fini(rdev);
  1108. rv770_vram_scratch_fini(rdev);
  1109. radeon_gem_fini(rdev);
  1110. radeon_fence_driver_fini(rdev);
  1111. radeon_agp_fini(rdev);
  1112. radeon_bo_fini(rdev);
  1113. radeon_atombios_fini(rdev);
  1114. kfree(rdev->bios);
  1115. rdev->bios = NULL;
  1116. radeon_dummy_page_fini(rdev);
  1117. }