radeon_atombios.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "radeon_drm.h"
  28. #include "radeon.h"
  29. #include "atom.h"
  30. #include "atom-bits.h"
  31. /* from radeon_encoder.c */
  32. extern uint32_t
  33. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device,
  34. uint8_t dac);
  35. extern void radeon_link_encoder_connector(struct drm_device *dev);
  36. extern void
  37. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum,
  38. uint32_t supported_device);
  39. /* from radeon_connector.c */
  40. extern void
  41. radeon_add_atom_connector(struct drm_device *dev,
  42. uint32_t connector_id,
  43. uint32_t supported_device,
  44. int connector_type,
  45. struct radeon_i2c_bus_rec *i2c_bus,
  46. uint32_t igp_lane_info,
  47. uint16_t connector_object_id,
  48. struct radeon_hpd *hpd,
  49. struct radeon_router *router);
  50. /* from radeon_legacy_encoder.c */
  51. extern void
  52. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_enum,
  53. uint32_t supported_device);
  54. union atom_supported_devices {
  55. struct _ATOM_SUPPORTED_DEVICES_INFO info;
  56. struct _ATOM_SUPPORTED_DEVICES_INFO_2 info_2;
  57. struct _ATOM_SUPPORTED_DEVICES_INFO_2d1 info_2d1;
  58. };
  59. static inline struct radeon_i2c_bus_rec radeon_lookup_i2c_gpio(struct radeon_device *rdev,
  60. uint8_t id)
  61. {
  62. struct atom_context *ctx = rdev->mode_info.atom_context;
  63. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  64. struct radeon_i2c_bus_rec i2c;
  65. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  66. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  67. uint16_t data_offset, size;
  68. int i, num_indices;
  69. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  70. i2c.valid = false;
  71. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  72. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  73. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  74. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  75. for (i = 0; i < num_indices; i++) {
  76. gpio = &i2c_info->asGPIO_Info[i];
  77. /* some evergreen boards have bad data for this entry */
  78. if (ASIC_IS_DCE4(rdev)) {
  79. if ((i == 7) &&
  80. (gpio->usClkMaskRegisterIndex == 0x1936) &&
  81. (gpio->sucI2cId.ucAccess == 0)) {
  82. gpio->sucI2cId.ucAccess = 0x97;
  83. gpio->ucDataMaskShift = 8;
  84. gpio->ucDataEnShift = 8;
  85. gpio->ucDataY_Shift = 8;
  86. gpio->ucDataA_Shift = 8;
  87. }
  88. }
  89. if (gpio->sucI2cId.ucAccess == id) {
  90. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  91. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  92. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  93. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  94. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  95. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  96. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  97. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  98. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  99. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  100. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  101. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  102. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  103. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  104. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  105. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  106. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  107. i2c.hw_capable = true;
  108. else
  109. i2c.hw_capable = false;
  110. if (gpio->sucI2cId.ucAccess == 0xa0)
  111. i2c.mm_i2c = true;
  112. else
  113. i2c.mm_i2c = false;
  114. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  115. if (i2c.mask_clk_reg)
  116. i2c.valid = true;
  117. break;
  118. }
  119. }
  120. }
  121. return i2c;
  122. }
  123. void radeon_atombios_i2c_init(struct radeon_device *rdev)
  124. {
  125. struct atom_context *ctx = rdev->mode_info.atom_context;
  126. ATOM_GPIO_I2C_ASSIGMENT *gpio;
  127. struct radeon_i2c_bus_rec i2c;
  128. int index = GetIndexIntoMasterTable(DATA, GPIO_I2C_Info);
  129. struct _ATOM_GPIO_I2C_INFO *i2c_info;
  130. uint16_t data_offset, size;
  131. int i, num_indices;
  132. char stmp[32];
  133. memset(&i2c, 0, sizeof(struct radeon_i2c_bus_rec));
  134. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  135. i2c_info = (struct _ATOM_GPIO_I2C_INFO *)(ctx->bios + data_offset);
  136. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  137. sizeof(ATOM_GPIO_I2C_ASSIGMENT);
  138. for (i = 0; i < num_indices; i++) {
  139. gpio = &i2c_info->asGPIO_Info[i];
  140. i2c.valid = false;
  141. /* some evergreen boards have bad data for this entry */
  142. if (ASIC_IS_DCE4(rdev)) {
  143. if ((i == 7) &&
  144. (gpio->usClkMaskRegisterIndex == 0x1936) &&
  145. (gpio->sucI2cId.ucAccess == 0)) {
  146. gpio->sucI2cId.ucAccess = 0x97;
  147. gpio->ucDataMaskShift = 8;
  148. gpio->ucDataEnShift = 8;
  149. gpio->ucDataY_Shift = 8;
  150. gpio->ucDataA_Shift = 8;
  151. }
  152. }
  153. i2c.mask_clk_reg = le16_to_cpu(gpio->usClkMaskRegisterIndex) * 4;
  154. i2c.mask_data_reg = le16_to_cpu(gpio->usDataMaskRegisterIndex) * 4;
  155. i2c.en_clk_reg = le16_to_cpu(gpio->usClkEnRegisterIndex) * 4;
  156. i2c.en_data_reg = le16_to_cpu(gpio->usDataEnRegisterIndex) * 4;
  157. i2c.y_clk_reg = le16_to_cpu(gpio->usClkY_RegisterIndex) * 4;
  158. i2c.y_data_reg = le16_to_cpu(gpio->usDataY_RegisterIndex) * 4;
  159. i2c.a_clk_reg = le16_to_cpu(gpio->usClkA_RegisterIndex) * 4;
  160. i2c.a_data_reg = le16_to_cpu(gpio->usDataA_RegisterIndex) * 4;
  161. i2c.mask_clk_mask = (1 << gpio->ucClkMaskShift);
  162. i2c.mask_data_mask = (1 << gpio->ucDataMaskShift);
  163. i2c.en_clk_mask = (1 << gpio->ucClkEnShift);
  164. i2c.en_data_mask = (1 << gpio->ucDataEnShift);
  165. i2c.y_clk_mask = (1 << gpio->ucClkY_Shift);
  166. i2c.y_data_mask = (1 << gpio->ucDataY_Shift);
  167. i2c.a_clk_mask = (1 << gpio->ucClkA_Shift);
  168. i2c.a_data_mask = (1 << gpio->ucDataA_Shift);
  169. if (gpio->sucI2cId.sbfAccess.bfHW_Capable)
  170. i2c.hw_capable = true;
  171. else
  172. i2c.hw_capable = false;
  173. if (gpio->sucI2cId.ucAccess == 0xa0)
  174. i2c.mm_i2c = true;
  175. else
  176. i2c.mm_i2c = false;
  177. i2c.i2c_id = gpio->sucI2cId.ucAccess;
  178. if (i2c.mask_clk_reg) {
  179. i2c.valid = true;
  180. sprintf(stmp, "0x%x", i2c.i2c_id);
  181. rdev->i2c_bus[i] = radeon_i2c_create(rdev->ddev, &i2c, stmp);
  182. }
  183. }
  184. }
  185. }
  186. static inline struct radeon_gpio_rec radeon_lookup_gpio(struct radeon_device *rdev,
  187. u8 id)
  188. {
  189. struct atom_context *ctx = rdev->mode_info.atom_context;
  190. struct radeon_gpio_rec gpio;
  191. int index = GetIndexIntoMasterTable(DATA, GPIO_Pin_LUT);
  192. struct _ATOM_GPIO_PIN_LUT *gpio_info;
  193. ATOM_GPIO_PIN_ASSIGNMENT *pin;
  194. u16 data_offset, size;
  195. int i, num_indices;
  196. memset(&gpio, 0, sizeof(struct radeon_gpio_rec));
  197. gpio.valid = false;
  198. if (atom_parse_data_header(ctx, index, &size, NULL, NULL, &data_offset)) {
  199. gpio_info = (struct _ATOM_GPIO_PIN_LUT *)(ctx->bios + data_offset);
  200. num_indices = (size - sizeof(ATOM_COMMON_TABLE_HEADER)) /
  201. sizeof(ATOM_GPIO_PIN_ASSIGNMENT);
  202. for (i = 0; i < num_indices; i++) {
  203. pin = &gpio_info->asGPIO_Pin[i];
  204. if (id == pin->ucGPIO_ID) {
  205. gpio.id = pin->ucGPIO_ID;
  206. gpio.reg = pin->usGpioPin_AIndex * 4;
  207. gpio.mask = (1 << pin->ucGpioPinBitShift);
  208. gpio.valid = true;
  209. break;
  210. }
  211. }
  212. }
  213. return gpio;
  214. }
  215. static struct radeon_hpd radeon_atom_get_hpd_info_from_gpio(struct radeon_device *rdev,
  216. struct radeon_gpio_rec *gpio)
  217. {
  218. struct radeon_hpd hpd;
  219. u32 reg;
  220. memset(&hpd, 0, sizeof(struct radeon_hpd));
  221. if (ASIC_IS_DCE4(rdev))
  222. reg = EVERGREEN_DC_GPIO_HPD_A;
  223. else
  224. reg = AVIVO_DC_GPIO_HPD_A;
  225. hpd.gpio = *gpio;
  226. if (gpio->reg == reg) {
  227. switch(gpio->mask) {
  228. case (1 << 0):
  229. hpd.hpd = RADEON_HPD_1;
  230. break;
  231. case (1 << 8):
  232. hpd.hpd = RADEON_HPD_2;
  233. break;
  234. case (1 << 16):
  235. hpd.hpd = RADEON_HPD_3;
  236. break;
  237. case (1 << 24):
  238. hpd.hpd = RADEON_HPD_4;
  239. break;
  240. case (1 << 26):
  241. hpd.hpd = RADEON_HPD_5;
  242. break;
  243. case (1 << 28):
  244. hpd.hpd = RADEON_HPD_6;
  245. break;
  246. default:
  247. hpd.hpd = RADEON_HPD_NONE;
  248. break;
  249. }
  250. } else
  251. hpd.hpd = RADEON_HPD_NONE;
  252. return hpd;
  253. }
  254. static bool radeon_atom_apply_quirks(struct drm_device *dev,
  255. uint32_t supported_device,
  256. int *connector_type,
  257. struct radeon_i2c_bus_rec *i2c_bus,
  258. uint16_t *line_mux,
  259. struct radeon_hpd *hpd)
  260. {
  261. struct radeon_device *rdev = dev->dev_private;
  262. /* Asus M2A-VM HDMI board lists the DVI port as HDMI */
  263. if ((dev->pdev->device == 0x791e) &&
  264. (dev->pdev->subsystem_vendor == 0x1043) &&
  265. (dev->pdev->subsystem_device == 0x826d)) {
  266. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  267. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  268. *connector_type = DRM_MODE_CONNECTOR_DVID;
  269. }
  270. /* Asrock RS600 board lists the DVI port as HDMI */
  271. if ((dev->pdev->device == 0x7941) &&
  272. (dev->pdev->subsystem_vendor == 0x1849) &&
  273. (dev->pdev->subsystem_device == 0x7941)) {
  274. if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  275. (supported_device == ATOM_DEVICE_DFP3_SUPPORT))
  276. *connector_type = DRM_MODE_CONNECTOR_DVID;
  277. }
  278. /* a-bit f-i90hd - ciaranm on #radeonhd - this board has no DVI */
  279. if ((dev->pdev->device == 0x7941) &&
  280. (dev->pdev->subsystem_vendor == 0x147b) &&
  281. (dev->pdev->subsystem_device == 0x2412)) {
  282. if (*connector_type == DRM_MODE_CONNECTOR_DVII)
  283. return false;
  284. }
  285. /* Falcon NW laptop lists vga ddc line for LVDS */
  286. if ((dev->pdev->device == 0x5653) &&
  287. (dev->pdev->subsystem_vendor == 0x1462) &&
  288. (dev->pdev->subsystem_device == 0x0291)) {
  289. if (*connector_type == DRM_MODE_CONNECTOR_LVDS) {
  290. i2c_bus->valid = false;
  291. *line_mux = 53;
  292. }
  293. }
  294. /* HIS X1300 is DVI+VGA, not DVI+DVI */
  295. if ((dev->pdev->device == 0x7146) &&
  296. (dev->pdev->subsystem_vendor == 0x17af) &&
  297. (dev->pdev->subsystem_device == 0x2058)) {
  298. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  299. return false;
  300. }
  301. /* Gigabyte X1300 is DVI+VGA, not DVI+DVI */
  302. if ((dev->pdev->device == 0x7142) &&
  303. (dev->pdev->subsystem_vendor == 0x1458) &&
  304. (dev->pdev->subsystem_device == 0x2134)) {
  305. if (supported_device == ATOM_DEVICE_DFP1_SUPPORT)
  306. return false;
  307. }
  308. /* Funky macbooks */
  309. if ((dev->pdev->device == 0x71C5) &&
  310. (dev->pdev->subsystem_vendor == 0x106b) &&
  311. (dev->pdev->subsystem_device == 0x0080)) {
  312. if ((supported_device == ATOM_DEVICE_CRT1_SUPPORT) ||
  313. (supported_device == ATOM_DEVICE_DFP2_SUPPORT))
  314. return false;
  315. if (supported_device == ATOM_DEVICE_CRT2_SUPPORT)
  316. *line_mux = 0x90;
  317. }
  318. /* ASUS HD 3600 XT board lists the DVI port as HDMI */
  319. if ((dev->pdev->device == 0x9598) &&
  320. (dev->pdev->subsystem_vendor == 0x1043) &&
  321. (dev->pdev->subsystem_device == 0x01da)) {
  322. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  323. *connector_type = DRM_MODE_CONNECTOR_DVII;
  324. }
  325. }
  326. /* ASUS HD 3600 board lists the DVI port as HDMI */
  327. if ((dev->pdev->device == 0x9598) &&
  328. (dev->pdev->subsystem_vendor == 0x1043) &&
  329. (dev->pdev->subsystem_device == 0x01e4)) {
  330. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  331. *connector_type = DRM_MODE_CONNECTOR_DVII;
  332. }
  333. }
  334. /* ASUS HD 3450 board lists the DVI port as HDMI */
  335. if ((dev->pdev->device == 0x95C5) &&
  336. (dev->pdev->subsystem_vendor == 0x1043) &&
  337. (dev->pdev->subsystem_device == 0x01e2)) {
  338. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  339. *connector_type = DRM_MODE_CONNECTOR_DVII;
  340. }
  341. }
  342. /* some BIOSes seem to report DAC on HDMI - usually this is a board with
  343. * HDMI + VGA reporting as HDMI
  344. */
  345. if (*connector_type == DRM_MODE_CONNECTOR_HDMIA) {
  346. if (supported_device & (ATOM_DEVICE_CRT_SUPPORT)) {
  347. *connector_type = DRM_MODE_CONNECTOR_VGA;
  348. *line_mux = 0;
  349. }
  350. }
  351. /* Acer laptop reports DVI-D as DVI-I and hpd pins reversed */
  352. if ((dev->pdev->device == 0x95c4) &&
  353. (dev->pdev->subsystem_vendor == 0x1025) &&
  354. (dev->pdev->subsystem_device == 0x013c)) {
  355. struct radeon_gpio_rec gpio;
  356. if ((*connector_type == DRM_MODE_CONNECTOR_DVII) &&
  357. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  358. gpio = radeon_lookup_gpio(rdev, 6);
  359. *hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  360. *connector_type = DRM_MODE_CONNECTOR_DVID;
  361. } else if ((*connector_type == DRM_MODE_CONNECTOR_HDMIA) &&
  362. (supported_device == ATOM_DEVICE_DFP1_SUPPORT)) {
  363. gpio = radeon_lookup_gpio(rdev, 7);
  364. *hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  365. }
  366. }
  367. /* XFX Pine Group device rv730 reports no VGA DDC lines
  368. * even though they are wired up to record 0x93
  369. */
  370. if ((dev->pdev->device == 0x9498) &&
  371. (dev->pdev->subsystem_vendor == 0x1682) &&
  372. (dev->pdev->subsystem_device == 0x2452)) {
  373. struct radeon_device *rdev = dev->dev_private;
  374. *i2c_bus = radeon_lookup_i2c_gpio(rdev, 0x93);
  375. }
  376. return true;
  377. }
  378. const int supported_devices_connector_convert[] = {
  379. DRM_MODE_CONNECTOR_Unknown,
  380. DRM_MODE_CONNECTOR_VGA,
  381. DRM_MODE_CONNECTOR_DVII,
  382. DRM_MODE_CONNECTOR_DVID,
  383. DRM_MODE_CONNECTOR_DVIA,
  384. DRM_MODE_CONNECTOR_SVIDEO,
  385. DRM_MODE_CONNECTOR_Composite,
  386. DRM_MODE_CONNECTOR_LVDS,
  387. DRM_MODE_CONNECTOR_Unknown,
  388. DRM_MODE_CONNECTOR_Unknown,
  389. DRM_MODE_CONNECTOR_HDMIA,
  390. DRM_MODE_CONNECTOR_HDMIB,
  391. DRM_MODE_CONNECTOR_Unknown,
  392. DRM_MODE_CONNECTOR_Unknown,
  393. DRM_MODE_CONNECTOR_9PinDIN,
  394. DRM_MODE_CONNECTOR_DisplayPort
  395. };
  396. const uint16_t supported_devices_connector_object_id_convert[] = {
  397. CONNECTOR_OBJECT_ID_NONE,
  398. CONNECTOR_OBJECT_ID_VGA,
  399. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I, /* not all boards support DL */
  400. CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D, /* not all boards support DL */
  401. CONNECTOR_OBJECT_ID_VGA, /* technically DVI-A */
  402. CONNECTOR_OBJECT_ID_COMPOSITE,
  403. CONNECTOR_OBJECT_ID_SVIDEO,
  404. CONNECTOR_OBJECT_ID_LVDS,
  405. CONNECTOR_OBJECT_ID_9PIN_DIN,
  406. CONNECTOR_OBJECT_ID_9PIN_DIN,
  407. CONNECTOR_OBJECT_ID_DISPLAYPORT,
  408. CONNECTOR_OBJECT_ID_HDMI_TYPE_A,
  409. CONNECTOR_OBJECT_ID_HDMI_TYPE_B,
  410. CONNECTOR_OBJECT_ID_SVIDEO
  411. };
  412. const int object_connector_convert[] = {
  413. DRM_MODE_CONNECTOR_Unknown,
  414. DRM_MODE_CONNECTOR_DVII,
  415. DRM_MODE_CONNECTOR_DVII,
  416. DRM_MODE_CONNECTOR_DVID,
  417. DRM_MODE_CONNECTOR_DVID,
  418. DRM_MODE_CONNECTOR_VGA,
  419. DRM_MODE_CONNECTOR_Composite,
  420. DRM_MODE_CONNECTOR_SVIDEO,
  421. DRM_MODE_CONNECTOR_Unknown,
  422. DRM_MODE_CONNECTOR_Unknown,
  423. DRM_MODE_CONNECTOR_9PinDIN,
  424. DRM_MODE_CONNECTOR_Unknown,
  425. DRM_MODE_CONNECTOR_HDMIA,
  426. DRM_MODE_CONNECTOR_HDMIB,
  427. DRM_MODE_CONNECTOR_LVDS,
  428. DRM_MODE_CONNECTOR_9PinDIN,
  429. DRM_MODE_CONNECTOR_Unknown,
  430. DRM_MODE_CONNECTOR_Unknown,
  431. DRM_MODE_CONNECTOR_Unknown,
  432. DRM_MODE_CONNECTOR_DisplayPort,
  433. DRM_MODE_CONNECTOR_eDP,
  434. DRM_MODE_CONNECTOR_Unknown
  435. };
  436. bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev)
  437. {
  438. struct radeon_device *rdev = dev->dev_private;
  439. struct radeon_mode_info *mode_info = &rdev->mode_info;
  440. struct atom_context *ctx = mode_info->atom_context;
  441. int index = GetIndexIntoMasterTable(DATA, Object_Header);
  442. u16 size, data_offset;
  443. u8 frev, crev;
  444. ATOM_CONNECTOR_OBJECT_TABLE *con_obj;
  445. ATOM_OBJECT_TABLE *router_obj;
  446. ATOM_DISPLAY_OBJECT_PATH_TABLE *path_obj;
  447. ATOM_OBJECT_HEADER *obj_header;
  448. int i, j, k, path_size, device_support;
  449. int connector_type;
  450. u16 igp_lane_info, conn_id, connector_object_id;
  451. struct radeon_i2c_bus_rec ddc_bus;
  452. struct radeon_router router;
  453. struct radeon_gpio_rec gpio;
  454. struct radeon_hpd hpd;
  455. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset))
  456. return false;
  457. if (crev < 2)
  458. return false;
  459. router.valid = false;
  460. obj_header = (ATOM_OBJECT_HEADER *) (ctx->bios + data_offset);
  461. path_obj = (ATOM_DISPLAY_OBJECT_PATH_TABLE *)
  462. (ctx->bios + data_offset +
  463. le16_to_cpu(obj_header->usDisplayPathTableOffset));
  464. con_obj = (ATOM_CONNECTOR_OBJECT_TABLE *)
  465. (ctx->bios + data_offset +
  466. le16_to_cpu(obj_header->usConnectorObjectTableOffset));
  467. router_obj = (ATOM_OBJECT_TABLE *)
  468. (ctx->bios + data_offset +
  469. le16_to_cpu(obj_header->usRouterObjectTableOffset));
  470. device_support = le16_to_cpu(obj_header->usDeviceSupport);
  471. path_size = 0;
  472. for (i = 0; i < path_obj->ucNumOfDispPath; i++) {
  473. uint8_t *addr = (uint8_t *) path_obj->asDispPath;
  474. ATOM_DISPLAY_OBJECT_PATH *path;
  475. addr += path_size;
  476. path = (ATOM_DISPLAY_OBJECT_PATH *) addr;
  477. path_size += le16_to_cpu(path->usSize);
  478. if (device_support & le16_to_cpu(path->usDeviceTag)) {
  479. uint8_t con_obj_id, con_obj_num, con_obj_type;
  480. con_obj_id =
  481. (le16_to_cpu(path->usConnObjectId) & OBJECT_ID_MASK)
  482. >> OBJECT_ID_SHIFT;
  483. con_obj_num =
  484. (le16_to_cpu(path->usConnObjectId) & ENUM_ID_MASK)
  485. >> ENUM_ID_SHIFT;
  486. con_obj_type =
  487. (le16_to_cpu(path->usConnObjectId) &
  488. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  489. /* TODO CV support */
  490. if (le16_to_cpu(path->usDeviceTag) ==
  491. ATOM_DEVICE_CV_SUPPORT)
  492. continue;
  493. /* IGP chips */
  494. if ((rdev->flags & RADEON_IS_IGP) &&
  495. (con_obj_id ==
  496. CONNECTOR_OBJECT_ID_PCIE_CONNECTOR)) {
  497. uint16_t igp_offset = 0;
  498. ATOM_INTEGRATED_SYSTEM_INFO_V2 *igp_obj;
  499. index =
  500. GetIndexIntoMasterTable(DATA,
  501. IntegratedSystemInfo);
  502. if (atom_parse_data_header(ctx, index, &size, &frev,
  503. &crev, &igp_offset)) {
  504. if (crev >= 2) {
  505. igp_obj =
  506. (ATOM_INTEGRATED_SYSTEM_INFO_V2
  507. *) (ctx->bios + igp_offset);
  508. if (igp_obj) {
  509. uint32_t slot_config, ct;
  510. if (con_obj_num == 1)
  511. slot_config =
  512. igp_obj->
  513. ulDDISlot1Config;
  514. else
  515. slot_config =
  516. igp_obj->
  517. ulDDISlot2Config;
  518. ct = (slot_config >> 16) & 0xff;
  519. connector_type =
  520. object_connector_convert
  521. [ct];
  522. connector_object_id = ct;
  523. igp_lane_info =
  524. slot_config & 0xffff;
  525. } else
  526. continue;
  527. } else
  528. continue;
  529. } else {
  530. igp_lane_info = 0;
  531. connector_type =
  532. object_connector_convert[con_obj_id];
  533. connector_object_id = con_obj_id;
  534. }
  535. } else {
  536. igp_lane_info = 0;
  537. connector_type =
  538. object_connector_convert[con_obj_id];
  539. connector_object_id = con_obj_id;
  540. }
  541. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  542. continue;
  543. for (j = 0; j < ((le16_to_cpu(path->usSize) - 8) / 2); j++) {
  544. uint8_t grph_obj_id, grph_obj_num, grph_obj_type;
  545. grph_obj_id =
  546. (le16_to_cpu(path->usGraphicObjIds[j]) &
  547. OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  548. grph_obj_num =
  549. (le16_to_cpu(path->usGraphicObjIds[j]) &
  550. ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  551. grph_obj_type =
  552. (le16_to_cpu(path->usGraphicObjIds[j]) &
  553. OBJECT_TYPE_MASK) >> OBJECT_TYPE_SHIFT;
  554. if (grph_obj_type == GRAPH_OBJECT_TYPE_ENCODER) {
  555. u16 encoder_obj = le16_to_cpu(path->usGraphicObjIds[j]);
  556. radeon_add_atom_encoder(dev,
  557. encoder_obj,
  558. le16_to_cpu
  559. (path->
  560. usDeviceTag));
  561. } else if (grph_obj_type == GRAPH_OBJECT_TYPE_ROUTER) {
  562. router.valid = false;
  563. for (k = 0; k < router_obj->ucNumberOfObjects; k++) {
  564. u16 router_obj_id = le16_to_cpu(router_obj->asObjects[j].usObjectID);
  565. if (le16_to_cpu(path->usGraphicObjIds[j]) == router_obj_id) {
  566. ATOM_COMMON_RECORD_HEADER *record = (ATOM_COMMON_RECORD_HEADER *)
  567. (ctx->bios + data_offset +
  568. le16_to_cpu(router_obj->asObjects[k].usRecordOffset));
  569. ATOM_I2C_RECORD *i2c_record;
  570. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  571. ATOM_ROUTER_DDC_PATH_SELECT_RECORD *ddc_path;
  572. ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *router_src_dst_table =
  573. (ATOM_SRC_DST_TABLE_FOR_ONE_OBJECT *)
  574. (ctx->bios + data_offset +
  575. le16_to_cpu(router_obj->asObjects[k].usSrcDstTableOffset));
  576. int enum_id;
  577. router.router_id = router_obj_id;
  578. for (enum_id = 0; enum_id < router_src_dst_table->ucNumberOfDst;
  579. enum_id++) {
  580. if (le16_to_cpu(path->usConnObjectId) ==
  581. le16_to_cpu(router_src_dst_table->usDstObjectID[enum_id]))
  582. break;
  583. }
  584. while (record->ucRecordType > 0 &&
  585. record->ucRecordType <= ATOM_MAX_OBJECT_RECORD_NUMBER) {
  586. switch (record->ucRecordType) {
  587. case ATOM_I2C_RECORD_TYPE:
  588. i2c_record =
  589. (ATOM_I2C_RECORD *)
  590. record;
  591. i2c_config =
  592. (ATOM_I2C_ID_CONFIG_ACCESS *)
  593. &i2c_record->sucI2cId;
  594. router.i2c_info =
  595. radeon_lookup_i2c_gpio(rdev,
  596. i2c_config->
  597. ucAccess);
  598. router.i2c_addr = i2c_record->ucI2CAddr >> 1;
  599. break;
  600. case ATOM_ROUTER_DDC_PATH_SELECT_RECORD_TYPE:
  601. ddc_path = (ATOM_ROUTER_DDC_PATH_SELECT_RECORD *)
  602. record;
  603. router.valid = true;
  604. router.mux_type = ddc_path->ucMuxType;
  605. router.mux_control_pin = ddc_path->ucMuxControlPin;
  606. router.mux_state = ddc_path->ucMuxState[enum_id];
  607. break;
  608. }
  609. record = (ATOM_COMMON_RECORD_HEADER *)
  610. ((char *)record + record->ucRecordSize);
  611. }
  612. }
  613. }
  614. }
  615. }
  616. /* look up gpio for ddc, hpd */
  617. ddc_bus.valid = false;
  618. hpd.hpd = RADEON_HPD_NONE;
  619. if ((le16_to_cpu(path->usDeviceTag) &
  620. (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) == 0) {
  621. for (j = 0; j < con_obj->ucNumberOfObjects; j++) {
  622. if (le16_to_cpu(path->usConnObjectId) ==
  623. le16_to_cpu(con_obj->asObjects[j].
  624. usObjectID)) {
  625. ATOM_COMMON_RECORD_HEADER
  626. *record =
  627. (ATOM_COMMON_RECORD_HEADER
  628. *)
  629. (ctx->bios + data_offset +
  630. le16_to_cpu(con_obj->
  631. asObjects[j].
  632. usRecordOffset));
  633. ATOM_I2C_RECORD *i2c_record;
  634. ATOM_HPD_INT_RECORD *hpd_record;
  635. ATOM_I2C_ID_CONFIG_ACCESS *i2c_config;
  636. while (record->ucRecordType > 0
  637. && record->
  638. ucRecordType <=
  639. ATOM_MAX_OBJECT_RECORD_NUMBER) {
  640. switch (record->ucRecordType) {
  641. case ATOM_I2C_RECORD_TYPE:
  642. i2c_record =
  643. (ATOM_I2C_RECORD *)
  644. record;
  645. i2c_config =
  646. (ATOM_I2C_ID_CONFIG_ACCESS *)
  647. &i2c_record->sucI2cId;
  648. ddc_bus = radeon_lookup_i2c_gpio(rdev,
  649. i2c_config->
  650. ucAccess);
  651. break;
  652. case ATOM_HPD_INT_RECORD_TYPE:
  653. hpd_record =
  654. (ATOM_HPD_INT_RECORD *)
  655. record;
  656. gpio = radeon_lookup_gpio(rdev,
  657. hpd_record->ucHPDIntGPIOID);
  658. hpd = radeon_atom_get_hpd_info_from_gpio(rdev, &gpio);
  659. hpd.plugged_state = hpd_record->ucPlugged_PinState;
  660. break;
  661. }
  662. record =
  663. (ATOM_COMMON_RECORD_HEADER
  664. *) ((char *)record
  665. +
  666. record->
  667. ucRecordSize);
  668. }
  669. break;
  670. }
  671. }
  672. }
  673. /* needed for aux chan transactions */
  674. ddc_bus.hpd = hpd.hpd;
  675. conn_id = le16_to_cpu(path->usConnObjectId);
  676. if (!radeon_atom_apply_quirks
  677. (dev, le16_to_cpu(path->usDeviceTag), &connector_type,
  678. &ddc_bus, &conn_id, &hpd))
  679. continue;
  680. radeon_add_atom_connector(dev,
  681. conn_id,
  682. le16_to_cpu(path->
  683. usDeviceTag),
  684. connector_type, &ddc_bus,
  685. igp_lane_info,
  686. connector_object_id,
  687. &hpd,
  688. &router);
  689. }
  690. }
  691. radeon_link_encoder_connector(dev);
  692. return true;
  693. }
  694. static uint16_t atombios_get_connector_object_id(struct drm_device *dev,
  695. int connector_type,
  696. uint16_t devices)
  697. {
  698. struct radeon_device *rdev = dev->dev_private;
  699. if (rdev->flags & RADEON_IS_IGP) {
  700. return supported_devices_connector_object_id_convert
  701. [connector_type];
  702. } else if (((connector_type == DRM_MODE_CONNECTOR_DVII) ||
  703. (connector_type == DRM_MODE_CONNECTOR_DVID)) &&
  704. (devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  705. struct radeon_mode_info *mode_info = &rdev->mode_info;
  706. struct atom_context *ctx = mode_info->atom_context;
  707. int index = GetIndexIntoMasterTable(DATA, XTMDS_Info);
  708. uint16_t size, data_offset;
  709. uint8_t frev, crev;
  710. ATOM_XTMDS_INFO *xtmds;
  711. if (atom_parse_data_header(ctx, index, &size, &frev, &crev, &data_offset)) {
  712. xtmds = (ATOM_XTMDS_INFO *)(ctx->bios + data_offset);
  713. if (xtmds->ucSupportedLink & ATOM_XTMDS_SUPPORTED_DUALLINK) {
  714. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  715. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I;
  716. else
  717. return CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D;
  718. } else {
  719. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  720. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_I;
  721. else
  722. return CONNECTOR_OBJECT_ID_SINGLE_LINK_DVI_D;
  723. }
  724. } else
  725. return supported_devices_connector_object_id_convert
  726. [connector_type];
  727. } else {
  728. return supported_devices_connector_object_id_convert
  729. [connector_type];
  730. }
  731. }
  732. struct bios_connector {
  733. bool valid;
  734. uint16_t line_mux;
  735. uint16_t devices;
  736. int connector_type;
  737. struct radeon_i2c_bus_rec ddc_bus;
  738. struct radeon_hpd hpd;
  739. };
  740. bool radeon_get_atom_connector_info_from_supported_devices_table(struct
  741. drm_device
  742. *dev)
  743. {
  744. struct radeon_device *rdev = dev->dev_private;
  745. struct radeon_mode_info *mode_info = &rdev->mode_info;
  746. struct atom_context *ctx = mode_info->atom_context;
  747. int index = GetIndexIntoMasterTable(DATA, SupportedDevicesInfo);
  748. uint16_t size, data_offset;
  749. uint8_t frev, crev;
  750. uint16_t device_support;
  751. uint8_t dac;
  752. union atom_supported_devices *supported_devices;
  753. int i, j, max_device;
  754. struct bios_connector *bios_connectors;
  755. size_t bc_size = sizeof(*bios_connectors) * ATOM_MAX_SUPPORTED_DEVICE;
  756. struct radeon_router router;
  757. router.valid = false;
  758. bios_connectors = kzalloc(bc_size, GFP_KERNEL);
  759. if (!bios_connectors)
  760. return false;
  761. if (!atom_parse_data_header(ctx, index, &size, &frev, &crev,
  762. &data_offset)) {
  763. kfree(bios_connectors);
  764. return false;
  765. }
  766. supported_devices =
  767. (union atom_supported_devices *)(ctx->bios + data_offset);
  768. device_support = le16_to_cpu(supported_devices->info.usDeviceSupport);
  769. if (frev > 1)
  770. max_device = ATOM_MAX_SUPPORTED_DEVICE;
  771. else
  772. max_device = ATOM_MAX_SUPPORTED_DEVICE_INFO;
  773. for (i = 0; i < max_device; i++) {
  774. ATOM_CONNECTOR_INFO_I2C ci =
  775. supported_devices->info.asConnInfo[i];
  776. bios_connectors[i].valid = false;
  777. if (!(device_support & (1 << i))) {
  778. continue;
  779. }
  780. if (i == ATOM_DEVICE_CV_INDEX) {
  781. DRM_DEBUG_KMS("Skipping Component Video\n");
  782. continue;
  783. }
  784. bios_connectors[i].connector_type =
  785. supported_devices_connector_convert[ci.sucConnectorInfo.
  786. sbfAccess.
  787. bfConnectorType];
  788. if (bios_connectors[i].connector_type ==
  789. DRM_MODE_CONNECTOR_Unknown)
  790. continue;
  791. dac = ci.sucConnectorInfo.sbfAccess.bfAssociatedDAC;
  792. bios_connectors[i].line_mux =
  793. ci.sucI2cId.ucAccess;
  794. /* give tv unique connector ids */
  795. if (i == ATOM_DEVICE_TV1_INDEX) {
  796. bios_connectors[i].ddc_bus.valid = false;
  797. bios_connectors[i].line_mux = 50;
  798. } else if (i == ATOM_DEVICE_TV2_INDEX) {
  799. bios_connectors[i].ddc_bus.valid = false;
  800. bios_connectors[i].line_mux = 51;
  801. } else if (i == ATOM_DEVICE_CV_INDEX) {
  802. bios_connectors[i].ddc_bus.valid = false;
  803. bios_connectors[i].line_mux = 52;
  804. } else
  805. bios_connectors[i].ddc_bus =
  806. radeon_lookup_i2c_gpio(rdev,
  807. bios_connectors[i].line_mux);
  808. if ((crev > 1) && (frev > 1)) {
  809. u8 isb = supported_devices->info_2d1.asIntSrcInfo[i].ucIntSrcBitmap;
  810. switch (isb) {
  811. case 0x4:
  812. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  813. break;
  814. case 0xa:
  815. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  816. break;
  817. default:
  818. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  819. break;
  820. }
  821. } else {
  822. if (i == ATOM_DEVICE_DFP1_INDEX)
  823. bios_connectors[i].hpd.hpd = RADEON_HPD_1;
  824. else if (i == ATOM_DEVICE_DFP2_INDEX)
  825. bios_connectors[i].hpd.hpd = RADEON_HPD_2;
  826. else
  827. bios_connectors[i].hpd.hpd = RADEON_HPD_NONE;
  828. }
  829. /* Always set the connector type to VGA for CRT1/CRT2. if they are
  830. * shared with a DVI port, we'll pick up the DVI connector when we
  831. * merge the outputs. Some bioses incorrectly list VGA ports as DVI.
  832. */
  833. if (i == ATOM_DEVICE_CRT1_INDEX || i == ATOM_DEVICE_CRT2_INDEX)
  834. bios_connectors[i].connector_type =
  835. DRM_MODE_CONNECTOR_VGA;
  836. if (!radeon_atom_apply_quirks
  837. (dev, (1 << i), &bios_connectors[i].connector_type,
  838. &bios_connectors[i].ddc_bus, &bios_connectors[i].line_mux,
  839. &bios_connectors[i].hpd))
  840. continue;
  841. bios_connectors[i].valid = true;
  842. bios_connectors[i].devices = (1 << i);
  843. if (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom)
  844. radeon_add_atom_encoder(dev,
  845. radeon_get_encoder_enum(dev,
  846. (1 << i),
  847. dac),
  848. (1 << i));
  849. else
  850. radeon_add_legacy_encoder(dev,
  851. radeon_get_encoder_enum(dev,
  852. (1 << i),
  853. dac),
  854. (1 << i));
  855. }
  856. /* combine shared connectors */
  857. for (i = 0; i < max_device; i++) {
  858. if (bios_connectors[i].valid) {
  859. for (j = 0; j < max_device; j++) {
  860. if (bios_connectors[j].valid && (i != j)) {
  861. if (bios_connectors[i].line_mux ==
  862. bios_connectors[j].line_mux) {
  863. /* make sure not to combine LVDS */
  864. if (bios_connectors[i].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  865. bios_connectors[i].line_mux = 53;
  866. bios_connectors[i].ddc_bus.valid = false;
  867. continue;
  868. }
  869. if (bios_connectors[j].devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  870. bios_connectors[j].line_mux = 53;
  871. bios_connectors[j].ddc_bus.valid = false;
  872. continue;
  873. }
  874. /* combine analog and digital for DVI-I */
  875. if (((bios_connectors[i].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  876. (bios_connectors[j].devices & (ATOM_DEVICE_CRT_SUPPORT))) ||
  877. ((bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT)) &&
  878. (bios_connectors[i].devices & (ATOM_DEVICE_CRT_SUPPORT)))) {
  879. bios_connectors[i].devices |=
  880. bios_connectors[j].devices;
  881. bios_connectors[i].connector_type =
  882. DRM_MODE_CONNECTOR_DVII;
  883. if (bios_connectors[j].devices & (ATOM_DEVICE_DFP_SUPPORT))
  884. bios_connectors[i].hpd =
  885. bios_connectors[j].hpd;
  886. bios_connectors[j].valid = false;
  887. }
  888. }
  889. }
  890. }
  891. }
  892. }
  893. /* add the connectors */
  894. for (i = 0; i < max_device; i++) {
  895. if (bios_connectors[i].valid) {
  896. uint16_t connector_object_id =
  897. atombios_get_connector_object_id(dev,
  898. bios_connectors[i].connector_type,
  899. bios_connectors[i].devices);
  900. radeon_add_atom_connector(dev,
  901. bios_connectors[i].line_mux,
  902. bios_connectors[i].devices,
  903. bios_connectors[i].
  904. connector_type,
  905. &bios_connectors[i].ddc_bus,
  906. 0,
  907. connector_object_id,
  908. &bios_connectors[i].hpd,
  909. &router);
  910. }
  911. }
  912. radeon_link_encoder_connector(dev);
  913. kfree(bios_connectors);
  914. return true;
  915. }
  916. union firmware_info {
  917. ATOM_FIRMWARE_INFO info;
  918. ATOM_FIRMWARE_INFO_V1_2 info_12;
  919. ATOM_FIRMWARE_INFO_V1_3 info_13;
  920. ATOM_FIRMWARE_INFO_V1_4 info_14;
  921. ATOM_FIRMWARE_INFO_V2_1 info_21;
  922. };
  923. bool radeon_atom_get_clock_info(struct drm_device *dev)
  924. {
  925. struct radeon_device *rdev = dev->dev_private;
  926. struct radeon_mode_info *mode_info = &rdev->mode_info;
  927. int index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  928. union firmware_info *firmware_info;
  929. uint8_t frev, crev;
  930. struct radeon_pll *p1pll = &rdev->clock.p1pll;
  931. struct radeon_pll *p2pll = &rdev->clock.p2pll;
  932. struct radeon_pll *dcpll = &rdev->clock.dcpll;
  933. struct radeon_pll *spll = &rdev->clock.spll;
  934. struct radeon_pll *mpll = &rdev->clock.mpll;
  935. uint16_t data_offset;
  936. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  937. &frev, &crev, &data_offset)) {
  938. firmware_info =
  939. (union firmware_info *)(mode_info->atom_context->bios +
  940. data_offset);
  941. /* pixel clocks */
  942. p1pll->reference_freq =
  943. le16_to_cpu(firmware_info->info.usReferenceClock);
  944. p1pll->reference_div = 0;
  945. if (crev < 2)
  946. p1pll->pll_out_min =
  947. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Output);
  948. else
  949. p1pll->pll_out_min =
  950. le32_to_cpu(firmware_info->info_12.ulMinPixelClockPLL_Output);
  951. p1pll->pll_out_max =
  952. le32_to_cpu(firmware_info->info.ulMaxPixelClockPLL_Output);
  953. if (crev >= 4) {
  954. p1pll->lcd_pll_out_min =
  955. le16_to_cpu(firmware_info->info_14.usLcdMinPixelClockPLL_Output) * 100;
  956. if (p1pll->lcd_pll_out_min == 0)
  957. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  958. p1pll->lcd_pll_out_max =
  959. le16_to_cpu(firmware_info->info_14.usLcdMaxPixelClockPLL_Output) * 100;
  960. if (p1pll->lcd_pll_out_max == 0)
  961. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  962. } else {
  963. p1pll->lcd_pll_out_min = p1pll->pll_out_min;
  964. p1pll->lcd_pll_out_max = p1pll->pll_out_max;
  965. }
  966. if (p1pll->pll_out_min == 0) {
  967. if (ASIC_IS_AVIVO(rdev))
  968. p1pll->pll_out_min = 64800;
  969. else
  970. p1pll->pll_out_min = 20000;
  971. } else if (p1pll->pll_out_min > 64800) {
  972. /* Limiting the pll output range is a good thing generally as
  973. * it limits the number of possible pll combinations for a given
  974. * frequency presumably to the ones that work best on each card.
  975. * However, certain duallink DVI monitors seem to like
  976. * pll combinations that would be limited by this at least on
  977. * pre-DCE 3.0 r6xx hardware. This might need to be adjusted per
  978. * family.
  979. */
  980. if (!radeon_new_pll)
  981. p1pll->pll_out_min = 64800;
  982. }
  983. p1pll->pll_in_min =
  984. le16_to_cpu(firmware_info->info.usMinPixelClockPLL_Input);
  985. p1pll->pll_in_max =
  986. le16_to_cpu(firmware_info->info.usMaxPixelClockPLL_Input);
  987. *p2pll = *p1pll;
  988. /* system clock */
  989. spll->reference_freq =
  990. le16_to_cpu(firmware_info->info.usReferenceClock);
  991. spll->reference_div = 0;
  992. spll->pll_out_min =
  993. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Output);
  994. spll->pll_out_max =
  995. le32_to_cpu(firmware_info->info.ulMaxEngineClockPLL_Output);
  996. /* ??? */
  997. if (spll->pll_out_min == 0) {
  998. if (ASIC_IS_AVIVO(rdev))
  999. spll->pll_out_min = 64800;
  1000. else
  1001. spll->pll_out_min = 20000;
  1002. }
  1003. spll->pll_in_min =
  1004. le16_to_cpu(firmware_info->info.usMinEngineClockPLL_Input);
  1005. spll->pll_in_max =
  1006. le16_to_cpu(firmware_info->info.usMaxEngineClockPLL_Input);
  1007. /* memory clock */
  1008. mpll->reference_freq =
  1009. le16_to_cpu(firmware_info->info.usReferenceClock);
  1010. mpll->reference_div = 0;
  1011. mpll->pll_out_min =
  1012. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Output);
  1013. mpll->pll_out_max =
  1014. le32_to_cpu(firmware_info->info.ulMaxMemoryClockPLL_Output);
  1015. /* ??? */
  1016. if (mpll->pll_out_min == 0) {
  1017. if (ASIC_IS_AVIVO(rdev))
  1018. mpll->pll_out_min = 64800;
  1019. else
  1020. mpll->pll_out_min = 20000;
  1021. }
  1022. mpll->pll_in_min =
  1023. le16_to_cpu(firmware_info->info.usMinMemoryClockPLL_Input);
  1024. mpll->pll_in_max =
  1025. le16_to_cpu(firmware_info->info.usMaxMemoryClockPLL_Input);
  1026. rdev->clock.default_sclk =
  1027. le32_to_cpu(firmware_info->info.ulDefaultEngineClock);
  1028. rdev->clock.default_mclk =
  1029. le32_to_cpu(firmware_info->info.ulDefaultMemoryClock);
  1030. if (ASIC_IS_DCE4(rdev)) {
  1031. rdev->clock.default_dispclk =
  1032. le32_to_cpu(firmware_info->info_21.ulDefaultDispEngineClkFreq);
  1033. if (rdev->clock.default_dispclk == 0)
  1034. rdev->clock.default_dispclk = 60000; /* 600 Mhz */
  1035. rdev->clock.dp_extclk =
  1036. le16_to_cpu(firmware_info->info_21.usUniphyDPModeExtClkFreq);
  1037. }
  1038. *dcpll = *p1pll;
  1039. return true;
  1040. }
  1041. return false;
  1042. }
  1043. union igp_info {
  1044. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  1045. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  1046. };
  1047. bool radeon_atombios_sideport_present(struct radeon_device *rdev)
  1048. {
  1049. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1050. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  1051. union igp_info *igp_info;
  1052. u8 frev, crev;
  1053. u16 data_offset;
  1054. /* sideport is AMD only */
  1055. if (rdev->family == CHIP_RS600)
  1056. return false;
  1057. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1058. &frev, &crev, &data_offset)) {
  1059. igp_info = (union igp_info *)(mode_info->atom_context->bios +
  1060. data_offset);
  1061. switch (crev) {
  1062. case 1:
  1063. if (igp_info->info.ulBootUpMemoryClock)
  1064. return true;
  1065. break;
  1066. case 2:
  1067. if (igp_info->info_2.ulBootUpSidePortClock)
  1068. return true;
  1069. break;
  1070. default:
  1071. DRM_ERROR("Unsupported IGP table: %d %d\n", frev, crev);
  1072. break;
  1073. }
  1074. }
  1075. return false;
  1076. }
  1077. bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
  1078. struct radeon_encoder_int_tmds *tmds)
  1079. {
  1080. struct drm_device *dev = encoder->base.dev;
  1081. struct radeon_device *rdev = dev->dev_private;
  1082. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1083. int index = GetIndexIntoMasterTable(DATA, TMDS_Info);
  1084. uint16_t data_offset;
  1085. struct _ATOM_TMDS_INFO *tmds_info;
  1086. uint8_t frev, crev;
  1087. uint16_t maxfreq;
  1088. int i;
  1089. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1090. &frev, &crev, &data_offset)) {
  1091. tmds_info =
  1092. (struct _ATOM_TMDS_INFO *)(mode_info->atom_context->bios +
  1093. data_offset);
  1094. maxfreq = le16_to_cpu(tmds_info->usMaxFrequency);
  1095. for (i = 0; i < 4; i++) {
  1096. tmds->tmds_pll[i].freq =
  1097. le16_to_cpu(tmds_info->asMiscInfo[i].usFrequency);
  1098. tmds->tmds_pll[i].value =
  1099. tmds_info->asMiscInfo[i].ucPLL_ChargePump & 0x3f;
  1100. tmds->tmds_pll[i].value |=
  1101. (tmds_info->asMiscInfo[i].
  1102. ucPLL_VCO_Gain & 0x3f) << 6;
  1103. tmds->tmds_pll[i].value |=
  1104. (tmds_info->asMiscInfo[i].
  1105. ucPLL_DutyCycle & 0xf) << 12;
  1106. tmds->tmds_pll[i].value |=
  1107. (tmds_info->asMiscInfo[i].
  1108. ucPLL_VoltageSwing & 0xf) << 16;
  1109. DRM_DEBUG_KMS("TMDS PLL From ATOMBIOS %u %x\n",
  1110. tmds->tmds_pll[i].freq,
  1111. tmds->tmds_pll[i].value);
  1112. if (maxfreq == tmds->tmds_pll[i].freq) {
  1113. tmds->tmds_pll[i].freq = 0xffffffff;
  1114. break;
  1115. }
  1116. }
  1117. return true;
  1118. }
  1119. return false;
  1120. }
  1121. static struct radeon_atom_ss *radeon_atombios_get_ss_info(struct
  1122. radeon_encoder
  1123. *encoder,
  1124. int id)
  1125. {
  1126. struct drm_device *dev = encoder->base.dev;
  1127. struct radeon_device *rdev = dev->dev_private;
  1128. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1129. int index = GetIndexIntoMasterTable(DATA, PPLL_SS_Info);
  1130. uint16_t data_offset;
  1131. struct _ATOM_SPREAD_SPECTRUM_INFO *ss_info;
  1132. uint8_t frev, crev;
  1133. struct radeon_atom_ss *ss = NULL;
  1134. int i;
  1135. if (id > ATOM_MAX_SS_ENTRY)
  1136. return NULL;
  1137. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1138. &frev, &crev, &data_offset)) {
  1139. ss_info =
  1140. (struct _ATOM_SPREAD_SPECTRUM_INFO *)(mode_info->atom_context->bios + data_offset);
  1141. ss =
  1142. kzalloc(sizeof(struct radeon_atom_ss), GFP_KERNEL);
  1143. if (!ss)
  1144. return NULL;
  1145. for (i = 0; i < ATOM_MAX_SS_ENTRY; i++) {
  1146. if (ss_info->asSS_Info[i].ucSS_Id == id) {
  1147. ss->percentage =
  1148. le16_to_cpu(ss_info->asSS_Info[i].usSpreadSpectrumPercentage);
  1149. ss->type = ss_info->asSS_Info[i].ucSpreadSpectrumType;
  1150. ss->step = ss_info->asSS_Info[i].ucSS_Step;
  1151. ss->delay = ss_info->asSS_Info[i].ucSS_Delay;
  1152. ss->range = ss_info->asSS_Info[i].ucSS_Range;
  1153. ss->refdiv = ss_info->asSS_Info[i].ucRecommendedRef_Div;
  1154. break;
  1155. }
  1156. }
  1157. }
  1158. return ss;
  1159. }
  1160. union lvds_info {
  1161. struct _ATOM_LVDS_INFO info;
  1162. struct _ATOM_LVDS_INFO_V12 info_12;
  1163. };
  1164. struct radeon_encoder_atom_dig *radeon_atombios_get_lvds_info(struct
  1165. radeon_encoder
  1166. *encoder)
  1167. {
  1168. struct drm_device *dev = encoder->base.dev;
  1169. struct radeon_device *rdev = dev->dev_private;
  1170. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1171. int index = GetIndexIntoMasterTable(DATA, LVDS_Info);
  1172. uint16_t data_offset, misc;
  1173. union lvds_info *lvds_info;
  1174. uint8_t frev, crev;
  1175. struct radeon_encoder_atom_dig *lvds = NULL;
  1176. int encoder_enum = (encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1177. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1178. &frev, &crev, &data_offset)) {
  1179. lvds_info =
  1180. (union lvds_info *)(mode_info->atom_context->bios + data_offset);
  1181. lvds =
  1182. kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1183. if (!lvds)
  1184. return NULL;
  1185. lvds->native_mode.clock =
  1186. le16_to_cpu(lvds_info->info.sLCDTiming.usPixClk) * 10;
  1187. lvds->native_mode.hdisplay =
  1188. le16_to_cpu(lvds_info->info.sLCDTiming.usHActive);
  1189. lvds->native_mode.vdisplay =
  1190. le16_to_cpu(lvds_info->info.sLCDTiming.usVActive);
  1191. lvds->native_mode.htotal = lvds->native_mode.hdisplay +
  1192. le16_to_cpu(lvds_info->info.sLCDTiming.usHBlanking_Time);
  1193. lvds->native_mode.hsync_start = lvds->native_mode.hdisplay +
  1194. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncOffset);
  1195. lvds->native_mode.hsync_end = lvds->native_mode.hsync_start +
  1196. le16_to_cpu(lvds_info->info.sLCDTiming.usHSyncWidth);
  1197. lvds->native_mode.vtotal = lvds->native_mode.vdisplay +
  1198. le16_to_cpu(lvds_info->info.sLCDTiming.usVBlanking_Time);
  1199. lvds->native_mode.vsync_start = lvds->native_mode.vdisplay +
  1200. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncOffset);
  1201. lvds->native_mode.vsync_end = lvds->native_mode.vsync_start +
  1202. le16_to_cpu(lvds_info->info.sLCDTiming.usVSyncWidth);
  1203. lvds->panel_pwr_delay =
  1204. le16_to_cpu(lvds_info->info.usOffDelayInMs);
  1205. lvds->lvds_misc = lvds_info->info.ucLVDS_Misc;
  1206. misc = le16_to_cpu(lvds_info->info.sLCDTiming.susModeMiscInfo.usAccess);
  1207. if (misc & ATOM_VSYNC_POLARITY)
  1208. lvds->native_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  1209. if (misc & ATOM_HSYNC_POLARITY)
  1210. lvds->native_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  1211. if (misc & ATOM_COMPOSITESYNC)
  1212. lvds->native_mode.flags |= DRM_MODE_FLAG_CSYNC;
  1213. if (misc & ATOM_INTERLACE)
  1214. lvds->native_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  1215. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1216. lvds->native_mode.flags |= DRM_MODE_FLAG_DBLSCAN;
  1217. /* set crtc values */
  1218. drm_mode_set_crtcinfo(&lvds->native_mode, CRTC_INTERLACE_HALVE_V);
  1219. lvds->ss = radeon_atombios_get_ss_info(encoder, lvds_info->info.ucSS_Id);
  1220. if (ASIC_IS_AVIVO(rdev)) {
  1221. if (radeon_new_pll == 0)
  1222. lvds->pll_algo = PLL_ALGO_LEGACY;
  1223. else
  1224. lvds->pll_algo = PLL_ALGO_NEW;
  1225. } else {
  1226. if (radeon_new_pll == 1)
  1227. lvds->pll_algo = PLL_ALGO_NEW;
  1228. else
  1229. lvds->pll_algo = PLL_ALGO_LEGACY;
  1230. }
  1231. encoder->native_mode = lvds->native_mode;
  1232. if (encoder_enum == 2)
  1233. lvds->linkb = true;
  1234. else
  1235. lvds->linkb = false;
  1236. }
  1237. return lvds;
  1238. }
  1239. struct radeon_encoder_primary_dac *
  1240. radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder)
  1241. {
  1242. struct drm_device *dev = encoder->base.dev;
  1243. struct radeon_device *rdev = dev->dev_private;
  1244. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1245. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1246. uint16_t data_offset;
  1247. struct _COMPASSIONATE_DATA *dac_info;
  1248. uint8_t frev, crev;
  1249. uint8_t bg, dac;
  1250. struct radeon_encoder_primary_dac *p_dac = NULL;
  1251. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1252. &frev, &crev, &data_offset)) {
  1253. dac_info = (struct _COMPASSIONATE_DATA *)
  1254. (mode_info->atom_context->bios + data_offset);
  1255. p_dac = kzalloc(sizeof(struct radeon_encoder_primary_dac), GFP_KERNEL);
  1256. if (!p_dac)
  1257. return NULL;
  1258. bg = dac_info->ucDAC1_BG_Adjustment;
  1259. dac = dac_info->ucDAC1_DAC_Adjustment;
  1260. p_dac->ps2_pdac_adj = (bg << 8) | (dac);
  1261. }
  1262. return p_dac;
  1263. }
  1264. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  1265. struct drm_display_mode *mode)
  1266. {
  1267. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1268. ATOM_ANALOG_TV_INFO *tv_info;
  1269. ATOM_ANALOG_TV_INFO_V1_2 *tv_info_v1_2;
  1270. ATOM_DTD_FORMAT *dtd_timings;
  1271. int data_index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1272. u8 frev, crev;
  1273. u16 data_offset, misc;
  1274. if (!atom_parse_data_header(mode_info->atom_context, data_index, NULL,
  1275. &frev, &crev, &data_offset))
  1276. return false;
  1277. switch (crev) {
  1278. case 1:
  1279. tv_info = (ATOM_ANALOG_TV_INFO *)(mode_info->atom_context->bios + data_offset);
  1280. if (index >= MAX_SUPPORTED_TV_TIMING)
  1281. return false;
  1282. mode->crtc_htotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Total);
  1283. mode->crtc_hdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_Disp);
  1284. mode->crtc_hsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart);
  1285. mode->crtc_hsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncStart) +
  1286. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_H_SyncWidth);
  1287. mode->crtc_vtotal = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Total);
  1288. mode->crtc_vdisplay = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_Disp);
  1289. mode->crtc_vsync_start = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart);
  1290. mode->crtc_vsync_end = le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncStart) +
  1291. le16_to_cpu(tv_info->aModeTimings[index].usCRTC_V_SyncWidth);
  1292. mode->flags = 0;
  1293. misc = le16_to_cpu(tv_info->aModeTimings[index].susModeMiscInfo.usAccess);
  1294. if (misc & ATOM_VSYNC_POLARITY)
  1295. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1296. if (misc & ATOM_HSYNC_POLARITY)
  1297. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1298. if (misc & ATOM_COMPOSITESYNC)
  1299. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1300. if (misc & ATOM_INTERLACE)
  1301. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1302. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1303. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1304. mode->clock = le16_to_cpu(tv_info->aModeTimings[index].usPixelClock) * 10;
  1305. if (index == 1) {
  1306. /* PAL timings appear to have wrong values for totals */
  1307. mode->crtc_htotal -= 1;
  1308. mode->crtc_vtotal -= 1;
  1309. }
  1310. break;
  1311. case 2:
  1312. tv_info_v1_2 = (ATOM_ANALOG_TV_INFO_V1_2 *)(mode_info->atom_context->bios + data_offset);
  1313. if (index >= MAX_SUPPORTED_TV_TIMING_V1_2)
  1314. return false;
  1315. dtd_timings = &tv_info_v1_2->aModeTimings[index];
  1316. mode->crtc_htotal = le16_to_cpu(dtd_timings->usHActive) +
  1317. le16_to_cpu(dtd_timings->usHBlanking_Time);
  1318. mode->crtc_hdisplay = le16_to_cpu(dtd_timings->usHActive);
  1319. mode->crtc_hsync_start = le16_to_cpu(dtd_timings->usHActive) +
  1320. le16_to_cpu(dtd_timings->usHSyncOffset);
  1321. mode->crtc_hsync_end = mode->crtc_hsync_start +
  1322. le16_to_cpu(dtd_timings->usHSyncWidth);
  1323. mode->crtc_vtotal = le16_to_cpu(dtd_timings->usVActive) +
  1324. le16_to_cpu(dtd_timings->usVBlanking_Time);
  1325. mode->crtc_vdisplay = le16_to_cpu(dtd_timings->usVActive);
  1326. mode->crtc_vsync_start = le16_to_cpu(dtd_timings->usVActive) +
  1327. le16_to_cpu(dtd_timings->usVSyncOffset);
  1328. mode->crtc_vsync_end = mode->crtc_vsync_start +
  1329. le16_to_cpu(dtd_timings->usVSyncWidth);
  1330. mode->flags = 0;
  1331. misc = le16_to_cpu(dtd_timings->susModeMiscInfo.usAccess);
  1332. if (misc & ATOM_VSYNC_POLARITY)
  1333. mode->flags |= DRM_MODE_FLAG_NVSYNC;
  1334. if (misc & ATOM_HSYNC_POLARITY)
  1335. mode->flags |= DRM_MODE_FLAG_NHSYNC;
  1336. if (misc & ATOM_COMPOSITESYNC)
  1337. mode->flags |= DRM_MODE_FLAG_CSYNC;
  1338. if (misc & ATOM_INTERLACE)
  1339. mode->flags |= DRM_MODE_FLAG_INTERLACE;
  1340. if (misc & ATOM_DOUBLE_CLOCK_MODE)
  1341. mode->flags |= DRM_MODE_FLAG_DBLSCAN;
  1342. mode->clock = le16_to_cpu(dtd_timings->usPixClk) * 10;
  1343. break;
  1344. }
  1345. return true;
  1346. }
  1347. enum radeon_tv_std
  1348. radeon_atombios_get_tv_info(struct radeon_device *rdev)
  1349. {
  1350. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1351. int index = GetIndexIntoMasterTable(DATA, AnalogTV_Info);
  1352. uint16_t data_offset;
  1353. uint8_t frev, crev;
  1354. struct _ATOM_ANALOG_TV_INFO *tv_info;
  1355. enum radeon_tv_std tv_std = TV_STD_NTSC;
  1356. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1357. &frev, &crev, &data_offset)) {
  1358. tv_info = (struct _ATOM_ANALOG_TV_INFO *)
  1359. (mode_info->atom_context->bios + data_offset);
  1360. switch (tv_info->ucTV_BootUpDefaultStandard) {
  1361. case ATOM_TV_NTSC:
  1362. tv_std = TV_STD_NTSC;
  1363. DRM_INFO("Default TV standard: NTSC\n");
  1364. break;
  1365. case ATOM_TV_NTSCJ:
  1366. tv_std = TV_STD_NTSC_J;
  1367. DRM_INFO("Default TV standard: NTSC-J\n");
  1368. break;
  1369. case ATOM_TV_PAL:
  1370. tv_std = TV_STD_PAL;
  1371. DRM_INFO("Default TV standard: PAL\n");
  1372. break;
  1373. case ATOM_TV_PALM:
  1374. tv_std = TV_STD_PAL_M;
  1375. DRM_INFO("Default TV standard: PAL-M\n");
  1376. break;
  1377. case ATOM_TV_PALN:
  1378. tv_std = TV_STD_PAL_N;
  1379. DRM_INFO("Default TV standard: PAL-N\n");
  1380. break;
  1381. case ATOM_TV_PALCN:
  1382. tv_std = TV_STD_PAL_CN;
  1383. DRM_INFO("Default TV standard: PAL-CN\n");
  1384. break;
  1385. case ATOM_TV_PAL60:
  1386. tv_std = TV_STD_PAL_60;
  1387. DRM_INFO("Default TV standard: PAL-60\n");
  1388. break;
  1389. case ATOM_TV_SECAM:
  1390. tv_std = TV_STD_SECAM;
  1391. DRM_INFO("Default TV standard: SECAM\n");
  1392. break;
  1393. default:
  1394. tv_std = TV_STD_NTSC;
  1395. DRM_INFO("Unknown TV standard; defaulting to NTSC\n");
  1396. break;
  1397. }
  1398. }
  1399. return tv_std;
  1400. }
  1401. struct radeon_encoder_tv_dac *
  1402. radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder)
  1403. {
  1404. struct drm_device *dev = encoder->base.dev;
  1405. struct radeon_device *rdev = dev->dev_private;
  1406. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1407. int index = GetIndexIntoMasterTable(DATA, CompassionateData);
  1408. uint16_t data_offset;
  1409. struct _COMPASSIONATE_DATA *dac_info;
  1410. uint8_t frev, crev;
  1411. uint8_t bg, dac;
  1412. struct radeon_encoder_tv_dac *tv_dac = NULL;
  1413. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1414. &frev, &crev, &data_offset)) {
  1415. dac_info = (struct _COMPASSIONATE_DATA *)
  1416. (mode_info->atom_context->bios + data_offset);
  1417. tv_dac = kzalloc(sizeof(struct radeon_encoder_tv_dac), GFP_KERNEL);
  1418. if (!tv_dac)
  1419. return NULL;
  1420. bg = dac_info->ucDAC2_CRT2_BG_Adjustment;
  1421. dac = dac_info->ucDAC2_CRT2_DAC_Adjustment;
  1422. tv_dac->ps2_tvdac_adj = (bg << 16) | (dac << 20);
  1423. bg = dac_info->ucDAC2_PAL_BG_Adjustment;
  1424. dac = dac_info->ucDAC2_PAL_DAC_Adjustment;
  1425. tv_dac->pal_tvdac_adj = (bg << 16) | (dac << 20);
  1426. bg = dac_info->ucDAC2_NTSC_BG_Adjustment;
  1427. dac = dac_info->ucDAC2_NTSC_DAC_Adjustment;
  1428. tv_dac->ntsc_tvdac_adj = (bg << 16) | (dac << 20);
  1429. tv_dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1430. }
  1431. return tv_dac;
  1432. }
  1433. static const char *thermal_controller_names[] = {
  1434. "NONE",
  1435. "lm63",
  1436. "adm1032",
  1437. "adm1030",
  1438. "max6649",
  1439. "lm64",
  1440. "f75375",
  1441. "asc7xxx",
  1442. };
  1443. static const char *pp_lib_thermal_controller_names[] = {
  1444. "NONE",
  1445. "lm63",
  1446. "adm1032",
  1447. "adm1030",
  1448. "max6649",
  1449. "lm64",
  1450. "f75375",
  1451. "RV6xx",
  1452. "RV770",
  1453. "adt7473",
  1454. "External GPIO",
  1455. "Evergreen",
  1456. "adt7473 with internal",
  1457. };
  1458. union power_info {
  1459. struct _ATOM_POWERPLAY_INFO info;
  1460. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  1461. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  1462. struct _ATOM_PPLIB_POWERPLAYTABLE info_4;
  1463. };
  1464. void radeon_atombios_get_power_modes(struct radeon_device *rdev)
  1465. {
  1466. struct radeon_mode_info *mode_info = &rdev->mode_info;
  1467. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  1468. u16 data_offset;
  1469. u8 frev, crev;
  1470. u32 misc, misc2 = 0, sclk, mclk;
  1471. union power_info *power_info;
  1472. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  1473. struct _ATOM_PPLIB_STATE *power_state;
  1474. int num_modes = 0, i, j;
  1475. int state_index = 0, mode_index = 0;
  1476. struct radeon_i2c_bus_rec i2c_bus;
  1477. rdev->pm.default_power_state_index = -1;
  1478. if (atom_parse_data_header(mode_info->atom_context, index, NULL,
  1479. &frev, &crev, &data_offset)) {
  1480. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  1481. if (frev < 4) {
  1482. /* add the i2c bus for thermal/fan chip */
  1483. if (power_info->info.ucOverdriveThermalController > 0) {
  1484. DRM_INFO("Possible %s thermal controller at 0x%02x\n",
  1485. thermal_controller_names[power_info->info.ucOverdriveThermalController],
  1486. power_info->info.ucOverdriveControllerAddress >> 1);
  1487. i2c_bus = radeon_lookup_i2c_gpio(rdev, power_info->info.ucOverdriveI2cLine);
  1488. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1489. if (rdev->pm.i2c_bus) {
  1490. struct i2c_board_info info = { };
  1491. const char *name = thermal_controller_names[power_info->info.
  1492. ucOverdriveThermalController];
  1493. info.addr = power_info->info.ucOverdriveControllerAddress >> 1;
  1494. strlcpy(info.type, name, sizeof(info.type));
  1495. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1496. }
  1497. }
  1498. num_modes = power_info->info.ucNumOfPowerModeEntries;
  1499. if (num_modes > ATOM_MAX_NUMBEROF_POWER_BLOCK)
  1500. num_modes = ATOM_MAX_NUMBEROF_POWER_BLOCK;
  1501. /* last mode is usually default, array is low to high */
  1502. for (i = 0; i < num_modes; i++) {
  1503. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1504. switch (frev) {
  1505. case 1:
  1506. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1507. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1508. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usMemoryClock);
  1509. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1510. le16_to_cpu(power_info->info.asPowerPlayInfo[i].usEngineClock);
  1511. /* skip invalid modes */
  1512. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1513. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1514. continue;
  1515. rdev->pm.power_state[state_index].pcie_lanes =
  1516. power_info->info.asPowerPlayInfo[i].ucNumPciELanes;
  1517. misc = le32_to_cpu(power_info->info.asPowerPlayInfo[i].ulMiscInfo);
  1518. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1519. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1520. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1521. VOLTAGE_GPIO;
  1522. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1523. radeon_lookup_gpio(rdev,
  1524. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex);
  1525. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1526. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1527. true;
  1528. else
  1529. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1530. false;
  1531. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1532. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1533. VOLTAGE_VDDC;
  1534. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1535. power_info->info.asPowerPlayInfo[i].ucVoltageDropIndex;
  1536. }
  1537. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1538. rdev->pm.power_state[state_index].misc = misc;
  1539. /* order matters! */
  1540. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1541. rdev->pm.power_state[state_index].type =
  1542. POWER_STATE_TYPE_POWERSAVE;
  1543. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1544. rdev->pm.power_state[state_index].type =
  1545. POWER_STATE_TYPE_BATTERY;
  1546. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1547. rdev->pm.power_state[state_index].type =
  1548. POWER_STATE_TYPE_BATTERY;
  1549. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1550. rdev->pm.power_state[state_index].type =
  1551. POWER_STATE_TYPE_BALANCED;
  1552. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1553. rdev->pm.power_state[state_index].type =
  1554. POWER_STATE_TYPE_PERFORMANCE;
  1555. rdev->pm.power_state[state_index].flags &=
  1556. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1557. }
  1558. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1559. rdev->pm.power_state[state_index].type =
  1560. POWER_STATE_TYPE_DEFAULT;
  1561. rdev->pm.default_power_state_index = state_index;
  1562. rdev->pm.power_state[state_index].default_clock_mode =
  1563. &rdev->pm.power_state[state_index].clock_info[0];
  1564. rdev->pm.power_state[state_index].flags &=
  1565. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1566. } else if (state_index == 0) {
  1567. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1568. RADEON_PM_MODE_NO_DISPLAY;
  1569. }
  1570. state_index++;
  1571. break;
  1572. case 2:
  1573. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1574. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1575. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMemoryClock);
  1576. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1577. le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulEngineClock);
  1578. /* skip invalid modes */
  1579. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1580. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1581. continue;
  1582. rdev->pm.power_state[state_index].pcie_lanes =
  1583. power_info->info_2.asPowerPlayInfo[i].ucNumPciELanes;
  1584. misc = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo);
  1585. misc2 = le32_to_cpu(power_info->info_2.asPowerPlayInfo[i].ulMiscInfo2);
  1586. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1587. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1588. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1589. VOLTAGE_GPIO;
  1590. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1591. radeon_lookup_gpio(rdev,
  1592. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex);
  1593. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1594. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1595. true;
  1596. else
  1597. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1598. false;
  1599. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1600. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1601. VOLTAGE_VDDC;
  1602. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1603. power_info->info_2.asPowerPlayInfo[i].ucVoltageDropIndex;
  1604. }
  1605. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1606. rdev->pm.power_state[state_index].misc = misc;
  1607. rdev->pm.power_state[state_index].misc2 = misc2;
  1608. /* order matters! */
  1609. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1610. rdev->pm.power_state[state_index].type =
  1611. POWER_STATE_TYPE_POWERSAVE;
  1612. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1613. rdev->pm.power_state[state_index].type =
  1614. POWER_STATE_TYPE_BATTERY;
  1615. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1616. rdev->pm.power_state[state_index].type =
  1617. POWER_STATE_TYPE_BATTERY;
  1618. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1619. rdev->pm.power_state[state_index].type =
  1620. POWER_STATE_TYPE_BALANCED;
  1621. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1622. rdev->pm.power_state[state_index].type =
  1623. POWER_STATE_TYPE_PERFORMANCE;
  1624. rdev->pm.power_state[state_index].flags &=
  1625. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1626. }
  1627. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1628. rdev->pm.power_state[state_index].type =
  1629. POWER_STATE_TYPE_BALANCED;
  1630. if (misc2 & ATOM_PM_MISCINFO2_MULTI_DISPLAY_SUPPORT)
  1631. rdev->pm.power_state[state_index].flags &=
  1632. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1633. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1634. rdev->pm.power_state[state_index].type =
  1635. POWER_STATE_TYPE_DEFAULT;
  1636. rdev->pm.default_power_state_index = state_index;
  1637. rdev->pm.power_state[state_index].default_clock_mode =
  1638. &rdev->pm.power_state[state_index].clock_info[0];
  1639. rdev->pm.power_state[state_index].flags &=
  1640. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1641. } else if (state_index == 0) {
  1642. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1643. RADEON_PM_MODE_NO_DISPLAY;
  1644. }
  1645. state_index++;
  1646. break;
  1647. case 3:
  1648. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1649. rdev->pm.power_state[state_index].clock_info[0].mclk =
  1650. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMemoryClock);
  1651. rdev->pm.power_state[state_index].clock_info[0].sclk =
  1652. le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulEngineClock);
  1653. /* skip invalid modes */
  1654. if ((rdev->pm.power_state[state_index].clock_info[0].mclk == 0) ||
  1655. (rdev->pm.power_state[state_index].clock_info[0].sclk == 0))
  1656. continue;
  1657. rdev->pm.power_state[state_index].pcie_lanes =
  1658. power_info->info_3.asPowerPlayInfo[i].ucNumPciELanes;
  1659. misc = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo);
  1660. misc2 = le32_to_cpu(power_info->info_3.asPowerPlayInfo[i].ulMiscInfo2);
  1661. if ((misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) ||
  1662. (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)) {
  1663. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1664. VOLTAGE_GPIO;
  1665. rdev->pm.power_state[state_index].clock_info[0].voltage.gpio =
  1666. radeon_lookup_gpio(rdev,
  1667. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex);
  1668. if (misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_ACTIVE_HIGH)
  1669. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1670. true;
  1671. else
  1672. rdev->pm.power_state[state_index].clock_info[0].voltage.active_high =
  1673. false;
  1674. } else if (misc & ATOM_PM_MISCINFO_PROGRAM_VOLTAGE) {
  1675. rdev->pm.power_state[state_index].clock_info[0].voltage.type =
  1676. VOLTAGE_VDDC;
  1677. rdev->pm.power_state[state_index].clock_info[0].voltage.vddc_id =
  1678. power_info->info_3.asPowerPlayInfo[i].ucVoltageDropIndex;
  1679. if (misc2 & ATOM_PM_MISCINFO2_VDDCI_DYNAMIC_VOLTAGE_EN) {
  1680. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_enabled =
  1681. true;
  1682. rdev->pm.power_state[state_index].clock_info[0].voltage.vddci_id =
  1683. power_info->info_3.asPowerPlayInfo[i].ucVDDCI_VoltageDropIndex;
  1684. }
  1685. }
  1686. rdev->pm.power_state[state_index].flags = RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1687. rdev->pm.power_state[state_index].misc = misc;
  1688. rdev->pm.power_state[state_index].misc2 = misc2;
  1689. /* order matters! */
  1690. if (misc & ATOM_PM_MISCINFO_POWER_SAVING_MODE)
  1691. rdev->pm.power_state[state_index].type =
  1692. POWER_STATE_TYPE_POWERSAVE;
  1693. if (misc & ATOM_PM_MISCINFO_DEFAULT_DC_STATE_ENTRY_TRUE)
  1694. rdev->pm.power_state[state_index].type =
  1695. POWER_STATE_TYPE_BATTERY;
  1696. if (misc & ATOM_PM_MISCINFO_DEFAULT_LOW_DC_STATE_ENTRY_TRUE)
  1697. rdev->pm.power_state[state_index].type =
  1698. POWER_STATE_TYPE_BATTERY;
  1699. if (misc & ATOM_PM_MISCINFO_LOAD_BALANCE_EN)
  1700. rdev->pm.power_state[state_index].type =
  1701. POWER_STATE_TYPE_BALANCED;
  1702. if (misc & ATOM_PM_MISCINFO_3D_ACCELERATION_EN) {
  1703. rdev->pm.power_state[state_index].type =
  1704. POWER_STATE_TYPE_PERFORMANCE;
  1705. rdev->pm.power_state[state_index].flags &=
  1706. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1707. }
  1708. if (misc2 & ATOM_PM_MISCINFO2_SYSTEM_AC_LITE_MODE)
  1709. rdev->pm.power_state[state_index].type =
  1710. POWER_STATE_TYPE_BALANCED;
  1711. if (misc & ATOM_PM_MISCINFO_DRIVER_DEFAULT_MODE) {
  1712. rdev->pm.power_state[state_index].type =
  1713. POWER_STATE_TYPE_DEFAULT;
  1714. rdev->pm.default_power_state_index = state_index;
  1715. rdev->pm.power_state[state_index].default_clock_mode =
  1716. &rdev->pm.power_state[state_index].clock_info[0];
  1717. } else if (state_index == 0) {
  1718. rdev->pm.power_state[state_index].clock_info[0].flags |=
  1719. RADEON_PM_MODE_NO_DISPLAY;
  1720. }
  1721. state_index++;
  1722. break;
  1723. }
  1724. }
  1725. /* last mode is usually default */
  1726. if (rdev->pm.default_power_state_index == -1) {
  1727. rdev->pm.power_state[state_index - 1].type =
  1728. POWER_STATE_TYPE_DEFAULT;
  1729. rdev->pm.default_power_state_index = state_index - 1;
  1730. rdev->pm.power_state[state_index - 1].default_clock_mode =
  1731. &rdev->pm.power_state[state_index - 1].clock_info[0];
  1732. rdev->pm.power_state[state_index].flags &=
  1733. ~RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1734. rdev->pm.power_state[state_index].misc = 0;
  1735. rdev->pm.power_state[state_index].misc2 = 0;
  1736. }
  1737. } else {
  1738. int fw_index = GetIndexIntoMasterTable(DATA, FirmwareInfo);
  1739. uint8_t fw_frev, fw_crev;
  1740. uint16_t fw_data_offset, vddc = 0;
  1741. union firmware_info *firmware_info;
  1742. ATOM_PPLIB_THERMALCONTROLLER *controller = &power_info->info_4.sThermalController;
  1743. if (atom_parse_data_header(mode_info->atom_context, fw_index, NULL,
  1744. &fw_frev, &fw_crev, &fw_data_offset)) {
  1745. firmware_info =
  1746. (union firmware_info *)(mode_info->atom_context->bios +
  1747. fw_data_offset);
  1748. vddc = firmware_info->info_14.usBootUpVDDCVoltage;
  1749. }
  1750. /* add the i2c bus for thermal/fan chip */
  1751. if (controller->ucType > 0) {
  1752. if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV6xx) {
  1753. DRM_INFO("Internal thermal controller %s fan control\n",
  1754. (controller->ucFanParameters &
  1755. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1756. rdev->pm.int_thermal_type = THERMAL_TYPE_RV6XX;
  1757. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_RV770) {
  1758. DRM_INFO("Internal thermal controller %s fan control\n",
  1759. (controller->ucFanParameters &
  1760. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1761. rdev->pm.int_thermal_type = THERMAL_TYPE_RV770;
  1762. } else if (controller->ucType == ATOM_PP_THERMALCONTROLLER_EVERGREEN) {
  1763. DRM_INFO("Internal thermal controller %s fan control\n",
  1764. (controller->ucFanParameters &
  1765. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1766. rdev->pm.int_thermal_type = THERMAL_TYPE_EVERGREEN;
  1767. } else if ((controller->ucType ==
  1768. ATOM_PP_THERMALCONTROLLER_EXTERNAL_GPIO) ||
  1769. (controller->ucType ==
  1770. ATOM_PP_THERMALCONTROLLER_ADT7473_WITH_INTERNAL)) {
  1771. DRM_INFO("Special thermal controller config\n");
  1772. } else {
  1773. DRM_INFO("Possible %s thermal controller at 0x%02x %s fan control\n",
  1774. pp_lib_thermal_controller_names[controller->ucType],
  1775. controller->ucI2cAddress >> 1,
  1776. (controller->ucFanParameters &
  1777. ATOM_PP_FANPARAMETERS_NOFAN) ? "without" : "with");
  1778. i2c_bus = radeon_lookup_i2c_gpio(rdev, controller->ucI2cLine);
  1779. rdev->pm.i2c_bus = radeon_i2c_lookup(rdev, &i2c_bus);
  1780. if (rdev->pm.i2c_bus) {
  1781. struct i2c_board_info info = { };
  1782. const char *name = pp_lib_thermal_controller_names[controller->ucType];
  1783. info.addr = controller->ucI2cAddress >> 1;
  1784. strlcpy(info.type, name, sizeof(info.type));
  1785. i2c_new_device(&rdev->pm.i2c_bus->adapter, &info);
  1786. }
  1787. }
  1788. }
  1789. /* first mode is usually default, followed by low to high */
  1790. for (i = 0; i < power_info->info_4.ucNumStates; i++) {
  1791. mode_index = 0;
  1792. power_state = (struct _ATOM_PPLIB_STATE *)
  1793. (mode_info->atom_context->bios +
  1794. data_offset +
  1795. le16_to_cpu(power_info->info_4.usStateArrayOffset) +
  1796. i * power_info->info_4.ucStateEntrySize);
  1797. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  1798. (mode_info->atom_context->bios +
  1799. data_offset +
  1800. le16_to_cpu(power_info->info_4.usNonClockInfoArrayOffset) +
  1801. (power_state->ucNonClockStateIndex *
  1802. power_info->info_4.ucNonClockSize));
  1803. for (j = 0; j < (power_info->info_4.ucStateEntrySize - 1); j++) {
  1804. if (rdev->flags & RADEON_IS_IGP) {
  1805. struct _ATOM_PPLIB_RS780_CLOCK_INFO *clock_info =
  1806. (struct _ATOM_PPLIB_RS780_CLOCK_INFO *)
  1807. (mode_info->atom_context->bios +
  1808. data_offset +
  1809. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1810. (power_state->ucClockStateIndices[j] *
  1811. power_info->info_4.ucClockInfoSize));
  1812. sclk = le16_to_cpu(clock_info->usLowEngineClockLow);
  1813. sclk |= clock_info->ucLowEngineClockHigh << 16;
  1814. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1815. /* skip invalid modes */
  1816. if (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0)
  1817. continue;
  1818. /* voltage works differently on IGPs */
  1819. mode_index++;
  1820. } else if (ASIC_IS_DCE4(rdev)) {
  1821. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *clock_info =
  1822. (struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO *)
  1823. (mode_info->atom_context->bios +
  1824. data_offset +
  1825. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1826. (power_state->ucClockStateIndices[j] *
  1827. power_info->info_4.ucClockInfoSize));
  1828. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1829. sclk |= clock_info->ucEngineClockHigh << 16;
  1830. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1831. mclk |= clock_info->ucMemoryClockHigh << 16;
  1832. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1833. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1834. /* skip invalid modes */
  1835. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1836. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1837. continue;
  1838. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1839. VOLTAGE_SW;
  1840. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1841. clock_info->usVDDC;
  1842. /* XXX usVDDCI */
  1843. mode_index++;
  1844. } else {
  1845. struct _ATOM_PPLIB_R600_CLOCK_INFO *clock_info =
  1846. (struct _ATOM_PPLIB_R600_CLOCK_INFO *)
  1847. (mode_info->atom_context->bios +
  1848. data_offset +
  1849. le16_to_cpu(power_info->info_4.usClockInfoArrayOffset) +
  1850. (power_state->ucClockStateIndices[j] *
  1851. power_info->info_4.ucClockInfoSize));
  1852. sclk = le16_to_cpu(clock_info->usEngineClockLow);
  1853. sclk |= clock_info->ucEngineClockHigh << 16;
  1854. mclk = le16_to_cpu(clock_info->usMemoryClockLow);
  1855. mclk |= clock_info->ucMemoryClockHigh << 16;
  1856. rdev->pm.power_state[state_index].clock_info[mode_index].mclk = mclk;
  1857. rdev->pm.power_state[state_index].clock_info[mode_index].sclk = sclk;
  1858. /* skip invalid modes */
  1859. if ((rdev->pm.power_state[state_index].clock_info[mode_index].mclk == 0) ||
  1860. (rdev->pm.power_state[state_index].clock_info[mode_index].sclk == 0))
  1861. continue;
  1862. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.type =
  1863. VOLTAGE_SW;
  1864. rdev->pm.power_state[state_index].clock_info[mode_index].voltage.voltage =
  1865. clock_info->usVDDC;
  1866. mode_index++;
  1867. }
  1868. }
  1869. rdev->pm.power_state[state_index].num_clock_modes = mode_index;
  1870. if (mode_index) {
  1871. misc = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  1872. misc2 = le16_to_cpu(non_clock_info->usClassification);
  1873. rdev->pm.power_state[state_index].misc = misc;
  1874. rdev->pm.power_state[state_index].misc2 = misc2;
  1875. rdev->pm.power_state[state_index].pcie_lanes =
  1876. ((misc & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >>
  1877. ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  1878. switch (misc2 & ATOM_PPLIB_CLASSIFICATION_UI_MASK) {
  1879. case ATOM_PPLIB_CLASSIFICATION_UI_BATTERY:
  1880. rdev->pm.power_state[state_index].type =
  1881. POWER_STATE_TYPE_BATTERY;
  1882. break;
  1883. case ATOM_PPLIB_CLASSIFICATION_UI_BALANCED:
  1884. rdev->pm.power_state[state_index].type =
  1885. POWER_STATE_TYPE_BALANCED;
  1886. break;
  1887. case ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE:
  1888. rdev->pm.power_state[state_index].type =
  1889. POWER_STATE_TYPE_PERFORMANCE;
  1890. break;
  1891. case ATOM_PPLIB_CLASSIFICATION_UI_NONE:
  1892. if (misc2 & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  1893. rdev->pm.power_state[state_index].type =
  1894. POWER_STATE_TYPE_PERFORMANCE;
  1895. break;
  1896. }
  1897. rdev->pm.power_state[state_index].flags = 0;
  1898. if (misc & ATOM_PPLIB_SINGLE_DISPLAY_ONLY)
  1899. rdev->pm.power_state[state_index].flags |=
  1900. RADEON_PM_STATE_SINGLE_DISPLAY_ONLY;
  1901. if (misc2 & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  1902. rdev->pm.power_state[state_index].type =
  1903. POWER_STATE_TYPE_DEFAULT;
  1904. rdev->pm.default_power_state_index = state_index;
  1905. rdev->pm.power_state[state_index].default_clock_mode =
  1906. &rdev->pm.power_state[state_index].clock_info[mode_index - 1];
  1907. /* patch the table values with the default slck/mclk from firmware info */
  1908. for (j = 0; j < mode_index; j++) {
  1909. rdev->pm.power_state[state_index].clock_info[j].mclk =
  1910. rdev->clock.default_mclk;
  1911. rdev->pm.power_state[state_index].clock_info[j].sclk =
  1912. rdev->clock.default_sclk;
  1913. if (vddc)
  1914. rdev->pm.power_state[state_index].clock_info[j].voltage.voltage =
  1915. vddc;
  1916. }
  1917. }
  1918. state_index++;
  1919. }
  1920. }
  1921. /* if multiple clock modes, mark the lowest as no display */
  1922. for (i = 0; i < state_index; i++) {
  1923. if (rdev->pm.power_state[i].num_clock_modes > 1)
  1924. rdev->pm.power_state[i].clock_info[0].flags |=
  1925. RADEON_PM_MODE_NO_DISPLAY;
  1926. }
  1927. /* first mode is usually default */
  1928. if (rdev->pm.default_power_state_index == -1) {
  1929. rdev->pm.power_state[0].type =
  1930. POWER_STATE_TYPE_DEFAULT;
  1931. rdev->pm.default_power_state_index = 0;
  1932. rdev->pm.power_state[0].default_clock_mode =
  1933. &rdev->pm.power_state[0].clock_info[0];
  1934. }
  1935. }
  1936. } else {
  1937. /* add the default mode */
  1938. rdev->pm.power_state[state_index].type =
  1939. POWER_STATE_TYPE_DEFAULT;
  1940. rdev->pm.power_state[state_index].num_clock_modes = 1;
  1941. rdev->pm.power_state[state_index].clock_info[0].mclk = rdev->clock.default_mclk;
  1942. rdev->pm.power_state[state_index].clock_info[0].sclk = rdev->clock.default_sclk;
  1943. rdev->pm.power_state[state_index].default_clock_mode =
  1944. &rdev->pm.power_state[state_index].clock_info[0];
  1945. rdev->pm.power_state[state_index].clock_info[0].voltage.type = VOLTAGE_NONE;
  1946. rdev->pm.power_state[state_index].pcie_lanes = 16;
  1947. rdev->pm.default_power_state_index = state_index;
  1948. rdev->pm.power_state[state_index].flags = 0;
  1949. state_index++;
  1950. }
  1951. rdev->pm.num_power_states = state_index;
  1952. rdev->pm.current_power_state_index = rdev->pm.default_power_state_index;
  1953. rdev->pm.current_clock_mode_index = 0;
  1954. rdev->pm.current_vddc = rdev->pm.power_state[rdev->pm.default_power_state_index].clock_info[0].voltage.voltage;
  1955. }
  1956. void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable)
  1957. {
  1958. DYNAMIC_CLOCK_GATING_PS_ALLOCATION args;
  1959. int index = GetIndexIntoMasterTable(COMMAND, DynamicClockGating);
  1960. args.ucEnable = enable;
  1961. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1962. }
  1963. uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev)
  1964. {
  1965. GET_ENGINE_CLOCK_PS_ALLOCATION args;
  1966. int index = GetIndexIntoMasterTable(COMMAND, GetEngineClock);
  1967. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1968. return args.ulReturnEngineClock;
  1969. }
  1970. uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev)
  1971. {
  1972. GET_MEMORY_CLOCK_PS_ALLOCATION args;
  1973. int index = GetIndexIntoMasterTable(COMMAND, GetMemoryClock);
  1974. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1975. return args.ulReturnMemoryClock;
  1976. }
  1977. void radeon_atom_set_engine_clock(struct radeon_device *rdev,
  1978. uint32_t eng_clock)
  1979. {
  1980. SET_ENGINE_CLOCK_PS_ALLOCATION args;
  1981. int index = GetIndexIntoMasterTable(COMMAND, SetEngineClock);
  1982. args.ulTargetEngineClock = eng_clock; /* 10 khz */
  1983. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1984. }
  1985. void radeon_atom_set_memory_clock(struct radeon_device *rdev,
  1986. uint32_t mem_clock)
  1987. {
  1988. SET_MEMORY_CLOCK_PS_ALLOCATION args;
  1989. int index = GetIndexIntoMasterTable(COMMAND, SetMemoryClock);
  1990. if (rdev->flags & RADEON_IS_IGP)
  1991. return;
  1992. args.ulTargetMemoryClock = mem_clock; /* 10 khz */
  1993. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1994. }
  1995. union set_voltage {
  1996. struct _SET_VOLTAGE_PS_ALLOCATION alloc;
  1997. struct _SET_VOLTAGE_PARAMETERS v1;
  1998. struct _SET_VOLTAGE_PARAMETERS_V2 v2;
  1999. };
  2000. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level)
  2001. {
  2002. union set_voltage args;
  2003. int index = GetIndexIntoMasterTable(COMMAND, SetVoltage);
  2004. u8 frev, crev, volt_index = level;
  2005. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  2006. return;
  2007. switch (crev) {
  2008. case 1:
  2009. args.v1.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2010. args.v1.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_ALL_SOURCE;
  2011. args.v1.ucVoltageIndex = volt_index;
  2012. break;
  2013. case 2:
  2014. args.v2.ucVoltageType = SET_VOLTAGE_TYPE_ASIC_VDDC;
  2015. args.v2.ucVoltageMode = SET_ASIC_VOLTAGE_MODE_SET_VOLTAGE;
  2016. args.v2.usVoltageLevel = cpu_to_le16(level);
  2017. break;
  2018. default:
  2019. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  2020. return;
  2021. }
  2022. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  2023. }
  2024. void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev)
  2025. {
  2026. struct radeon_device *rdev = dev->dev_private;
  2027. uint32_t bios_2_scratch, bios_6_scratch;
  2028. if (rdev->family >= CHIP_R600) {
  2029. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2030. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2031. } else {
  2032. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2033. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2034. }
  2035. /* let the bios control the backlight */
  2036. bios_2_scratch &= ~ATOM_S2_VRI_BRIGHT_ENABLE;
  2037. /* tell the bios not to handle mode switching */
  2038. bios_6_scratch |= (ATOM_S6_ACC_BLOCK_DISPLAY_SWITCH | ATOM_S6_ACC_MODE);
  2039. if (rdev->family >= CHIP_R600) {
  2040. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2041. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2042. } else {
  2043. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2044. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2045. }
  2046. }
  2047. void radeon_save_bios_scratch_regs(struct radeon_device *rdev)
  2048. {
  2049. uint32_t scratch_reg;
  2050. int i;
  2051. if (rdev->family >= CHIP_R600)
  2052. scratch_reg = R600_BIOS_0_SCRATCH;
  2053. else
  2054. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2055. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2056. rdev->bios_scratch[i] = RREG32(scratch_reg + (i * 4));
  2057. }
  2058. void radeon_restore_bios_scratch_regs(struct radeon_device *rdev)
  2059. {
  2060. uint32_t scratch_reg;
  2061. int i;
  2062. if (rdev->family >= CHIP_R600)
  2063. scratch_reg = R600_BIOS_0_SCRATCH;
  2064. else
  2065. scratch_reg = RADEON_BIOS_0_SCRATCH;
  2066. for (i = 0; i < RADEON_BIOS_NUM_SCRATCH; i++)
  2067. WREG32(scratch_reg + (i * 4), rdev->bios_scratch[i]);
  2068. }
  2069. void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock)
  2070. {
  2071. struct drm_device *dev = encoder->dev;
  2072. struct radeon_device *rdev = dev->dev_private;
  2073. uint32_t bios_6_scratch;
  2074. if (rdev->family >= CHIP_R600)
  2075. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2076. else
  2077. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2078. if (lock)
  2079. bios_6_scratch |= ATOM_S6_CRITICAL_STATE;
  2080. else
  2081. bios_6_scratch &= ~ATOM_S6_CRITICAL_STATE;
  2082. if (rdev->family >= CHIP_R600)
  2083. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2084. else
  2085. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2086. }
  2087. /* at some point we may want to break this out into individual functions */
  2088. void
  2089. radeon_atombios_connected_scratch_regs(struct drm_connector *connector,
  2090. struct drm_encoder *encoder,
  2091. bool connected)
  2092. {
  2093. struct drm_device *dev = connector->dev;
  2094. struct radeon_device *rdev = dev->dev_private;
  2095. struct radeon_connector *radeon_connector =
  2096. to_radeon_connector(connector);
  2097. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2098. uint32_t bios_0_scratch, bios_3_scratch, bios_6_scratch;
  2099. if (rdev->family >= CHIP_R600) {
  2100. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2101. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2102. bios_6_scratch = RREG32(R600_BIOS_6_SCRATCH);
  2103. } else {
  2104. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  2105. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2106. bios_6_scratch = RREG32(RADEON_BIOS_6_SCRATCH);
  2107. }
  2108. if ((radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) &&
  2109. (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT)) {
  2110. if (connected) {
  2111. DRM_DEBUG_KMS("TV1 connected\n");
  2112. bios_3_scratch |= ATOM_S3_TV1_ACTIVE;
  2113. bios_6_scratch |= ATOM_S6_ACC_REQ_TV1;
  2114. } else {
  2115. DRM_DEBUG_KMS("TV1 disconnected\n");
  2116. bios_0_scratch &= ~ATOM_S0_TV1_MASK;
  2117. bios_3_scratch &= ~ATOM_S3_TV1_ACTIVE;
  2118. bios_6_scratch &= ~ATOM_S6_ACC_REQ_TV1;
  2119. }
  2120. }
  2121. if ((radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) &&
  2122. (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT)) {
  2123. if (connected) {
  2124. DRM_DEBUG_KMS("CV connected\n");
  2125. bios_3_scratch |= ATOM_S3_CV_ACTIVE;
  2126. bios_6_scratch |= ATOM_S6_ACC_REQ_CV;
  2127. } else {
  2128. DRM_DEBUG_KMS("CV disconnected\n");
  2129. bios_0_scratch &= ~ATOM_S0_CV_MASK;
  2130. bios_3_scratch &= ~ATOM_S3_CV_ACTIVE;
  2131. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CV;
  2132. }
  2133. }
  2134. if ((radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) &&
  2135. (radeon_connector->devices & ATOM_DEVICE_LCD1_SUPPORT)) {
  2136. if (connected) {
  2137. DRM_DEBUG_KMS("LCD1 connected\n");
  2138. bios_0_scratch |= ATOM_S0_LCD1;
  2139. bios_3_scratch |= ATOM_S3_LCD1_ACTIVE;
  2140. bios_6_scratch |= ATOM_S6_ACC_REQ_LCD1;
  2141. } else {
  2142. DRM_DEBUG_KMS("LCD1 disconnected\n");
  2143. bios_0_scratch &= ~ATOM_S0_LCD1;
  2144. bios_3_scratch &= ~ATOM_S3_LCD1_ACTIVE;
  2145. bios_6_scratch &= ~ATOM_S6_ACC_REQ_LCD1;
  2146. }
  2147. }
  2148. if ((radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) &&
  2149. (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)) {
  2150. if (connected) {
  2151. DRM_DEBUG_KMS("CRT1 connected\n");
  2152. bios_0_scratch |= ATOM_S0_CRT1_COLOR;
  2153. bios_3_scratch |= ATOM_S3_CRT1_ACTIVE;
  2154. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT1;
  2155. } else {
  2156. DRM_DEBUG_KMS("CRT1 disconnected\n");
  2157. bios_0_scratch &= ~ATOM_S0_CRT1_MASK;
  2158. bios_3_scratch &= ~ATOM_S3_CRT1_ACTIVE;
  2159. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT1;
  2160. }
  2161. }
  2162. if ((radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) &&
  2163. (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)) {
  2164. if (connected) {
  2165. DRM_DEBUG_KMS("CRT2 connected\n");
  2166. bios_0_scratch |= ATOM_S0_CRT2_COLOR;
  2167. bios_3_scratch |= ATOM_S3_CRT2_ACTIVE;
  2168. bios_6_scratch |= ATOM_S6_ACC_REQ_CRT2;
  2169. } else {
  2170. DRM_DEBUG_KMS("CRT2 disconnected\n");
  2171. bios_0_scratch &= ~ATOM_S0_CRT2_MASK;
  2172. bios_3_scratch &= ~ATOM_S3_CRT2_ACTIVE;
  2173. bios_6_scratch &= ~ATOM_S6_ACC_REQ_CRT2;
  2174. }
  2175. }
  2176. if ((radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) &&
  2177. (radeon_connector->devices & ATOM_DEVICE_DFP1_SUPPORT)) {
  2178. if (connected) {
  2179. DRM_DEBUG_KMS("DFP1 connected\n");
  2180. bios_0_scratch |= ATOM_S0_DFP1;
  2181. bios_3_scratch |= ATOM_S3_DFP1_ACTIVE;
  2182. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP1;
  2183. } else {
  2184. DRM_DEBUG_KMS("DFP1 disconnected\n");
  2185. bios_0_scratch &= ~ATOM_S0_DFP1;
  2186. bios_3_scratch &= ~ATOM_S3_DFP1_ACTIVE;
  2187. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP1;
  2188. }
  2189. }
  2190. if ((radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) &&
  2191. (radeon_connector->devices & ATOM_DEVICE_DFP2_SUPPORT)) {
  2192. if (connected) {
  2193. DRM_DEBUG_KMS("DFP2 connected\n");
  2194. bios_0_scratch |= ATOM_S0_DFP2;
  2195. bios_3_scratch |= ATOM_S3_DFP2_ACTIVE;
  2196. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP2;
  2197. } else {
  2198. DRM_DEBUG_KMS("DFP2 disconnected\n");
  2199. bios_0_scratch &= ~ATOM_S0_DFP2;
  2200. bios_3_scratch &= ~ATOM_S3_DFP2_ACTIVE;
  2201. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP2;
  2202. }
  2203. }
  2204. if ((radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) &&
  2205. (radeon_connector->devices & ATOM_DEVICE_DFP3_SUPPORT)) {
  2206. if (connected) {
  2207. DRM_DEBUG_KMS("DFP3 connected\n");
  2208. bios_0_scratch |= ATOM_S0_DFP3;
  2209. bios_3_scratch |= ATOM_S3_DFP3_ACTIVE;
  2210. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP3;
  2211. } else {
  2212. DRM_DEBUG_KMS("DFP3 disconnected\n");
  2213. bios_0_scratch &= ~ATOM_S0_DFP3;
  2214. bios_3_scratch &= ~ATOM_S3_DFP3_ACTIVE;
  2215. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP3;
  2216. }
  2217. }
  2218. if ((radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) &&
  2219. (radeon_connector->devices & ATOM_DEVICE_DFP4_SUPPORT)) {
  2220. if (connected) {
  2221. DRM_DEBUG_KMS("DFP4 connected\n");
  2222. bios_0_scratch |= ATOM_S0_DFP4;
  2223. bios_3_scratch |= ATOM_S3_DFP4_ACTIVE;
  2224. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP4;
  2225. } else {
  2226. DRM_DEBUG_KMS("DFP4 disconnected\n");
  2227. bios_0_scratch &= ~ATOM_S0_DFP4;
  2228. bios_3_scratch &= ~ATOM_S3_DFP4_ACTIVE;
  2229. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP4;
  2230. }
  2231. }
  2232. if ((radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) &&
  2233. (radeon_connector->devices & ATOM_DEVICE_DFP5_SUPPORT)) {
  2234. if (connected) {
  2235. DRM_DEBUG_KMS("DFP5 connected\n");
  2236. bios_0_scratch |= ATOM_S0_DFP5;
  2237. bios_3_scratch |= ATOM_S3_DFP5_ACTIVE;
  2238. bios_6_scratch |= ATOM_S6_ACC_REQ_DFP5;
  2239. } else {
  2240. DRM_DEBUG_KMS("DFP5 disconnected\n");
  2241. bios_0_scratch &= ~ATOM_S0_DFP5;
  2242. bios_3_scratch &= ~ATOM_S3_DFP5_ACTIVE;
  2243. bios_6_scratch &= ~ATOM_S6_ACC_REQ_DFP5;
  2244. }
  2245. }
  2246. if (rdev->family >= CHIP_R600) {
  2247. WREG32(R600_BIOS_0_SCRATCH, bios_0_scratch);
  2248. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2249. WREG32(R600_BIOS_6_SCRATCH, bios_6_scratch);
  2250. } else {
  2251. WREG32(RADEON_BIOS_0_SCRATCH, bios_0_scratch);
  2252. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2253. WREG32(RADEON_BIOS_6_SCRATCH, bios_6_scratch);
  2254. }
  2255. }
  2256. void
  2257. radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc)
  2258. {
  2259. struct drm_device *dev = encoder->dev;
  2260. struct radeon_device *rdev = dev->dev_private;
  2261. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2262. uint32_t bios_3_scratch;
  2263. if (rdev->family >= CHIP_R600)
  2264. bios_3_scratch = RREG32(R600_BIOS_3_SCRATCH);
  2265. else
  2266. bios_3_scratch = RREG32(RADEON_BIOS_3_SCRATCH);
  2267. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2268. bios_3_scratch &= ~ATOM_S3_TV1_CRTC_ACTIVE;
  2269. bios_3_scratch |= (crtc << 18);
  2270. }
  2271. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2272. bios_3_scratch &= ~ATOM_S3_CV_CRTC_ACTIVE;
  2273. bios_3_scratch |= (crtc << 24);
  2274. }
  2275. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2276. bios_3_scratch &= ~ATOM_S3_CRT1_CRTC_ACTIVE;
  2277. bios_3_scratch |= (crtc << 16);
  2278. }
  2279. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2280. bios_3_scratch &= ~ATOM_S3_CRT2_CRTC_ACTIVE;
  2281. bios_3_scratch |= (crtc << 20);
  2282. }
  2283. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2284. bios_3_scratch &= ~ATOM_S3_LCD1_CRTC_ACTIVE;
  2285. bios_3_scratch |= (crtc << 17);
  2286. }
  2287. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2288. bios_3_scratch &= ~ATOM_S3_DFP1_CRTC_ACTIVE;
  2289. bios_3_scratch |= (crtc << 19);
  2290. }
  2291. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2292. bios_3_scratch &= ~ATOM_S3_DFP2_CRTC_ACTIVE;
  2293. bios_3_scratch |= (crtc << 23);
  2294. }
  2295. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2296. bios_3_scratch &= ~ATOM_S3_DFP3_CRTC_ACTIVE;
  2297. bios_3_scratch |= (crtc << 25);
  2298. }
  2299. if (rdev->family >= CHIP_R600)
  2300. WREG32(R600_BIOS_3_SCRATCH, bios_3_scratch);
  2301. else
  2302. WREG32(RADEON_BIOS_3_SCRATCH, bios_3_scratch);
  2303. }
  2304. void
  2305. radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on)
  2306. {
  2307. struct drm_device *dev = encoder->dev;
  2308. struct radeon_device *rdev = dev->dev_private;
  2309. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2310. uint32_t bios_2_scratch;
  2311. if (rdev->family >= CHIP_R600)
  2312. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  2313. else
  2314. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  2315. if (radeon_encoder->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2316. if (on)
  2317. bios_2_scratch &= ~ATOM_S2_TV1_DPMS_STATE;
  2318. else
  2319. bios_2_scratch |= ATOM_S2_TV1_DPMS_STATE;
  2320. }
  2321. if (radeon_encoder->devices & ATOM_DEVICE_CV_SUPPORT) {
  2322. if (on)
  2323. bios_2_scratch &= ~ATOM_S2_CV_DPMS_STATE;
  2324. else
  2325. bios_2_scratch |= ATOM_S2_CV_DPMS_STATE;
  2326. }
  2327. if (radeon_encoder->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2328. if (on)
  2329. bios_2_scratch &= ~ATOM_S2_CRT1_DPMS_STATE;
  2330. else
  2331. bios_2_scratch |= ATOM_S2_CRT1_DPMS_STATE;
  2332. }
  2333. if (radeon_encoder->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2334. if (on)
  2335. bios_2_scratch &= ~ATOM_S2_CRT2_DPMS_STATE;
  2336. else
  2337. bios_2_scratch |= ATOM_S2_CRT2_DPMS_STATE;
  2338. }
  2339. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  2340. if (on)
  2341. bios_2_scratch &= ~ATOM_S2_LCD1_DPMS_STATE;
  2342. else
  2343. bios_2_scratch |= ATOM_S2_LCD1_DPMS_STATE;
  2344. }
  2345. if (radeon_encoder->devices & ATOM_DEVICE_DFP1_SUPPORT) {
  2346. if (on)
  2347. bios_2_scratch &= ~ATOM_S2_DFP1_DPMS_STATE;
  2348. else
  2349. bios_2_scratch |= ATOM_S2_DFP1_DPMS_STATE;
  2350. }
  2351. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT) {
  2352. if (on)
  2353. bios_2_scratch &= ~ATOM_S2_DFP2_DPMS_STATE;
  2354. else
  2355. bios_2_scratch |= ATOM_S2_DFP2_DPMS_STATE;
  2356. }
  2357. if (radeon_encoder->devices & ATOM_DEVICE_DFP3_SUPPORT) {
  2358. if (on)
  2359. bios_2_scratch &= ~ATOM_S2_DFP3_DPMS_STATE;
  2360. else
  2361. bios_2_scratch |= ATOM_S2_DFP3_DPMS_STATE;
  2362. }
  2363. if (radeon_encoder->devices & ATOM_DEVICE_DFP4_SUPPORT) {
  2364. if (on)
  2365. bios_2_scratch &= ~ATOM_S2_DFP4_DPMS_STATE;
  2366. else
  2367. bios_2_scratch |= ATOM_S2_DFP4_DPMS_STATE;
  2368. }
  2369. if (radeon_encoder->devices & ATOM_DEVICE_DFP5_SUPPORT) {
  2370. if (on)
  2371. bios_2_scratch &= ~ATOM_S2_DFP5_DPMS_STATE;
  2372. else
  2373. bios_2_scratch |= ATOM_S2_DFP5_DPMS_STATE;
  2374. }
  2375. if (rdev->family >= CHIP_R600)
  2376. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  2377. else
  2378. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  2379. }