r600d.h 76 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436
  1. /*
  2. * Copyright 2009 Advanced Micro Devices, Inc.
  3. * Copyright 2009 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. * Jerome Glisse
  26. */
  27. #ifndef R600D_H
  28. #define R600D_H
  29. #define CP_PACKET2 0x80000000
  30. #define PACKET2_PAD_SHIFT 0
  31. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  32. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  33. #define R6XX_MAX_SH_GPRS 256
  34. #define R6XX_MAX_TEMP_GPRS 16
  35. #define R6XX_MAX_SH_THREADS 256
  36. #define R6XX_MAX_SH_STACK_ENTRIES 4096
  37. #define R6XX_MAX_BACKENDS 8
  38. #define R6XX_MAX_BACKENDS_MASK 0xff
  39. #define R6XX_MAX_SIMDS 8
  40. #define R6XX_MAX_SIMDS_MASK 0xff
  41. #define R6XX_MAX_PIPES 8
  42. #define R6XX_MAX_PIPES_MASK 0xff
  43. /* PTE flags */
  44. #define PTE_VALID (1 << 0)
  45. #define PTE_SYSTEM (1 << 1)
  46. #define PTE_SNOOPED (1 << 2)
  47. #define PTE_READABLE (1 << 5)
  48. #define PTE_WRITEABLE (1 << 6)
  49. /* Registers */
  50. #define ARB_POP 0x2418
  51. #define ENABLE_TC128 (1 << 30)
  52. #define ARB_GDEC_RD_CNTL 0x246C
  53. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  54. #define CC_RB_BACKEND_DISABLE 0x98F4
  55. #define BACKEND_DISABLE(x) ((x) << 16)
  56. #define CB_COLOR0_BASE 0x28040
  57. #define CB_COLOR1_BASE 0x28044
  58. #define CB_COLOR2_BASE 0x28048
  59. #define CB_COLOR3_BASE 0x2804C
  60. #define CB_COLOR4_BASE 0x28050
  61. #define CB_COLOR5_BASE 0x28054
  62. #define CB_COLOR6_BASE 0x28058
  63. #define CB_COLOR7_BASE 0x2805C
  64. #define CB_COLOR7_FRAG 0x280FC
  65. #define CB_COLOR0_SIZE 0x28060
  66. #define CB_COLOR0_VIEW 0x28080
  67. #define CB_COLOR0_INFO 0x280a0
  68. #define CB_COLOR0_TILE 0x280c0
  69. #define CB_COLOR0_FRAG 0x280e0
  70. #define CB_COLOR0_MASK 0x28100
  71. #define SQ_ALU_CONST_CACHE_PS_0 0x28940
  72. #define SQ_ALU_CONST_CACHE_PS_1 0x28944
  73. #define SQ_ALU_CONST_CACHE_PS_2 0x28948
  74. #define SQ_ALU_CONST_CACHE_PS_3 0x2894c
  75. #define SQ_ALU_CONST_CACHE_PS_4 0x28950
  76. #define SQ_ALU_CONST_CACHE_PS_5 0x28954
  77. #define SQ_ALU_CONST_CACHE_PS_6 0x28958
  78. #define SQ_ALU_CONST_CACHE_PS_7 0x2895c
  79. #define SQ_ALU_CONST_CACHE_PS_8 0x28960
  80. #define SQ_ALU_CONST_CACHE_PS_9 0x28964
  81. #define SQ_ALU_CONST_CACHE_PS_10 0x28968
  82. #define SQ_ALU_CONST_CACHE_PS_11 0x2896c
  83. #define SQ_ALU_CONST_CACHE_PS_12 0x28970
  84. #define SQ_ALU_CONST_CACHE_PS_13 0x28974
  85. #define SQ_ALU_CONST_CACHE_PS_14 0x28978
  86. #define SQ_ALU_CONST_CACHE_PS_15 0x2897c
  87. #define SQ_ALU_CONST_CACHE_VS_0 0x28980
  88. #define SQ_ALU_CONST_CACHE_VS_1 0x28984
  89. #define SQ_ALU_CONST_CACHE_VS_2 0x28988
  90. #define SQ_ALU_CONST_CACHE_VS_3 0x2898c
  91. #define SQ_ALU_CONST_CACHE_VS_4 0x28990
  92. #define SQ_ALU_CONST_CACHE_VS_5 0x28994
  93. #define SQ_ALU_CONST_CACHE_VS_6 0x28998
  94. #define SQ_ALU_CONST_CACHE_VS_7 0x2899c
  95. #define SQ_ALU_CONST_CACHE_VS_8 0x289a0
  96. #define SQ_ALU_CONST_CACHE_VS_9 0x289a4
  97. #define SQ_ALU_CONST_CACHE_VS_10 0x289a8
  98. #define SQ_ALU_CONST_CACHE_VS_11 0x289ac
  99. #define SQ_ALU_CONST_CACHE_VS_12 0x289b0
  100. #define SQ_ALU_CONST_CACHE_VS_13 0x289b4
  101. #define SQ_ALU_CONST_CACHE_VS_14 0x289b8
  102. #define SQ_ALU_CONST_CACHE_VS_15 0x289bc
  103. #define SQ_ALU_CONST_CACHE_GS_0 0x289c0
  104. #define SQ_ALU_CONST_CACHE_GS_1 0x289c4
  105. #define SQ_ALU_CONST_CACHE_GS_2 0x289c8
  106. #define SQ_ALU_CONST_CACHE_GS_3 0x289cc
  107. #define SQ_ALU_CONST_CACHE_GS_4 0x289d0
  108. #define SQ_ALU_CONST_CACHE_GS_5 0x289d4
  109. #define SQ_ALU_CONST_CACHE_GS_6 0x289d8
  110. #define SQ_ALU_CONST_CACHE_GS_7 0x289dc
  111. #define SQ_ALU_CONST_CACHE_GS_8 0x289e0
  112. #define SQ_ALU_CONST_CACHE_GS_9 0x289e4
  113. #define SQ_ALU_CONST_CACHE_GS_10 0x289e8
  114. #define SQ_ALU_CONST_CACHE_GS_11 0x289ec
  115. #define SQ_ALU_CONST_CACHE_GS_12 0x289f0
  116. #define SQ_ALU_CONST_CACHE_GS_13 0x289f4
  117. #define SQ_ALU_CONST_CACHE_GS_14 0x289f8
  118. #define SQ_ALU_CONST_CACHE_GS_15 0x289fc
  119. #define CONFIG_MEMSIZE 0x5428
  120. #define CONFIG_CNTL 0x5424
  121. #define CP_STAT 0x8680
  122. #define CP_COHER_BASE 0x85F8
  123. #define CP_DEBUG 0xC1FC
  124. #define R_0086D8_CP_ME_CNTL 0x86D8
  125. #define S_0086D8_CP_ME_HALT(x) (((x) & 1)<<28)
  126. #define C_0086D8_CP_ME_HALT(x) ((x) & 0xEFFFFFFF)
  127. #define CP_ME_RAM_DATA 0xC160
  128. #define CP_ME_RAM_RADDR 0xC158
  129. #define CP_ME_RAM_WADDR 0xC15C
  130. #define CP_MEQ_THRESHOLDS 0x8764
  131. #define MEQ_END(x) ((x) << 16)
  132. #define ROQ_END(x) ((x) << 24)
  133. #define CP_PERFMON_CNTL 0x87FC
  134. #define CP_PFP_UCODE_ADDR 0xC150
  135. #define CP_PFP_UCODE_DATA 0xC154
  136. #define CP_QUEUE_THRESHOLDS 0x8760
  137. #define ROQ_IB1_START(x) ((x) << 0)
  138. #define ROQ_IB2_START(x) ((x) << 8)
  139. #define CP_RB_BASE 0xC100
  140. #define CP_RB_CNTL 0xC104
  141. #define RB_BUFSZ(x) ((x)<<0)
  142. #define RB_BLKSZ(x) ((x)<<8)
  143. #define RB_NO_UPDATE (1<<27)
  144. #define RB_RPTR_WR_ENA (1<<31)
  145. #define BUF_SWAP_32BIT (2 << 16)
  146. #define CP_RB_RPTR 0x8700
  147. #define CP_RB_RPTR_ADDR 0xC10C
  148. #define CP_RB_RPTR_ADDR_HI 0xC110
  149. #define CP_RB_RPTR_WR 0xC108
  150. #define CP_RB_WPTR 0xC114
  151. #define CP_RB_WPTR_ADDR 0xC118
  152. #define CP_RB_WPTR_ADDR_HI 0xC11C
  153. #define CP_RB_WPTR_DELAY 0x8704
  154. #define CP_ROQ_IB1_STAT 0x8784
  155. #define CP_ROQ_IB2_STAT 0x8788
  156. #define CP_SEM_WAIT_TIMER 0x85BC
  157. #define DB_DEBUG 0x9830
  158. #define PREZ_MUST_WAIT_FOR_POSTZ_DONE (1 << 31)
  159. #define DB_DEPTH_BASE 0x2800C
  160. #define DB_HTILE_DATA_BASE 0x28014
  161. #define DB_WATERMARKS 0x9838
  162. #define DEPTH_FREE(x) ((x) << 0)
  163. #define DEPTH_FLUSH(x) ((x) << 5)
  164. #define DEPTH_PENDING_FREE(x) ((x) << 15)
  165. #define DEPTH_CACHELINE_FREE(x) ((x) << 20)
  166. #define DCP_TILING_CONFIG 0x6CA0
  167. #define PIPE_TILING(x) ((x) << 1)
  168. #define BANK_TILING(x) ((x) << 4)
  169. #define GROUP_SIZE(x) ((x) << 6)
  170. #define ROW_TILING(x) ((x) << 8)
  171. #define BANK_SWAPS(x) ((x) << 11)
  172. #define SAMPLE_SPLIT(x) ((x) << 14)
  173. #define BACKEND_MAP(x) ((x) << 16)
  174. #define GB_TILING_CONFIG 0x98F0
  175. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  176. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  177. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  178. #define INACTIVE_SIMDS(x) ((x) << 16)
  179. #define INACTIVE_SIMDS_MASK 0x00FF0000
  180. #define SQ_CONFIG 0x8c00
  181. # define VC_ENABLE (1 << 0)
  182. # define EXPORT_SRC_C (1 << 1)
  183. # define DX9_CONSTS (1 << 2)
  184. # define ALU_INST_PREFER_VECTOR (1 << 3)
  185. # define DX10_CLAMP (1 << 4)
  186. # define CLAUSE_SEQ_PRIO(x) ((x) << 8)
  187. # define PS_PRIO(x) ((x) << 24)
  188. # define VS_PRIO(x) ((x) << 26)
  189. # define GS_PRIO(x) ((x) << 28)
  190. # define ES_PRIO(x) ((x) << 30)
  191. #define SQ_GPR_RESOURCE_MGMT_1 0x8c04
  192. # define NUM_PS_GPRS(x) ((x) << 0)
  193. # define NUM_VS_GPRS(x) ((x) << 16)
  194. # define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  195. #define SQ_GPR_RESOURCE_MGMT_2 0x8c08
  196. # define NUM_GS_GPRS(x) ((x) << 0)
  197. # define NUM_ES_GPRS(x) ((x) << 16)
  198. #define SQ_THREAD_RESOURCE_MGMT 0x8c0c
  199. # define NUM_PS_THREADS(x) ((x) << 0)
  200. # define NUM_VS_THREADS(x) ((x) << 8)
  201. # define NUM_GS_THREADS(x) ((x) << 16)
  202. # define NUM_ES_THREADS(x) ((x) << 24)
  203. #define SQ_STACK_RESOURCE_MGMT_1 0x8c10
  204. # define NUM_PS_STACK_ENTRIES(x) ((x) << 0)
  205. # define NUM_VS_STACK_ENTRIES(x) ((x) << 16)
  206. #define SQ_STACK_RESOURCE_MGMT_2 0x8c14
  207. # define NUM_GS_STACK_ENTRIES(x) ((x) << 0)
  208. # define NUM_ES_STACK_ENTRIES(x) ((x) << 16)
  209. #define SQ_ESGS_RING_BASE 0x8c40
  210. #define SQ_GSVS_RING_BASE 0x8c48
  211. #define SQ_ESTMP_RING_BASE 0x8c50
  212. #define SQ_GSTMP_RING_BASE 0x8c58
  213. #define SQ_VSTMP_RING_BASE 0x8c60
  214. #define SQ_PSTMP_RING_BASE 0x8c68
  215. #define SQ_FBUF_RING_BASE 0x8c70
  216. #define SQ_REDUC_RING_BASE 0x8c78
  217. #define GRBM_CNTL 0x8000
  218. # define GRBM_READ_TIMEOUT(x) ((x) << 0)
  219. #define GRBM_STATUS 0x8010
  220. #define CMDFIFO_AVAIL_MASK 0x0000001F
  221. #define GUI_ACTIVE (1<<31)
  222. #define GRBM_STATUS2 0x8014
  223. #define GRBM_SOFT_RESET 0x8020
  224. #define SOFT_RESET_CP (1<<0)
  225. #define CG_THERMAL_STATUS 0x7F4
  226. #define ASIC_T(x) ((x) << 0)
  227. #define ASIC_T_MASK 0x1FF
  228. #define ASIC_T_SHIFT 0
  229. #define HDP_HOST_PATH_CNTL 0x2C00
  230. #define HDP_NONSURFACE_BASE 0x2C04
  231. #define HDP_NONSURFACE_INFO 0x2C08
  232. #define HDP_NONSURFACE_SIZE 0x2C0C
  233. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  234. #define HDP_TILING_CONFIG 0x2F3C
  235. #define HDP_DEBUG1 0x2F34
  236. #define MC_VM_AGP_TOP 0x2184
  237. #define MC_VM_AGP_BOT 0x2188
  238. #define MC_VM_AGP_BASE 0x218C
  239. #define MC_VM_FB_LOCATION 0x2180
  240. #define MC_VM_L1_TLB_MCD_RD_A_CNTL 0x219C
  241. #define ENABLE_L1_TLB (1 << 0)
  242. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  243. #define ENABLE_L1_STRICT_ORDERING (1 << 2)
  244. #define SYSTEM_ACCESS_MODE_MASK 0x000000C0
  245. #define SYSTEM_ACCESS_MODE_SHIFT 6
  246. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 6)
  247. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 6)
  248. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 6)
  249. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 6)
  250. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 8)
  251. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_DEFAULT_PAGE (1 << 8)
  252. #define ENABLE_SEMAPHORE_MODE (1 << 10)
  253. #define ENABLE_WAIT_L2_QUERY (1 << 11)
  254. #define EFFECTIVE_L1_TLB_SIZE(x) (((x) & 7) << 12)
  255. #define EFFECTIVE_L1_TLB_SIZE_MASK 0x00007000
  256. #define EFFECTIVE_L1_TLB_SIZE_SHIFT 12
  257. #define EFFECTIVE_L1_QUEUE_SIZE(x) (((x) & 7) << 15)
  258. #define EFFECTIVE_L1_QUEUE_SIZE_MASK 0x00038000
  259. #define EFFECTIVE_L1_QUEUE_SIZE_SHIFT 15
  260. #define MC_VM_L1_TLB_MCD_RD_B_CNTL 0x21A0
  261. #define MC_VM_L1_TLB_MCB_RD_GFX_CNTL 0x21FC
  262. #define MC_VM_L1_TLB_MCB_RD_HDP_CNTL 0x2204
  263. #define MC_VM_L1_TLB_MCB_RD_PDMA_CNTL 0x2208
  264. #define MC_VM_L1_TLB_MCB_RD_SEM_CNTL 0x220C
  265. #define MC_VM_L1_TLB_MCB_RD_SYS_CNTL 0x2200
  266. #define MC_VM_L1_TLB_MCD_WR_A_CNTL 0x21A4
  267. #define MC_VM_L1_TLB_MCD_WR_B_CNTL 0x21A8
  268. #define MC_VM_L1_TLB_MCB_WR_GFX_CNTL 0x2210
  269. #define MC_VM_L1_TLB_MCB_WR_HDP_CNTL 0x2218
  270. #define MC_VM_L1_TLB_MCB_WR_PDMA_CNTL 0x221C
  271. #define MC_VM_L1_TLB_MCB_WR_SEM_CNTL 0x2220
  272. #define MC_VM_L1_TLB_MCB_WR_SYS_CNTL 0x2214
  273. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2190
  274. #define LOGICAL_PAGE_NUMBER_MASK 0x000FFFFF
  275. #define LOGICAL_PAGE_NUMBER_SHIFT 0
  276. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2194
  277. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x2198
  278. #define PA_CL_ENHANCE 0x8A14
  279. #define CLIP_VTX_REORDER_ENA (1 << 0)
  280. #define NUM_CLIP_SEQ(x) ((x) << 1)
  281. #define PA_SC_AA_CONFIG 0x28C04
  282. #define PA_SC_AA_SAMPLE_LOCS_2S 0x8B40
  283. #define PA_SC_AA_SAMPLE_LOCS_4S 0x8B44
  284. #define PA_SC_AA_SAMPLE_LOCS_8S_WD0 0x8B48
  285. #define PA_SC_AA_SAMPLE_LOCS_8S_WD1 0x8B4C
  286. #define S0_X(x) ((x) << 0)
  287. #define S0_Y(x) ((x) << 4)
  288. #define S1_X(x) ((x) << 8)
  289. #define S1_Y(x) ((x) << 12)
  290. #define S2_X(x) ((x) << 16)
  291. #define S2_Y(x) ((x) << 20)
  292. #define S3_X(x) ((x) << 24)
  293. #define S3_Y(x) ((x) << 28)
  294. #define S4_X(x) ((x) << 0)
  295. #define S4_Y(x) ((x) << 4)
  296. #define S5_X(x) ((x) << 8)
  297. #define S5_Y(x) ((x) << 12)
  298. #define S6_X(x) ((x) << 16)
  299. #define S6_Y(x) ((x) << 20)
  300. #define S7_X(x) ((x) << 24)
  301. #define S7_Y(x) ((x) << 28)
  302. #define PA_SC_CLIPRECT_RULE 0x2820c
  303. #define PA_SC_ENHANCE 0x8BF0
  304. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  305. #define FORCE_EOV_MAX_TILE_CNT(x) ((x) << 12)
  306. #define PA_SC_LINE_STIPPLE 0x28A0C
  307. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  308. #define PA_SC_MODE_CNTL 0x28A4C
  309. #define PA_SC_MULTI_CHIP_CNTL 0x8B20
  310. #define PA_SC_SCREEN_SCISSOR_TL 0x28030
  311. #define PA_SC_GENERIC_SCISSOR_TL 0x28240
  312. #define PA_SC_WINDOW_SCISSOR_TL 0x28204
  313. #define PCIE_PORT_INDEX 0x0038
  314. #define PCIE_PORT_DATA 0x003C
  315. #define CHMAP 0x2004
  316. #define NOOFCHAN_SHIFT 12
  317. #define NOOFCHAN_MASK 0x00003000
  318. #define RAMCFG 0x2408
  319. #define NOOFBANK_SHIFT 0
  320. #define NOOFBANK_MASK 0x00000001
  321. #define NOOFRANK_SHIFT 1
  322. #define NOOFRANK_MASK 0x00000002
  323. #define NOOFROWS_SHIFT 2
  324. #define NOOFROWS_MASK 0x0000001C
  325. #define NOOFCOLS_SHIFT 5
  326. #define NOOFCOLS_MASK 0x00000060
  327. #define CHANSIZE_SHIFT 7
  328. #define CHANSIZE_MASK 0x00000080
  329. #define BURSTLENGTH_SHIFT 8
  330. #define BURSTLENGTH_MASK 0x00000100
  331. #define CHANSIZE_OVERRIDE (1 << 10)
  332. #define SCRATCH_REG0 0x8500
  333. #define SCRATCH_REG1 0x8504
  334. #define SCRATCH_REG2 0x8508
  335. #define SCRATCH_REG3 0x850C
  336. #define SCRATCH_REG4 0x8510
  337. #define SCRATCH_REG5 0x8514
  338. #define SCRATCH_REG6 0x8518
  339. #define SCRATCH_REG7 0x851C
  340. #define SCRATCH_UMSK 0x8540
  341. #define SCRATCH_ADDR 0x8544
  342. #define SPI_CONFIG_CNTL 0x9100
  343. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  344. #define DISABLE_INTERP_1 (1 << 5)
  345. #define SPI_CONFIG_CNTL_1 0x913C
  346. #define VTX_DONE_DELAY(x) ((x) << 0)
  347. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  348. #define SPI_INPUT_Z 0x286D8
  349. #define SPI_PS_IN_CONTROL_0 0x286CC
  350. #define NUM_INTERP(x) ((x)<<0)
  351. #define POSITION_ENA (1<<8)
  352. #define POSITION_CENTROID (1<<9)
  353. #define POSITION_ADDR(x) ((x)<<10)
  354. #define PARAM_GEN(x) ((x)<<15)
  355. #define PARAM_GEN_ADDR(x) ((x)<<19)
  356. #define BARYC_SAMPLE_CNTL(x) ((x)<<26)
  357. #define PERSP_GRADIENT_ENA (1<<28)
  358. #define LINEAR_GRADIENT_ENA (1<<29)
  359. #define POSITION_SAMPLE (1<<30)
  360. #define BARYC_AT_SAMPLE_ENA (1<<31)
  361. #define SPI_PS_IN_CONTROL_1 0x286D0
  362. #define GEN_INDEX_PIX (1<<0)
  363. #define GEN_INDEX_PIX_ADDR(x) ((x)<<1)
  364. #define FRONT_FACE_ENA (1<<8)
  365. #define FRONT_FACE_CHAN(x) ((x)<<9)
  366. #define FRONT_FACE_ALL_BITS (1<<11)
  367. #define FRONT_FACE_ADDR(x) ((x)<<12)
  368. #define FOG_ADDR(x) ((x)<<17)
  369. #define FIXED_PT_POSITION_ENA (1<<24)
  370. #define FIXED_PT_POSITION_ADDR(x) ((x)<<25)
  371. #define SQ_MS_FIFO_SIZES 0x8CF0
  372. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  373. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  374. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  375. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  376. #define SQ_PGM_START_ES 0x28880
  377. #define SQ_PGM_START_FS 0x28894
  378. #define SQ_PGM_START_GS 0x2886C
  379. #define SQ_PGM_START_PS 0x28840
  380. #define SQ_PGM_RESOURCES_PS 0x28850
  381. #define SQ_PGM_EXPORTS_PS 0x28854
  382. #define SQ_PGM_CF_OFFSET_PS 0x288cc
  383. #define SQ_PGM_START_VS 0x28858
  384. #define SQ_PGM_RESOURCES_VS 0x28868
  385. #define SQ_PGM_CF_OFFSET_VS 0x288d0
  386. #define SQ_VTX_CONSTANT_WORD6_0 0x38018
  387. #define S__SQ_VTX_CONSTANT_TYPE(x) (((x) & 3) << 30)
  388. #define G__SQ_VTX_CONSTANT_TYPE(x) (((x) >> 30) & 3)
  389. #define SQ_TEX_VTX_INVALID_TEXTURE 0x0
  390. #define SQ_TEX_VTX_INVALID_BUFFER 0x1
  391. #define SQ_TEX_VTX_VALID_TEXTURE 0x2
  392. #define SQ_TEX_VTX_VALID_BUFFER 0x3
  393. #define SX_MISC 0x28350
  394. #define SX_MEMORY_EXPORT_BASE 0x9010
  395. #define SX_DEBUG_1 0x9054
  396. #define SMX_EVENT_RELEASE (1 << 0)
  397. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  398. #define TA_CNTL_AUX 0x9508
  399. #define DISABLE_CUBE_WRAP (1 << 0)
  400. #define DISABLE_CUBE_ANISO (1 << 1)
  401. #define SYNC_GRADIENT (1 << 24)
  402. #define SYNC_WALKER (1 << 25)
  403. #define SYNC_ALIGNER (1 << 26)
  404. #define BILINEAR_PRECISION_6_BIT (0 << 31)
  405. #define BILINEAR_PRECISION_8_BIT (1 << 31)
  406. #define TC_CNTL 0x9608
  407. #define TC_L2_SIZE(x) ((x)<<5)
  408. #define L2_DISABLE_LATE_HIT (1<<9)
  409. #define VGT_CACHE_INVALIDATION 0x88C4
  410. #define CACHE_INVALIDATION(x) ((x)<<0)
  411. #define VC_ONLY 0
  412. #define TC_ONLY 1
  413. #define VC_AND_TC 2
  414. #define VGT_DMA_BASE 0x287E8
  415. #define VGT_DMA_BASE_HI 0x287E4
  416. #define VGT_ES_PER_GS 0x88CC
  417. #define VGT_GS_PER_ES 0x88C8
  418. #define VGT_GS_PER_VS 0x88E8
  419. #define VGT_GS_VERTEX_REUSE 0x88D4
  420. #define VGT_PRIMITIVE_TYPE 0x8958
  421. #define VGT_NUM_INSTANCES 0x8974
  422. #define VGT_OUT_DEALLOC_CNTL 0x28C5C
  423. #define DEALLOC_DIST_MASK 0x0000007F
  424. #define VGT_STRMOUT_BASE_OFFSET_0 0x28B10
  425. #define VGT_STRMOUT_BASE_OFFSET_1 0x28B14
  426. #define VGT_STRMOUT_BASE_OFFSET_2 0x28B18
  427. #define VGT_STRMOUT_BASE_OFFSET_3 0x28B1c
  428. #define VGT_STRMOUT_BASE_OFFSET_HI_0 0x28B44
  429. #define VGT_STRMOUT_BASE_OFFSET_HI_1 0x28B48
  430. #define VGT_STRMOUT_BASE_OFFSET_HI_2 0x28B4c
  431. #define VGT_STRMOUT_BASE_OFFSET_HI_3 0x28B50
  432. #define VGT_STRMOUT_BUFFER_BASE_0 0x28AD8
  433. #define VGT_STRMOUT_BUFFER_BASE_1 0x28AE8
  434. #define VGT_STRMOUT_BUFFER_BASE_2 0x28AF8
  435. #define VGT_STRMOUT_BUFFER_BASE_3 0x28B08
  436. #define VGT_STRMOUT_BUFFER_OFFSET_0 0x28ADC
  437. #define VGT_STRMOUT_BUFFER_OFFSET_1 0x28AEC
  438. #define VGT_STRMOUT_BUFFER_OFFSET_2 0x28AFC
  439. #define VGT_STRMOUT_BUFFER_OFFSET_3 0x28B0C
  440. #define VGT_STRMOUT_EN 0x28AB0
  441. #define VGT_VERTEX_REUSE_BLOCK_CNTL 0x28C58
  442. #define VTX_REUSE_DEPTH_MASK 0x000000FF
  443. #define VGT_EVENT_INITIATOR 0x28a90
  444. # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  445. #define VM_CONTEXT0_CNTL 0x1410
  446. #define ENABLE_CONTEXT (1 << 0)
  447. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  448. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  449. #define VM_CONTEXT0_INVALIDATION_LOW_ADDR 0x1490
  450. #define VM_CONTEXT0_INVALIDATION_HIGH_ADDR 0x14B0
  451. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x1574
  452. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x1594
  453. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x15B4
  454. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1554
  455. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  456. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  457. #define RESPONSE_TYPE_MASK 0x000000F0
  458. #define RESPONSE_TYPE_SHIFT 4
  459. #define VM_L2_CNTL 0x1400
  460. #define ENABLE_L2_CACHE (1 << 0)
  461. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  462. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  463. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 13)
  464. #define VM_L2_CNTL2 0x1404
  465. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  466. #define INVALIDATE_L2_CACHE (1 << 1)
  467. #define VM_L2_CNTL3 0x1408
  468. #define BANK_SELECT_0(x) (((x) & 0x1f) << 0)
  469. #define BANK_SELECT_1(x) (((x) & 0x1f) << 5)
  470. #define L2_CACHE_UPDATE_MODE(x) (((x) & 3) << 10)
  471. #define VM_L2_STATUS 0x140C
  472. #define L2_BUSY (1 << 0)
  473. #define WAIT_UNTIL 0x8040
  474. #define WAIT_2D_IDLE_bit (1 << 14)
  475. #define WAIT_3D_IDLE_bit (1 << 15)
  476. #define WAIT_2D_IDLECLEAN_bit (1 << 16)
  477. #define WAIT_3D_IDLECLEAN_bit (1 << 17)
  478. #define IH_RB_CNTL 0x3e00
  479. # define IH_RB_ENABLE (1 << 0)
  480. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  481. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  482. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  483. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  484. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  485. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  486. #define IH_RB_BASE 0x3e04
  487. #define IH_RB_RPTR 0x3e08
  488. #define IH_RB_WPTR 0x3e0c
  489. # define RB_OVERFLOW (1 << 0)
  490. # define WPTR_OFFSET_MASK 0x3fffc
  491. #define IH_RB_WPTR_ADDR_HI 0x3e10
  492. #define IH_RB_WPTR_ADDR_LO 0x3e14
  493. #define IH_CNTL 0x3e18
  494. # define ENABLE_INTR (1 << 0)
  495. # define IH_MC_SWAP(x) ((x) << 2)
  496. # define IH_MC_SWAP_NONE 0
  497. # define IH_MC_SWAP_16BIT 1
  498. # define IH_MC_SWAP_32BIT 2
  499. # define IH_MC_SWAP_64BIT 3
  500. # define RPTR_REARM (1 << 4)
  501. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  502. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  503. #define RLC_CNTL 0x3f00
  504. # define RLC_ENABLE (1 << 0)
  505. #define RLC_HB_BASE 0x3f10
  506. #define RLC_HB_CNTL 0x3f0c
  507. #define RLC_HB_RPTR 0x3f20
  508. #define RLC_HB_WPTR 0x3f1c
  509. #define RLC_HB_WPTR_LSB_ADDR 0x3f14
  510. #define RLC_HB_WPTR_MSB_ADDR 0x3f18
  511. #define RLC_MC_CNTL 0x3f44
  512. #define RLC_UCODE_CNTL 0x3f48
  513. #define RLC_UCODE_ADDR 0x3f2c
  514. #define RLC_UCODE_DATA 0x3f30
  515. #define SRBM_SOFT_RESET 0xe60
  516. # define SOFT_RESET_RLC (1 << 13)
  517. #define CP_INT_CNTL 0xc124
  518. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  519. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  520. # define SCRATCH_INT_ENABLE (1 << 25)
  521. # define TIME_STAMP_INT_ENABLE (1 << 26)
  522. # define IB2_INT_ENABLE (1 << 29)
  523. # define IB1_INT_ENABLE (1 << 30)
  524. # define RB_INT_ENABLE (1 << 31)
  525. #define CP_INT_STATUS 0xc128
  526. # define SCRATCH_INT_STAT (1 << 25)
  527. # define TIME_STAMP_INT_STAT (1 << 26)
  528. # define IB2_INT_STAT (1 << 29)
  529. # define IB1_INT_STAT (1 << 30)
  530. # define RB_INT_STAT (1 << 31)
  531. #define GRBM_INT_CNTL 0x8060
  532. # define RDERR_INT_ENABLE (1 << 0)
  533. # define WAIT_COUNT_TIMEOUT_INT_ENABLE (1 << 1)
  534. # define GUI_IDLE_INT_ENABLE (1 << 19)
  535. #define INTERRUPT_CNTL 0x5468
  536. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  537. # define IH_DUMMY_RD_EN (1 << 1)
  538. # define IH_REQ_NONSNOOP_EN (1 << 3)
  539. # define GEN_IH_INT_EN (1 << 8)
  540. #define INTERRUPT_CNTL2 0x546c
  541. #define D1MODE_VBLANK_STATUS 0x6534
  542. #define D2MODE_VBLANK_STATUS 0x6d34
  543. # define DxMODE_VBLANK_OCCURRED (1 << 0)
  544. # define DxMODE_VBLANK_ACK (1 << 4)
  545. # define DxMODE_VBLANK_STAT (1 << 12)
  546. # define DxMODE_VBLANK_INTERRUPT (1 << 16)
  547. # define DxMODE_VBLANK_INTERRUPT_TYPE (1 << 17)
  548. #define D1MODE_VLINE_STATUS 0x653c
  549. #define D2MODE_VLINE_STATUS 0x6d3c
  550. # define DxMODE_VLINE_OCCURRED (1 << 0)
  551. # define DxMODE_VLINE_ACK (1 << 4)
  552. # define DxMODE_VLINE_STAT (1 << 12)
  553. # define DxMODE_VLINE_INTERRUPT (1 << 16)
  554. # define DxMODE_VLINE_INTERRUPT_TYPE (1 << 17)
  555. #define DxMODE_INT_MASK 0x6540
  556. # define D1MODE_VBLANK_INT_MASK (1 << 0)
  557. # define D1MODE_VLINE_INT_MASK (1 << 4)
  558. # define D2MODE_VBLANK_INT_MASK (1 << 8)
  559. # define D2MODE_VLINE_INT_MASK (1 << 12)
  560. #define DCE3_DISP_INTERRUPT_STATUS 0x7ddc
  561. # define DC_HPD1_INTERRUPT (1 << 18)
  562. # define DC_HPD2_INTERRUPT (1 << 19)
  563. #define DISP_INTERRUPT_STATUS 0x7edc
  564. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  565. # define LB_D2_VLINE_INTERRUPT (1 << 3)
  566. # define LB_D1_VBLANK_INTERRUPT (1 << 4)
  567. # define LB_D2_VBLANK_INTERRUPT (1 << 5)
  568. # define DACA_AUTODETECT_INTERRUPT (1 << 16)
  569. # define DACB_AUTODETECT_INTERRUPT (1 << 17)
  570. # define DC_HOT_PLUG_DETECT1_INTERRUPT (1 << 18)
  571. # define DC_HOT_PLUG_DETECT2_INTERRUPT (1 << 19)
  572. # define DC_I2C_SW_DONE_INTERRUPT (1 << 20)
  573. # define DC_I2C_HW_DONE_INTERRUPT (1 << 21)
  574. #define DISP_INTERRUPT_STATUS_CONTINUE 0x7ee8
  575. #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE 0x7de8
  576. # define DC_HPD4_INTERRUPT (1 << 14)
  577. # define DC_HPD4_RX_INTERRUPT (1 << 15)
  578. # define DC_HPD3_INTERRUPT (1 << 28)
  579. # define DC_HPD1_RX_INTERRUPT (1 << 29)
  580. # define DC_HPD2_RX_INTERRUPT (1 << 30)
  581. #define DCE3_DISP_INTERRUPT_STATUS_CONTINUE2 0x7dec
  582. # define DC_HPD3_RX_INTERRUPT (1 << 0)
  583. # define DIGA_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 1)
  584. # define DIGA_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 2)
  585. # define DIGB_DP_VID_STREAM_DISABLE_INTERRUPT (1 << 3)
  586. # define DIGB_DP_STEER_FIFO_OVERFLOW_INTERRUPT (1 << 4)
  587. # define AUX1_SW_DONE_INTERRUPT (1 << 5)
  588. # define AUX1_LS_DONE_INTERRUPT (1 << 6)
  589. # define AUX2_SW_DONE_INTERRUPT (1 << 7)
  590. # define AUX2_LS_DONE_INTERRUPT (1 << 8)
  591. # define AUX3_SW_DONE_INTERRUPT (1 << 9)
  592. # define AUX3_LS_DONE_INTERRUPT (1 << 10)
  593. # define AUX4_SW_DONE_INTERRUPT (1 << 11)
  594. # define AUX4_LS_DONE_INTERRUPT (1 << 12)
  595. # define DIGA_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 13)
  596. # define DIGB_DP_FAST_TRAINING_COMPLETE_INTERRUPT (1 << 14)
  597. /* DCE 3.2 */
  598. # define AUX5_SW_DONE_INTERRUPT (1 << 15)
  599. # define AUX5_LS_DONE_INTERRUPT (1 << 16)
  600. # define AUX6_SW_DONE_INTERRUPT (1 << 17)
  601. # define AUX6_LS_DONE_INTERRUPT (1 << 18)
  602. # define DC_HPD5_INTERRUPT (1 << 19)
  603. # define DC_HPD5_RX_INTERRUPT (1 << 20)
  604. # define DC_HPD6_INTERRUPT (1 << 21)
  605. # define DC_HPD6_RX_INTERRUPT (1 << 22)
  606. #define DACA_AUTO_DETECT_CONTROL 0x7828
  607. #define DACB_AUTO_DETECT_CONTROL 0x7a28
  608. #define DCE3_DACA_AUTO_DETECT_CONTROL 0x7028
  609. #define DCE3_DACB_AUTO_DETECT_CONTROL 0x7128
  610. # define DACx_AUTODETECT_MODE(x) ((x) << 0)
  611. # define DACx_AUTODETECT_MODE_NONE 0
  612. # define DACx_AUTODETECT_MODE_CONNECT 1
  613. # define DACx_AUTODETECT_MODE_DISCONNECT 2
  614. # define DACx_AUTODETECT_FRAME_TIME_COUNTER(x) ((x) << 8)
  615. /* bit 18 = R/C, 17 = G/Y, 16 = B/Comp */
  616. # define DACx_AUTODETECT_CHECK_MASK(x) ((x) << 16)
  617. #define DCE3_DACA_AUTODETECT_INT_CONTROL 0x7038
  618. #define DCE3_DACB_AUTODETECT_INT_CONTROL 0x7138
  619. #define DACA_AUTODETECT_INT_CONTROL 0x7838
  620. #define DACB_AUTODETECT_INT_CONTROL 0x7a38
  621. # define DACx_AUTODETECT_ACK (1 << 0)
  622. # define DACx_AUTODETECT_INT_ENABLE (1 << 16)
  623. #define DC_HOT_PLUG_DETECT1_CONTROL 0x7d00
  624. #define DC_HOT_PLUG_DETECT2_CONTROL 0x7d10
  625. #define DC_HOT_PLUG_DETECT3_CONTROL 0x7d24
  626. # define DC_HOT_PLUG_DETECTx_EN (1 << 0)
  627. #define DC_HOT_PLUG_DETECT1_INT_STATUS 0x7d04
  628. #define DC_HOT_PLUG_DETECT2_INT_STATUS 0x7d14
  629. #define DC_HOT_PLUG_DETECT3_INT_STATUS 0x7d28
  630. # define DC_HOT_PLUG_DETECTx_INT_STATUS (1 << 0)
  631. # define DC_HOT_PLUG_DETECTx_SENSE (1 << 1)
  632. /* DCE 3.0 */
  633. #define DC_HPD1_INT_STATUS 0x7d00
  634. #define DC_HPD2_INT_STATUS 0x7d0c
  635. #define DC_HPD3_INT_STATUS 0x7d18
  636. #define DC_HPD4_INT_STATUS 0x7d24
  637. /* DCE 3.2 */
  638. #define DC_HPD5_INT_STATUS 0x7dc0
  639. #define DC_HPD6_INT_STATUS 0x7df4
  640. # define DC_HPDx_INT_STATUS (1 << 0)
  641. # define DC_HPDx_SENSE (1 << 1)
  642. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  643. #define DC_HOT_PLUG_DETECT1_INT_CONTROL 0x7d08
  644. #define DC_HOT_PLUG_DETECT2_INT_CONTROL 0x7d18
  645. #define DC_HOT_PLUG_DETECT3_INT_CONTROL 0x7d2c
  646. # define DC_HOT_PLUG_DETECTx_INT_ACK (1 << 0)
  647. # define DC_HOT_PLUG_DETECTx_INT_POLARITY (1 << 8)
  648. # define DC_HOT_PLUG_DETECTx_INT_EN (1 << 16)
  649. /* DCE 3.0 */
  650. #define DC_HPD1_INT_CONTROL 0x7d04
  651. #define DC_HPD2_INT_CONTROL 0x7d10
  652. #define DC_HPD3_INT_CONTROL 0x7d1c
  653. #define DC_HPD4_INT_CONTROL 0x7d28
  654. /* DCE 3.2 */
  655. #define DC_HPD5_INT_CONTROL 0x7dc4
  656. #define DC_HPD6_INT_CONTROL 0x7df8
  657. # define DC_HPDx_INT_ACK (1 << 0)
  658. # define DC_HPDx_INT_POLARITY (1 << 8)
  659. # define DC_HPDx_INT_EN (1 << 16)
  660. # define DC_HPDx_RX_INT_ACK (1 << 20)
  661. # define DC_HPDx_RX_INT_EN (1 << 24)
  662. /* DCE 3.0 */
  663. #define DC_HPD1_CONTROL 0x7d08
  664. #define DC_HPD2_CONTROL 0x7d14
  665. #define DC_HPD3_CONTROL 0x7d20
  666. #define DC_HPD4_CONTROL 0x7d2c
  667. /* DCE 3.2 */
  668. #define DC_HPD5_CONTROL 0x7dc8
  669. #define DC_HPD6_CONTROL 0x7dfc
  670. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  671. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  672. /* DCE 3.2 */
  673. # define DC_HPDx_EN (1 << 28)
  674. /*
  675. * PM4
  676. */
  677. #define PACKET_TYPE0 0
  678. #define PACKET_TYPE1 1
  679. #define PACKET_TYPE2 2
  680. #define PACKET_TYPE3 3
  681. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  682. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  683. #define CP_PACKET0_GET_REG(h) (((h) & 0xFFFF) << 2)
  684. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  685. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  686. (((reg) >> 2) & 0xFFFF) | \
  687. ((n) & 0x3FFF) << 16)
  688. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  689. (((op) & 0xFF) << 8) | \
  690. ((n) & 0x3FFF) << 16)
  691. /* Packet 3 types */
  692. #define PACKET3_NOP 0x10
  693. #define PACKET3_INDIRECT_BUFFER_END 0x17
  694. #define PACKET3_SET_PREDICATION 0x20
  695. #define PACKET3_REG_RMW 0x21
  696. #define PACKET3_COND_EXEC 0x22
  697. #define PACKET3_PRED_EXEC 0x23
  698. #define PACKET3_START_3D_CMDBUF 0x24
  699. #define PACKET3_DRAW_INDEX_2 0x27
  700. #define PACKET3_CONTEXT_CONTROL 0x28
  701. #define PACKET3_DRAW_INDEX_IMMD_BE 0x29
  702. #define PACKET3_INDEX_TYPE 0x2A
  703. #define PACKET3_DRAW_INDEX 0x2B
  704. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  705. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  706. #define PACKET3_NUM_INSTANCES 0x2F
  707. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  708. #define PACKET3_INDIRECT_BUFFER_MP 0x38
  709. #define PACKET3_MEM_SEMAPHORE 0x39
  710. #define PACKET3_MPEG_INDEX 0x3A
  711. #define PACKET3_WAIT_REG_MEM 0x3C
  712. #define PACKET3_MEM_WRITE 0x3D
  713. #define PACKET3_INDIRECT_BUFFER 0x32
  714. #define PACKET3_SURFACE_SYNC 0x43
  715. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  716. # define PACKET3_TC_ACTION_ENA (1 << 23)
  717. # define PACKET3_VC_ACTION_ENA (1 << 24)
  718. # define PACKET3_CB_ACTION_ENA (1 << 25)
  719. # define PACKET3_DB_ACTION_ENA (1 << 26)
  720. # define PACKET3_SH_ACTION_ENA (1 << 27)
  721. # define PACKET3_SMX_ACTION_ENA (1 << 28)
  722. #define PACKET3_ME_INITIALIZE 0x44
  723. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  724. #define PACKET3_COND_WRITE 0x45
  725. #define PACKET3_EVENT_WRITE 0x46
  726. #define PACKET3_EVENT_WRITE_EOP 0x47
  727. #define PACKET3_ONE_REG_WRITE 0x57
  728. #define PACKET3_SET_CONFIG_REG 0x68
  729. #define PACKET3_SET_CONFIG_REG_OFFSET 0x00008000
  730. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  731. #define PACKET3_SET_CONTEXT_REG 0x69
  732. #define PACKET3_SET_CONTEXT_REG_OFFSET 0x00028000
  733. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  734. #define PACKET3_SET_ALU_CONST 0x6A
  735. #define PACKET3_SET_ALU_CONST_OFFSET 0x00030000
  736. #define PACKET3_SET_ALU_CONST_END 0x00032000
  737. #define PACKET3_SET_BOOL_CONST 0x6B
  738. #define PACKET3_SET_BOOL_CONST_OFFSET 0x0003e380
  739. #define PACKET3_SET_BOOL_CONST_END 0x00040000
  740. #define PACKET3_SET_LOOP_CONST 0x6C
  741. #define PACKET3_SET_LOOP_CONST_OFFSET 0x0003e200
  742. #define PACKET3_SET_LOOP_CONST_END 0x0003e380
  743. #define PACKET3_SET_RESOURCE 0x6D
  744. #define PACKET3_SET_RESOURCE_OFFSET 0x00038000
  745. #define PACKET3_SET_RESOURCE_END 0x0003c000
  746. #define PACKET3_SET_SAMPLER 0x6E
  747. #define PACKET3_SET_SAMPLER_OFFSET 0x0003c000
  748. #define PACKET3_SET_SAMPLER_END 0x0003cff0
  749. #define PACKET3_SET_CTL_CONST 0x6F
  750. #define PACKET3_SET_CTL_CONST_OFFSET 0x0003cff0
  751. #define PACKET3_SET_CTL_CONST_END 0x0003e200
  752. #define PACKET3_SURFACE_BASE_UPDATE 0x73
  753. #define R_008020_GRBM_SOFT_RESET 0x8020
  754. #define S_008020_SOFT_RESET_CP(x) (((x) & 1) << 0)
  755. #define S_008020_SOFT_RESET_CB(x) (((x) & 1) << 1)
  756. #define S_008020_SOFT_RESET_CR(x) (((x) & 1) << 2)
  757. #define S_008020_SOFT_RESET_DB(x) (((x) & 1) << 3)
  758. #define S_008020_SOFT_RESET_PA(x) (((x) & 1) << 5)
  759. #define S_008020_SOFT_RESET_SC(x) (((x) & 1) << 6)
  760. #define S_008020_SOFT_RESET_SMX(x) (((x) & 1) << 7)
  761. #define S_008020_SOFT_RESET_SPI(x) (((x) & 1) << 8)
  762. #define S_008020_SOFT_RESET_SH(x) (((x) & 1) << 9)
  763. #define S_008020_SOFT_RESET_SX(x) (((x) & 1) << 10)
  764. #define S_008020_SOFT_RESET_TC(x) (((x) & 1) << 11)
  765. #define S_008020_SOFT_RESET_TA(x) (((x) & 1) << 12)
  766. #define S_008020_SOFT_RESET_VC(x) (((x) & 1) << 13)
  767. #define S_008020_SOFT_RESET_VGT(x) (((x) & 1) << 14)
  768. #define R_008010_GRBM_STATUS 0x8010
  769. #define S_008010_CMDFIFO_AVAIL(x) (((x) & 0x1F) << 0)
  770. #define S_008010_CP_RQ_PENDING(x) (((x) & 1) << 6)
  771. #define S_008010_CF_RQ_PENDING(x) (((x) & 1) << 7)
  772. #define S_008010_PF_RQ_PENDING(x) (((x) & 1) << 8)
  773. #define S_008010_GRBM_EE_BUSY(x) (((x) & 1) << 10)
  774. #define S_008010_VC_BUSY(x) (((x) & 1) << 11)
  775. #define S_008010_DB03_CLEAN(x) (((x) & 1) << 12)
  776. #define S_008010_CB03_CLEAN(x) (((x) & 1) << 13)
  777. #define S_008010_VGT_BUSY_NO_DMA(x) (((x) & 1) << 16)
  778. #define S_008010_VGT_BUSY(x) (((x) & 1) << 17)
  779. #define S_008010_TA03_BUSY(x) (((x) & 1) << 18)
  780. #define S_008010_TC_BUSY(x) (((x) & 1) << 19)
  781. #define S_008010_SX_BUSY(x) (((x) & 1) << 20)
  782. #define S_008010_SH_BUSY(x) (((x) & 1) << 21)
  783. #define S_008010_SPI03_BUSY(x) (((x) & 1) << 22)
  784. #define S_008010_SMX_BUSY(x) (((x) & 1) << 23)
  785. #define S_008010_SC_BUSY(x) (((x) & 1) << 24)
  786. #define S_008010_PA_BUSY(x) (((x) & 1) << 25)
  787. #define S_008010_DB03_BUSY(x) (((x) & 1) << 26)
  788. #define S_008010_CR_BUSY(x) (((x) & 1) << 27)
  789. #define S_008010_CP_COHERENCY_BUSY(x) (((x) & 1) << 28)
  790. #define S_008010_CP_BUSY(x) (((x) & 1) << 29)
  791. #define S_008010_CB03_BUSY(x) (((x) & 1) << 30)
  792. #define S_008010_GUI_ACTIVE(x) (((x) & 1) << 31)
  793. #define G_008010_CMDFIFO_AVAIL(x) (((x) >> 0) & 0x1F)
  794. #define G_008010_CP_RQ_PENDING(x) (((x) >> 6) & 1)
  795. #define G_008010_CF_RQ_PENDING(x) (((x) >> 7) & 1)
  796. #define G_008010_PF_RQ_PENDING(x) (((x) >> 8) & 1)
  797. #define G_008010_GRBM_EE_BUSY(x) (((x) >> 10) & 1)
  798. #define G_008010_VC_BUSY(x) (((x) >> 11) & 1)
  799. #define G_008010_DB03_CLEAN(x) (((x) >> 12) & 1)
  800. #define G_008010_CB03_CLEAN(x) (((x) >> 13) & 1)
  801. #define G_008010_VGT_BUSY_NO_DMA(x) (((x) >> 16) & 1)
  802. #define G_008010_VGT_BUSY(x) (((x) >> 17) & 1)
  803. #define G_008010_TA03_BUSY(x) (((x) >> 18) & 1)
  804. #define G_008010_TC_BUSY(x) (((x) >> 19) & 1)
  805. #define G_008010_SX_BUSY(x) (((x) >> 20) & 1)
  806. #define G_008010_SH_BUSY(x) (((x) >> 21) & 1)
  807. #define G_008010_SPI03_BUSY(x) (((x) >> 22) & 1)
  808. #define G_008010_SMX_BUSY(x) (((x) >> 23) & 1)
  809. #define G_008010_SC_BUSY(x) (((x) >> 24) & 1)
  810. #define G_008010_PA_BUSY(x) (((x) >> 25) & 1)
  811. #define G_008010_DB03_BUSY(x) (((x) >> 26) & 1)
  812. #define G_008010_CR_BUSY(x) (((x) >> 27) & 1)
  813. #define G_008010_CP_COHERENCY_BUSY(x) (((x) >> 28) & 1)
  814. #define G_008010_CP_BUSY(x) (((x) >> 29) & 1)
  815. #define G_008010_CB03_BUSY(x) (((x) >> 30) & 1)
  816. #define G_008010_GUI_ACTIVE(x) (((x) >> 31) & 1)
  817. #define R_008014_GRBM_STATUS2 0x8014
  818. #define S_008014_CR_CLEAN(x) (((x) & 1) << 0)
  819. #define S_008014_SMX_CLEAN(x) (((x) & 1) << 1)
  820. #define S_008014_SPI0_BUSY(x) (((x) & 1) << 8)
  821. #define S_008014_SPI1_BUSY(x) (((x) & 1) << 9)
  822. #define S_008014_SPI2_BUSY(x) (((x) & 1) << 10)
  823. #define S_008014_SPI3_BUSY(x) (((x) & 1) << 11)
  824. #define S_008014_TA0_BUSY(x) (((x) & 1) << 12)
  825. #define S_008014_TA1_BUSY(x) (((x) & 1) << 13)
  826. #define S_008014_TA2_BUSY(x) (((x) & 1) << 14)
  827. #define S_008014_TA3_BUSY(x) (((x) & 1) << 15)
  828. #define S_008014_DB0_BUSY(x) (((x) & 1) << 16)
  829. #define S_008014_DB1_BUSY(x) (((x) & 1) << 17)
  830. #define S_008014_DB2_BUSY(x) (((x) & 1) << 18)
  831. #define S_008014_DB3_BUSY(x) (((x) & 1) << 19)
  832. #define S_008014_CB0_BUSY(x) (((x) & 1) << 20)
  833. #define S_008014_CB1_BUSY(x) (((x) & 1) << 21)
  834. #define S_008014_CB2_BUSY(x) (((x) & 1) << 22)
  835. #define S_008014_CB3_BUSY(x) (((x) & 1) << 23)
  836. #define G_008014_CR_CLEAN(x) (((x) >> 0) & 1)
  837. #define G_008014_SMX_CLEAN(x) (((x) >> 1) & 1)
  838. #define G_008014_SPI0_BUSY(x) (((x) >> 8) & 1)
  839. #define G_008014_SPI1_BUSY(x) (((x) >> 9) & 1)
  840. #define G_008014_SPI2_BUSY(x) (((x) >> 10) & 1)
  841. #define G_008014_SPI3_BUSY(x) (((x) >> 11) & 1)
  842. #define G_008014_TA0_BUSY(x) (((x) >> 12) & 1)
  843. #define G_008014_TA1_BUSY(x) (((x) >> 13) & 1)
  844. #define G_008014_TA2_BUSY(x) (((x) >> 14) & 1)
  845. #define G_008014_TA3_BUSY(x) (((x) >> 15) & 1)
  846. #define G_008014_DB0_BUSY(x) (((x) >> 16) & 1)
  847. #define G_008014_DB1_BUSY(x) (((x) >> 17) & 1)
  848. #define G_008014_DB2_BUSY(x) (((x) >> 18) & 1)
  849. #define G_008014_DB3_BUSY(x) (((x) >> 19) & 1)
  850. #define G_008014_CB0_BUSY(x) (((x) >> 20) & 1)
  851. #define G_008014_CB1_BUSY(x) (((x) >> 21) & 1)
  852. #define G_008014_CB2_BUSY(x) (((x) >> 22) & 1)
  853. #define G_008014_CB3_BUSY(x) (((x) >> 23) & 1)
  854. #define R_000E50_SRBM_STATUS 0x0E50
  855. #define G_000E50_RLC_RQ_PENDING(x) (((x) >> 3) & 1)
  856. #define G_000E50_RCU_RQ_PENDING(x) (((x) >> 4) & 1)
  857. #define G_000E50_GRBM_RQ_PENDING(x) (((x) >> 5) & 1)
  858. #define G_000E50_HI_RQ_PENDING(x) (((x) >> 6) & 1)
  859. #define G_000E50_IO_EXTERN_SIGNAL(x) (((x) >> 7) & 1)
  860. #define G_000E50_VMC_BUSY(x) (((x) >> 8) & 1)
  861. #define G_000E50_MCB_BUSY(x) (((x) >> 9) & 1)
  862. #define G_000E50_MCDZ_BUSY(x) (((x) >> 10) & 1)
  863. #define G_000E50_MCDY_BUSY(x) (((x) >> 11) & 1)
  864. #define G_000E50_MCDX_BUSY(x) (((x) >> 12) & 1)
  865. #define G_000E50_MCDW_BUSY(x) (((x) >> 13) & 1)
  866. #define G_000E50_SEM_BUSY(x) (((x) >> 14) & 1)
  867. #define G_000E50_RLC_BUSY(x) (((x) >> 15) & 1)
  868. #define G_000E50_BIF_BUSY(x) (((x) >> 29) & 1)
  869. #define R_000E60_SRBM_SOFT_RESET 0x0E60
  870. #define S_000E60_SOFT_RESET_BIF(x) (((x) & 1) << 1)
  871. #define S_000E60_SOFT_RESET_CG(x) (((x) & 1) << 2)
  872. #define S_000E60_SOFT_RESET_CMC(x) (((x) & 1) << 3)
  873. #define S_000E60_SOFT_RESET_CSC(x) (((x) & 1) << 4)
  874. #define S_000E60_SOFT_RESET_DC(x) (((x) & 1) << 5)
  875. #define S_000E60_SOFT_RESET_GRBM(x) (((x) & 1) << 8)
  876. #define S_000E60_SOFT_RESET_HDP(x) (((x) & 1) << 9)
  877. #define S_000E60_SOFT_RESET_IH(x) (((x) & 1) << 10)
  878. #define S_000E60_SOFT_RESET_MC(x) (((x) & 1) << 11)
  879. #define S_000E60_SOFT_RESET_RLC(x) (((x) & 1) << 13)
  880. #define S_000E60_SOFT_RESET_ROM(x) (((x) & 1) << 14)
  881. #define S_000E60_SOFT_RESET_SEM(x) (((x) & 1) << 15)
  882. #define S_000E60_SOFT_RESET_TSC(x) (((x) & 1) << 16)
  883. #define S_000E60_SOFT_RESET_VMC(x) (((x) & 1) << 17)
  884. #define R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  885. #define R_028C04_PA_SC_AA_CONFIG 0x028C04
  886. #define S_028C04_MSAA_NUM_SAMPLES(x) (((x) & 0x3) << 0)
  887. #define G_028C04_MSAA_NUM_SAMPLES(x) (((x) >> 0) & 0x3)
  888. #define C_028C04_MSAA_NUM_SAMPLES 0xFFFFFFFC
  889. #define S_028C04_AA_MASK_CENTROID_DTMN(x) (((x) & 0x1) << 4)
  890. #define G_028C04_AA_MASK_CENTROID_DTMN(x) (((x) >> 4) & 0x1)
  891. #define C_028C04_AA_MASK_CENTROID_DTMN 0xFFFFFFEF
  892. #define S_028C04_MAX_SAMPLE_DIST(x) (((x) & 0xF) << 13)
  893. #define G_028C04_MAX_SAMPLE_DIST(x) (((x) >> 13) & 0xF)
  894. #define C_028C04_MAX_SAMPLE_DIST 0xFFFE1FFF
  895. #define R_0280E0_CB_COLOR0_FRAG 0x0280E0
  896. #define S_0280E0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0)
  897. #define G_0280E0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF)
  898. #define C_0280E0_BASE_256B 0x00000000
  899. #define R_0280E4_CB_COLOR1_FRAG 0x0280E4
  900. #define R_0280E8_CB_COLOR2_FRAG 0x0280E8
  901. #define R_0280EC_CB_COLOR3_FRAG 0x0280EC
  902. #define R_0280F0_CB_COLOR4_FRAG 0x0280F0
  903. #define R_0280F4_CB_COLOR5_FRAG 0x0280F4
  904. #define R_0280F8_CB_COLOR6_FRAG 0x0280F8
  905. #define R_0280FC_CB_COLOR7_FRAG 0x0280FC
  906. #define R_0280C0_CB_COLOR0_TILE 0x0280C0
  907. #define S_0280C0_BASE_256B(x) (((x) & 0xFFFFFFFF) << 0)
  908. #define G_0280C0_BASE_256B(x) (((x) >> 0) & 0xFFFFFFFF)
  909. #define C_0280C0_BASE_256B 0x00000000
  910. #define R_0280C4_CB_COLOR1_TILE 0x0280C4
  911. #define R_0280C8_CB_COLOR2_TILE 0x0280C8
  912. #define R_0280CC_CB_COLOR3_TILE 0x0280CC
  913. #define R_0280D0_CB_COLOR4_TILE 0x0280D0
  914. #define R_0280D4_CB_COLOR5_TILE 0x0280D4
  915. #define R_0280D8_CB_COLOR6_TILE 0x0280D8
  916. #define R_0280DC_CB_COLOR7_TILE 0x0280DC
  917. #define R_0280A0_CB_COLOR0_INFO 0x0280A0
  918. #define S_0280A0_ENDIAN(x) (((x) & 0x3) << 0)
  919. #define G_0280A0_ENDIAN(x) (((x) >> 0) & 0x3)
  920. #define C_0280A0_ENDIAN 0xFFFFFFFC
  921. #define S_0280A0_FORMAT(x) (((x) & 0x3F) << 2)
  922. #define G_0280A0_FORMAT(x) (((x) >> 2) & 0x3F)
  923. #define C_0280A0_FORMAT 0xFFFFFF03
  924. #define V_0280A0_COLOR_INVALID 0x00000000
  925. #define V_0280A0_COLOR_8 0x00000001
  926. #define V_0280A0_COLOR_4_4 0x00000002
  927. #define V_0280A0_COLOR_3_3_2 0x00000003
  928. #define V_0280A0_COLOR_16 0x00000005
  929. #define V_0280A0_COLOR_16_FLOAT 0x00000006
  930. #define V_0280A0_COLOR_8_8 0x00000007
  931. #define V_0280A0_COLOR_5_6_5 0x00000008
  932. #define V_0280A0_COLOR_6_5_5 0x00000009
  933. #define V_0280A0_COLOR_1_5_5_5 0x0000000A
  934. #define V_0280A0_COLOR_4_4_4_4 0x0000000B
  935. #define V_0280A0_COLOR_5_5_5_1 0x0000000C
  936. #define V_0280A0_COLOR_32 0x0000000D
  937. #define V_0280A0_COLOR_32_FLOAT 0x0000000E
  938. #define V_0280A0_COLOR_16_16 0x0000000F
  939. #define V_0280A0_COLOR_16_16_FLOAT 0x00000010
  940. #define V_0280A0_COLOR_8_24 0x00000011
  941. #define V_0280A0_COLOR_8_24_FLOAT 0x00000012
  942. #define V_0280A0_COLOR_24_8 0x00000013
  943. #define V_0280A0_COLOR_24_8_FLOAT 0x00000014
  944. #define V_0280A0_COLOR_10_11_11 0x00000015
  945. #define V_0280A0_COLOR_10_11_11_FLOAT 0x00000016
  946. #define V_0280A0_COLOR_11_11_10 0x00000017
  947. #define V_0280A0_COLOR_11_11_10_FLOAT 0x00000018
  948. #define V_0280A0_COLOR_2_10_10_10 0x00000019
  949. #define V_0280A0_COLOR_8_8_8_8 0x0000001A
  950. #define V_0280A0_COLOR_10_10_10_2 0x0000001B
  951. #define V_0280A0_COLOR_X24_8_32_FLOAT 0x0000001C
  952. #define V_0280A0_COLOR_32_32 0x0000001D
  953. #define V_0280A0_COLOR_32_32_FLOAT 0x0000001E
  954. #define V_0280A0_COLOR_16_16_16_16 0x0000001F
  955. #define V_0280A0_COLOR_16_16_16_16_FLOAT 0x00000020
  956. #define V_0280A0_COLOR_32_32_32_32 0x00000022
  957. #define V_0280A0_COLOR_32_32_32_32_FLOAT 0x00000023
  958. #define S_0280A0_ARRAY_MODE(x) (((x) & 0xF) << 8)
  959. #define G_0280A0_ARRAY_MODE(x) (((x) >> 8) & 0xF)
  960. #define C_0280A0_ARRAY_MODE 0xFFFFF0FF
  961. #define V_0280A0_ARRAY_LINEAR_GENERAL 0x00000000
  962. #define V_0280A0_ARRAY_LINEAR_ALIGNED 0x00000001
  963. #define V_0280A0_ARRAY_1D_TILED_THIN1 0x00000002
  964. #define V_0280A0_ARRAY_2D_TILED_THIN1 0x00000004
  965. #define S_0280A0_NUMBER_TYPE(x) (((x) & 0x7) << 12)
  966. #define G_0280A0_NUMBER_TYPE(x) (((x) >> 12) & 0x7)
  967. #define C_0280A0_NUMBER_TYPE 0xFFFF8FFF
  968. #define S_0280A0_READ_SIZE(x) (((x) & 0x1) << 15)
  969. #define G_0280A0_READ_SIZE(x) (((x) >> 15) & 0x1)
  970. #define C_0280A0_READ_SIZE 0xFFFF7FFF
  971. #define S_0280A0_COMP_SWAP(x) (((x) & 0x3) << 16)
  972. #define G_0280A0_COMP_SWAP(x) (((x) >> 16) & 0x3)
  973. #define C_0280A0_COMP_SWAP 0xFFFCFFFF
  974. #define S_0280A0_TILE_MODE(x) (((x) & 0x3) << 18)
  975. #define G_0280A0_TILE_MODE(x) (((x) >> 18) & 0x3)
  976. #define C_0280A0_TILE_MODE 0xFFF3FFFF
  977. #define S_0280A0_BLEND_CLAMP(x) (((x) & 0x1) << 20)
  978. #define G_0280A0_BLEND_CLAMP(x) (((x) >> 20) & 0x1)
  979. #define C_0280A0_BLEND_CLAMP 0xFFEFFFFF
  980. #define S_0280A0_CLEAR_COLOR(x) (((x) & 0x1) << 21)
  981. #define G_0280A0_CLEAR_COLOR(x) (((x) >> 21) & 0x1)
  982. #define C_0280A0_CLEAR_COLOR 0xFFDFFFFF
  983. #define S_0280A0_BLEND_BYPASS(x) (((x) & 0x1) << 22)
  984. #define G_0280A0_BLEND_BYPASS(x) (((x) >> 22) & 0x1)
  985. #define C_0280A0_BLEND_BYPASS 0xFFBFFFFF
  986. #define S_0280A0_BLEND_FLOAT32(x) (((x) & 0x1) << 23)
  987. #define G_0280A0_BLEND_FLOAT32(x) (((x) >> 23) & 0x1)
  988. #define C_0280A0_BLEND_FLOAT32 0xFF7FFFFF
  989. #define S_0280A0_SIMPLE_FLOAT(x) (((x) & 0x1) << 24)
  990. #define G_0280A0_SIMPLE_FLOAT(x) (((x) >> 24) & 0x1)
  991. #define C_0280A0_SIMPLE_FLOAT 0xFEFFFFFF
  992. #define S_0280A0_ROUND_MODE(x) (((x) & 0x1) << 25)
  993. #define G_0280A0_ROUND_MODE(x) (((x) >> 25) & 0x1)
  994. #define C_0280A0_ROUND_MODE 0xFDFFFFFF
  995. #define S_0280A0_TILE_COMPACT(x) (((x) & 0x1) << 26)
  996. #define G_0280A0_TILE_COMPACT(x) (((x) >> 26) & 0x1)
  997. #define C_0280A0_TILE_COMPACT 0xFBFFFFFF
  998. #define S_0280A0_SOURCE_FORMAT(x) (((x) & 0x1) << 27)
  999. #define G_0280A0_SOURCE_FORMAT(x) (((x) >> 27) & 0x1)
  1000. #define C_0280A0_SOURCE_FORMAT 0xF7FFFFFF
  1001. #define R_0280A4_CB_COLOR1_INFO 0x0280A4
  1002. #define R_0280A8_CB_COLOR2_INFO 0x0280A8
  1003. #define R_0280AC_CB_COLOR3_INFO 0x0280AC
  1004. #define R_0280B0_CB_COLOR4_INFO 0x0280B0
  1005. #define R_0280B4_CB_COLOR5_INFO 0x0280B4
  1006. #define R_0280B8_CB_COLOR6_INFO 0x0280B8
  1007. #define R_0280BC_CB_COLOR7_INFO 0x0280BC
  1008. #define R_028060_CB_COLOR0_SIZE 0x028060
  1009. #define S_028060_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0)
  1010. #define G_028060_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF)
  1011. #define C_028060_PITCH_TILE_MAX 0xFFFFFC00
  1012. #define S_028060_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10)
  1013. #define G_028060_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF)
  1014. #define C_028060_SLICE_TILE_MAX 0xC00003FF
  1015. #define R_028064_CB_COLOR1_SIZE 0x028064
  1016. #define R_028068_CB_COLOR2_SIZE 0x028068
  1017. #define R_02806C_CB_COLOR3_SIZE 0x02806C
  1018. #define R_028070_CB_COLOR4_SIZE 0x028070
  1019. #define R_028074_CB_COLOR5_SIZE 0x028074
  1020. #define R_028078_CB_COLOR6_SIZE 0x028078
  1021. #define R_02807C_CB_COLOR7_SIZE 0x02807C
  1022. #define R_028238_CB_TARGET_MASK 0x028238
  1023. #define S_028238_TARGET0_ENABLE(x) (((x) & 0xF) << 0)
  1024. #define G_028238_TARGET0_ENABLE(x) (((x) >> 0) & 0xF)
  1025. #define C_028238_TARGET0_ENABLE 0xFFFFFFF0
  1026. #define S_028238_TARGET1_ENABLE(x) (((x) & 0xF) << 4)
  1027. #define G_028238_TARGET1_ENABLE(x) (((x) >> 4) & 0xF)
  1028. #define C_028238_TARGET1_ENABLE 0xFFFFFF0F
  1029. #define S_028238_TARGET2_ENABLE(x) (((x) & 0xF) << 8)
  1030. #define G_028238_TARGET2_ENABLE(x) (((x) >> 8) & 0xF)
  1031. #define C_028238_TARGET2_ENABLE 0xFFFFF0FF
  1032. #define S_028238_TARGET3_ENABLE(x) (((x) & 0xF) << 12)
  1033. #define G_028238_TARGET3_ENABLE(x) (((x) >> 12) & 0xF)
  1034. #define C_028238_TARGET3_ENABLE 0xFFFF0FFF
  1035. #define S_028238_TARGET4_ENABLE(x) (((x) & 0xF) << 16)
  1036. #define G_028238_TARGET4_ENABLE(x) (((x) >> 16) & 0xF)
  1037. #define C_028238_TARGET4_ENABLE 0xFFF0FFFF
  1038. #define S_028238_TARGET5_ENABLE(x) (((x) & 0xF) << 20)
  1039. #define G_028238_TARGET5_ENABLE(x) (((x) >> 20) & 0xF)
  1040. #define C_028238_TARGET5_ENABLE 0xFF0FFFFF
  1041. #define S_028238_TARGET6_ENABLE(x) (((x) & 0xF) << 24)
  1042. #define G_028238_TARGET6_ENABLE(x) (((x) >> 24) & 0xF)
  1043. #define C_028238_TARGET6_ENABLE 0xF0FFFFFF
  1044. #define S_028238_TARGET7_ENABLE(x) (((x) & 0xF) << 28)
  1045. #define G_028238_TARGET7_ENABLE(x) (((x) >> 28) & 0xF)
  1046. #define C_028238_TARGET7_ENABLE 0x0FFFFFFF
  1047. #define R_02823C_CB_SHADER_MASK 0x02823C
  1048. #define S_02823C_OUTPUT0_ENABLE(x) (((x) & 0xF) << 0)
  1049. #define G_02823C_OUTPUT0_ENABLE(x) (((x) >> 0) & 0xF)
  1050. #define C_02823C_OUTPUT0_ENABLE 0xFFFFFFF0
  1051. #define S_02823C_OUTPUT1_ENABLE(x) (((x) & 0xF) << 4)
  1052. #define G_02823C_OUTPUT1_ENABLE(x) (((x) >> 4) & 0xF)
  1053. #define C_02823C_OUTPUT1_ENABLE 0xFFFFFF0F
  1054. #define S_02823C_OUTPUT2_ENABLE(x) (((x) & 0xF) << 8)
  1055. #define G_02823C_OUTPUT2_ENABLE(x) (((x) >> 8) & 0xF)
  1056. #define C_02823C_OUTPUT2_ENABLE 0xFFFFF0FF
  1057. #define S_02823C_OUTPUT3_ENABLE(x) (((x) & 0xF) << 12)
  1058. #define G_02823C_OUTPUT3_ENABLE(x) (((x) >> 12) & 0xF)
  1059. #define C_02823C_OUTPUT3_ENABLE 0xFFFF0FFF
  1060. #define S_02823C_OUTPUT4_ENABLE(x) (((x) & 0xF) << 16)
  1061. #define G_02823C_OUTPUT4_ENABLE(x) (((x) >> 16) & 0xF)
  1062. #define C_02823C_OUTPUT4_ENABLE 0xFFF0FFFF
  1063. #define S_02823C_OUTPUT5_ENABLE(x) (((x) & 0xF) << 20)
  1064. #define G_02823C_OUTPUT5_ENABLE(x) (((x) >> 20) & 0xF)
  1065. #define C_02823C_OUTPUT5_ENABLE 0xFF0FFFFF
  1066. #define S_02823C_OUTPUT6_ENABLE(x) (((x) & 0xF) << 24)
  1067. #define G_02823C_OUTPUT6_ENABLE(x) (((x) >> 24) & 0xF)
  1068. #define C_02823C_OUTPUT6_ENABLE 0xF0FFFFFF
  1069. #define S_02823C_OUTPUT7_ENABLE(x) (((x) & 0xF) << 28)
  1070. #define G_02823C_OUTPUT7_ENABLE(x) (((x) >> 28) & 0xF)
  1071. #define C_02823C_OUTPUT7_ENABLE 0x0FFFFFFF
  1072. #define R_028AB0_VGT_STRMOUT_EN 0x028AB0
  1073. #define S_028AB0_STREAMOUT(x) (((x) & 0x1) << 0)
  1074. #define G_028AB0_STREAMOUT(x) (((x) >> 0) & 0x1)
  1075. #define C_028AB0_STREAMOUT 0xFFFFFFFE
  1076. #define R_028B20_VGT_STRMOUT_BUFFER_EN 0x028B20
  1077. #define S_028B20_BUFFER_0_EN(x) (((x) & 0x1) << 0)
  1078. #define G_028B20_BUFFER_0_EN(x) (((x) >> 0) & 0x1)
  1079. #define C_028B20_BUFFER_0_EN 0xFFFFFFFE
  1080. #define S_028B20_BUFFER_1_EN(x) (((x) & 0x1) << 1)
  1081. #define G_028B20_BUFFER_1_EN(x) (((x) >> 1) & 0x1)
  1082. #define C_028B20_BUFFER_1_EN 0xFFFFFFFD
  1083. #define S_028B20_BUFFER_2_EN(x) (((x) & 0x1) << 2)
  1084. #define G_028B20_BUFFER_2_EN(x) (((x) >> 2) & 0x1)
  1085. #define C_028B20_BUFFER_2_EN 0xFFFFFFFB
  1086. #define S_028B20_BUFFER_3_EN(x) (((x) & 0x1) << 3)
  1087. #define G_028B20_BUFFER_3_EN(x) (((x) >> 3) & 0x1)
  1088. #define C_028B20_BUFFER_3_EN 0xFFFFFFF7
  1089. #define S_028B20_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1090. #define G_028B20_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1091. #define C_028B20_SIZE 0x00000000
  1092. #define R_038000_SQ_TEX_RESOURCE_WORD0_0 0x038000
  1093. #define S_038000_DIM(x) (((x) & 0x7) << 0)
  1094. #define G_038000_DIM(x) (((x) >> 0) & 0x7)
  1095. #define C_038000_DIM 0xFFFFFFF8
  1096. #define V_038000_SQ_TEX_DIM_1D 0x00000000
  1097. #define V_038000_SQ_TEX_DIM_2D 0x00000001
  1098. #define V_038000_SQ_TEX_DIM_3D 0x00000002
  1099. #define V_038000_SQ_TEX_DIM_CUBEMAP 0x00000003
  1100. #define V_038000_SQ_TEX_DIM_1D_ARRAY 0x00000004
  1101. #define V_038000_SQ_TEX_DIM_2D_ARRAY 0x00000005
  1102. #define V_038000_SQ_TEX_DIM_2D_MSAA 0x00000006
  1103. #define V_038000_SQ_TEX_DIM_2D_ARRAY_MSAA 0x00000007
  1104. #define S_038000_TILE_MODE(x) (((x) & 0xF) << 3)
  1105. #define G_038000_TILE_MODE(x) (((x) >> 3) & 0xF)
  1106. #define C_038000_TILE_MODE 0xFFFFFF87
  1107. #define V_038000_ARRAY_LINEAR_GENERAL 0x00000000
  1108. #define V_038000_ARRAY_LINEAR_ALIGNED 0x00000001
  1109. #define V_038000_ARRAY_1D_TILED_THIN1 0x00000002
  1110. #define V_038000_ARRAY_2D_TILED_THIN1 0x00000004
  1111. #define S_038000_TILE_TYPE(x) (((x) & 0x1) << 7)
  1112. #define G_038000_TILE_TYPE(x) (((x) >> 7) & 0x1)
  1113. #define C_038000_TILE_TYPE 0xFFFFFF7F
  1114. #define S_038000_PITCH(x) (((x) & 0x7FF) << 8)
  1115. #define G_038000_PITCH(x) (((x) >> 8) & 0x7FF)
  1116. #define C_038000_PITCH 0xFFF800FF
  1117. #define S_038000_TEX_WIDTH(x) (((x) & 0x1FFF) << 19)
  1118. #define G_038000_TEX_WIDTH(x) (((x) >> 19) & 0x1FFF)
  1119. #define C_038000_TEX_WIDTH 0x0007FFFF
  1120. #define R_038004_SQ_TEX_RESOURCE_WORD1_0 0x038004
  1121. #define S_038004_TEX_HEIGHT(x) (((x) & 0x1FFF) << 0)
  1122. #define G_038004_TEX_HEIGHT(x) (((x) >> 0) & 0x1FFF)
  1123. #define C_038004_TEX_HEIGHT 0xFFFFE000
  1124. #define S_038004_TEX_DEPTH(x) (((x) & 0x1FFF) << 13)
  1125. #define G_038004_TEX_DEPTH(x) (((x) >> 13) & 0x1FFF)
  1126. #define C_038004_TEX_DEPTH 0xFC001FFF
  1127. #define S_038004_DATA_FORMAT(x) (((x) & 0x3F) << 26)
  1128. #define G_038004_DATA_FORMAT(x) (((x) >> 26) & 0x3F)
  1129. #define C_038004_DATA_FORMAT 0x03FFFFFF
  1130. #define V_038004_COLOR_INVALID 0x00000000
  1131. #define V_038004_COLOR_8 0x00000001
  1132. #define V_038004_COLOR_4_4 0x00000002
  1133. #define V_038004_COLOR_3_3_2 0x00000003
  1134. #define V_038004_COLOR_16 0x00000005
  1135. #define V_038004_COLOR_16_FLOAT 0x00000006
  1136. #define V_038004_COLOR_8_8 0x00000007
  1137. #define V_038004_COLOR_5_6_5 0x00000008
  1138. #define V_038004_COLOR_6_5_5 0x00000009
  1139. #define V_038004_COLOR_1_5_5_5 0x0000000A
  1140. #define V_038004_COLOR_4_4_4_4 0x0000000B
  1141. #define V_038004_COLOR_5_5_5_1 0x0000000C
  1142. #define V_038004_COLOR_32 0x0000000D
  1143. #define V_038004_COLOR_32_FLOAT 0x0000000E
  1144. #define V_038004_COLOR_16_16 0x0000000F
  1145. #define V_038004_COLOR_16_16_FLOAT 0x00000010
  1146. #define V_038004_COLOR_8_24 0x00000011
  1147. #define V_038004_COLOR_8_24_FLOAT 0x00000012
  1148. #define V_038004_COLOR_24_8 0x00000013
  1149. #define V_038004_COLOR_24_8_FLOAT 0x00000014
  1150. #define V_038004_COLOR_10_11_11 0x00000015
  1151. #define V_038004_COLOR_10_11_11_FLOAT 0x00000016
  1152. #define V_038004_COLOR_11_11_10 0x00000017
  1153. #define V_038004_COLOR_11_11_10_FLOAT 0x00000018
  1154. #define V_038004_COLOR_2_10_10_10 0x00000019
  1155. #define V_038004_COLOR_8_8_8_8 0x0000001A
  1156. #define V_038004_COLOR_10_10_10_2 0x0000001B
  1157. #define V_038004_COLOR_X24_8_32_FLOAT 0x0000001C
  1158. #define V_038004_COLOR_32_32 0x0000001D
  1159. #define V_038004_COLOR_32_32_FLOAT 0x0000001E
  1160. #define V_038004_COLOR_16_16_16_16 0x0000001F
  1161. #define V_038004_COLOR_16_16_16_16_FLOAT 0x00000020
  1162. #define V_038004_COLOR_32_32_32_32 0x00000022
  1163. #define V_038004_COLOR_32_32_32_32_FLOAT 0x00000023
  1164. #define V_038004_FMT_1 0x00000025
  1165. #define V_038004_FMT_GB_GR 0x00000027
  1166. #define V_038004_FMT_BG_RG 0x00000028
  1167. #define V_038004_FMT_32_AS_8 0x00000029
  1168. #define V_038004_FMT_32_AS_8_8 0x0000002A
  1169. #define V_038004_FMT_5_9_9_9_SHAREDEXP 0x0000002B
  1170. #define V_038004_FMT_8_8_8 0x0000002C
  1171. #define V_038004_FMT_16_16_16 0x0000002D
  1172. #define V_038004_FMT_16_16_16_FLOAT 0x0000002E
  1173. #define V_038004_FMT_32_32_32 0x0000002F
  1174. #define V_038004_FMT_32_32_32_FLOAT 0x00000030
  1175. #define R_038010_SQ_TEX_RESOURCE_WORD4_0 0x038010
  1176. #define S_038010_FORMAT_COMP_X(x) (((x) & 0x3) << 0)
  1177. #define G_038010_FORMAT_COMP_X(x) (((x) >> 0) & 0x3)
  1178. #define C_038010_FORMAT_COMP_X 0xFFFFFFFC
  1179. #define S_038010_FORMAT_COMP_Y(x) (((x) & 0x3) << 2)
  1180. #define G_038010_FORMAT_COMP_Y(x) (((x) >> 2) & 0x3)
  1181. #define C_038010_FORMAT_COMP_Y 0xFFFFFFF3
  1182. #define S_038010_FORMAT_COMP_Z(x) (((x) & 0x3) << 4)
  1183. #define G_038010_FORMAT_COMP_Z(x) (((x) >> 4) & 0x3)
  1184. #define C_038010_FORMAT_COMP_Z 0xFFFFFFCF
  1185. #define S_038010_FORMAT_COMP_W(x) (((x) & 0x3) << 6)
  1186. #define G_038010_FORMAT_COMP_W(x) (((x) >> 6) & 0x3)
  1187. #define C_038010_FORMAT_COMP_W 0xFFFFFF3F
  1188. #define S_038010_NUM_FORMAT_ALL(x) (((x) & 0x3) << 8)
  1189. #define G_038010_NUM_FORMAT_ALL(x) (((x) >> 8) & 0x3)
  1190. #define C_038010_NUM_FORMAT_ALL 0xFFFFFCFF
  1191. #define S_038010_SRF_MODE_ALL(x) (((x) & 0x1) << 10)
  1192. #define G_038010_SRF_MODE_ALL(x) (((x) >> 10) & 0x1)
  1193. #define C_038010_SRF_MODE_ALL 0xFFFFFBFF
  1194. #define S_038010_FORCE_DEGAMMA(x) (((x) & 0x1) << 11)
  1195. #define G_038010_FORCE_DEGAMMA(x) (((x) >> 11) & 0x1)
  1196. #define C_038010_FORCE_DEGAMMA 0xFFFFF7FF
  1197. #define S_038010_ENDIAN_SWAP(x) (((x) & 0x3) << 12)
  1198. #define G_038010_ENDIAN_SWAP(x) (((x) >> 12) & 0x3)
  1199. #define C_038010_ENDIAN_SWAP 0xFFFFCFFF
  1200. #define S_038010_REQUEST_SIZE(x) (((x) & 0x3) << 14)
  1201. #define G_038010_REQUEST_SIZE(x) (((x) >> 14) & 0x3)
  1202. #define C_038010_REQUEST_SIZE 0xFFFF3FFF
  1203. #define S_038010_DST_SEL_X(x) (((x) & 0x7) << 16)
  1204. #define G_038010_DST_SEL_X(x) (((x) >> 16) & 0x7)
  1205. #define C_038010_DST_SEL_X 0xFFF8FFFF
  1206. #define S_038010_DST_SEL_Y(x) (((x) & 0x7) << 19)
  1207. #define G_038010_DST_SEL_Y(x) (((x) >> 19) & 0x7)
  1208. #define C_038010_DST_SEL_Y 0xFFC7FFFF
  1209. #define S_038010_DST_SEL_Z(x) (((x) & 0x7) << 22)
  1210. #define G_038010_DST_SEL_Z(x) (((x) >> 22) & 0x7)
  1211. #define C_038010_DST_SEL_Z 0xFE3FFFFF
  1212. #define S_038010_DST_SEL_W(x) (((x) & 0x7) << 25)
  1213. #define G_038010_DST_SEL_W(x) (((x) >> 25) & 0x7)
  1214. #define C_038010_DST_SEL_W 0xF1FFFFFF
  1215. #define S_038010_BASE_LEVEL(x) (((x) & 0xF) << 28)
  1216. #define G_038010_BASE_LEVEL(x) (((x) >> 28) & 0xF)
  1217. #define C_038010_BASE_LEVEL 0x0FFFFFFF
  1218. #define R_038014_SQ_TEX_RESOURCE_WORD5_0 0x038014
  1219. #define S_038014_LAST_LEVEL(x) (((x) & 0xF) << 0)
  1220. #define G_038014_LAST_LEVEL(x) (((x) >> 0) & 0xF)
  1221. #define C_038014_LAST_LEVEL 0xFFFFFFF0
  1222. #define S_038014_BASE_ARRAY(x) (((x) & 0x1FFF) << 4)
  1223. #define G_038014_BASE_ARRAY(x) (((x) >> 4) & 0x1FFF)
  1224. #define C_038014_BASE_ARRAY 0xFFFE000F
  1225. #define S_038014_LAST_ARRAY(x) (((x) & 0x1FFF) << 17)
  1226. #define G_038014_LAST_ARRAY(x) (((x) >> 17) & 0x1FFF)
  1227. #define C_038014_LAST_ARRAY 0xC001FFFF
  1228. #define R_0288A8_SQ_ESGS_RING_ITEMSIZE 0x0288A8
  1229. #define S_0288A8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1230. #define G_0288A8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1231. #define C_0288A8_ITEMSIZE 0xFFFF8000
  1232. #define R_008C44_SQ_ESGS_RING_SIZE 0x008C44
  1233. #define S_008C44_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1234. #define G_008C44_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1235. #define C_008C44_MEM_SIZE 0x00000000
  1236. #define R_0288B0_SQ_ESTMP_RING_ITEMSIZE 0x0288B0
  1237. #define S_0288B0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1238. #define G_0288B0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1239. #define C_0288B0_ITEMSIZE 0xFFFF8000
  1240. #define R_008C54_SQ_ESTMP_RING_SIZE 0x008C54
  1241. #define S_008C54_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1242. #define G_008C54_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1243. #define C_008C54_MEM_SIZE 0x00000000
  1244. #define R_0288C0_SQ_FBUF_RING_ITEMSIZE 0x0288C0
  1245. #define S_0288C0_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1246. #define G_0288C0_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1247. #define C_0288C0_ITEMSIZE 0xFFFF8000
  1248. #define R_008C74_SQ_FBUF_RING_SIZE 0x008C74
  1249. #define S_008C74_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1250. #define G_008C74_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1251. #define C_008C74_MEM_SIZE 0x00000000
  1252. #define R_0288B4_SQ_GSTMP_RING_ITEMSIZE 0x0288B4
  1253. #define S_0288B4_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1254. #define G_0288B4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1255. #define C_0288B4_ITEMSIZE 0xFFFF8000
  1256. #define R_008C5C_SQ_GSTMP_RING_SIZE 0x008C5C
  1257. #define S_008C5C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1258. #define G_008C5C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1259. #define C_008C5C_MEM_SIZE 0x00000000
  1260. #define R_0288AC_SQ_GSVS_RING_ITEMSIZE 0x0288AC
  1261. #define S_0288AC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1262. #define G_0288AC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1263. #define C_0288AC_ITEMSIZE 0xFFFF8000
  1264. #define R_008C4C_SQ_GSVS_RING_SIZE 0x008C4C
  1265. #define S_008C4C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1266. #define G_008C4C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1267. #define C_008C4C_MEM_SIZE 0x00000000
  1268. #define R_0288BC_SQ_PSTMP_RING_ITEMSIZE 0x0288BC
  1269. #define S_0288BC_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1270. #define G_0288BC_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1271. #define C_0288BC_ITEMSIZE 0xFFFF8000
  1272. #define R_008C6C_SQ_PSTMP_RING_SIZE 0x008C6C
  1273. #define S_008C6C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1274. #define G_008C6C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1275. #define C_008C6C_MEM_SIZE 0x00000000
  1276. #define R_0288C4_SQ_REDUC_RING_ITEMSIZE 0x0288C4
  1277. #define S_0288C4_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1278. #define G_0288C4_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1279. #define C_0288C4_ITEMSIZE 0xFFFF8000
  1280. #define R_008C7C_SQ_REDUC_RING_SIZE 0x008C7C
  1281. #define S_008C7C_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1282. #define G_008C7C_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1283. #define C_008C7C_MEM_SIZE 0x00000000
  1284. #define R_0288B8_SQ_VSTMP_RING_ITEMSIZE 0x0288B8
  1285. #define S_0288B8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1286. #define G_0288B8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1287. #define C_0288B8_ITEMSIZE 0xFFFF8000
  1288. #define R_008C64_SQ_VSTMP_RING_SIZE 0x008C64
  1289. #define S_008C64_MEM_SIZE(x) (((x) & 0xFFFFFFFF) << 0)
  1290. #define G_008C64_MEM_SIZE(x) (((x) >> 0) & 0xFFFFFFFF)
  1291. #define C_008C64_MEM_SIZE 0x00000000
  1292. #define R_0288C8_SQ_GS_VERT_ITEMSIZE 0x0288C8
  1293. #define S_0288C8_ITEMSIZE(x) (((x) & 0x7FFF) << 0)
  1294. #define G_0288C8_ITEMSIZE(x) (((x) >> 0) & 0x7FFF)
  1295. #define C_0288C8_ITEMSIZE 0xFFFF8000
  1296. #define R_028010_DB_DEPTH_INFO 0x028010
  1297. #define S_028010_FORMAT(x) (((x) & 0x7) << 0)
  1298. #define G_028010_FORMAT(x) (((x) >> 0) & 0x7)
  1299. #define C_028010_FORMAT 0xFFFFFFF8
  1300. #define V_028010_DEPTH_INVALID 0x00000000
  1301. #define V_028010_DEPTH_16 0x00000001
  1302. #define V_028010_DEPTH_X8_24 0x00000002
  1303. #define V_028010_DEPTH_8_24 0x00000003
  1304. #define V_028010_DEPTH_X8_24_FLOAT 0x00000004
  1305. #define V_028010_DEPTH_8_24_FLOAT 0x00000005
  1306. #define V_028010_DEPTH_32_FLOAT 0x00000006
  1307. #define V_028010_DEPTH_X24_8_32_FLOAT 0x00000007
  1308. #define S_028010_READ_SIZE(x) (((x) & 0x1) << 3)
  1309. #define G_028010_READ_SIZE(x) (((x) >> 3) & 0x1)
  1310. #define C_028010_READ_SIZE 0xFFFFFFF7
  1311. #define S_028010_ARRAY_MODE(x) (((x) & 0xF) << 15)
  1312. #define G_028010_ARRAY_MODE(x) (((x) >> 15) & 0xF)
  1313. #define C_028010_ARRAY_MODE 0xFFF87FFF
  1314. #define V_028010_ARRAY_1D_TILED_THIN1 0x00000002
  1315. #define V_028010_ARRAY_2D_TILED_THIN1 0x00000004
  1316. #define S_028010_TILE_SURFACE_ENABLE(x) (((x) & 0x1) << 25)
  1317. #define G_028010_TILE_SURFACE_ENABLE(x) (((x) >> 25) & 0x1)
  1318. #define C_028010_TILE_SURFACE_ENABLE 0xFDFFFFFF
  1319. #define S_028010_TILE_COMPACT(x) (((x) & 0x1) << 26)
  1320. #define G_028010_TILE_COMPACT(x) (((x) >> 26) & 0x1)
  1321. #define C_028010_TILE_COMPACT 0xFBFFFFFF
  1322. #define S_028010_ZRANGE_PRECISION(x) (((x) & 0x1) << 31)
  1323. #define G_028010_ZRANGE_PRECISION(x) (((x) >> 31) & 0x1)
  1324. #define C_028010_ZRANGE_PRECISION 0x7FFFFFFF
  1325. #define R_028000_DB_DEPTH_SIZE 0x028000
  1326. #define S_028000_PITCH_TILE_MAX(x) (((x) & 0x3FF) << 0)
  1327. #define G_028000_PITCH_TILE_MAX(x) (((x) >> 0) & 0x3FF)
  1328. #define C_028000_PITCH_TILE_MAX 0xFFFFFC00
  1329. #define S_028000_SLICE_TILE_MAX(x) (((x) & 0xFFFFF) << 10)
  1330. #define G_028000_SLICE_TILE_MAX(x) (((x) >> 10) & 0xFFFFF)
  1331. #define C_028000_SLICE_TILE_MAX 0xC00003FF
  1332. #define R_028004_DB_DEPTH_VIEW 0x028004
  1333. #define S_028004_SLICE_START(x) (((x) & 0x7FF) << 0)
  1334. #define G_028004_SLICE_START(x) (((x) >> 0) & 0x7FF)
  1335. #define C_028004_SLICE_START 0xFFFFF800
  1336. #define S_028004_SLICE_MAX(x) (((x) & 0x7FF) << 13)
  1337. #define G_028004_SLICE_MAX(x) (((x) >> 13) & 0x7FF)
  1338. #define C_028004_SLICE_MAX 0xFF001FFF
  1339. #define R_028800_DB_DEPTH_CONTROL 0x028800
  1340. #define S_028800_STENCIL_ENABLE(x) (((x) & 0x1) << 0)
  1341. #define G_028800_STENCIL_ENABLE(x) (((x) >> 0) & 0x1)
  1342. #define C_028800_STENCIL_ENABLE 0xFFFFFFFE
  1343. #define S_028800_Z_ENABLE(x) (((x) & 0x1) << 1)
  1344. #define G_028800_Z_ENABLE(x) (((x) >> 1) & 0x1)
  1345. #define C_028800_Z_ENABLE 0xFFFFFFFD
  1346. #define S_028800_Z_WRITE_ENABLE(x) (((x) & 0x1) << 2)
  1347. #define G_028800_Z_WRITE_ENABLE(x) (((x) >> 2) & 0x1)
  1348. #define C_028800_Z_WRITE_ENABLE 0xFFFFFFFB
  1349. #define S_028800_ZFUNC(x) (((x) & 0x7) << 4)
  1350. #define G_028800_ZFUNC(x) (((x) >> 4) & 0x7)
  1351. #define C_028800_ZFUNC 0xFFFFFF8F
  1352. #define S_028800_BACKFACE_ENABLE(x) (((x) & 0x1) << 7)
  1353. #define G_028800_BACKFACE_ENABLE(x) (((x) >> 7) & 0x1)
  1354. #define C_028800_BACKFACE_ENABLE 0xFFFFFF7F
  1355. #define S_028800_STENCILFUNC(x) (((x) & 0x7) << 8)
  1356. #define G_028800_STENCILFUNC(x) (((x) >> 8) & 0x7)
  1357. #define C_028800_STENCILFUNC 0xFFFFF8FF
  1358. #define S_028800_STENCILFAIL(x) (((x) & 0x7) << 11)
  1359. #define G_028800_STENCILFAIL(x) (((x) >> 11) & 0x7)
  1360. #define C_028800_STENCILFAIL 0xFFFFC7FF
  1361. #define S_028800_STENCILZPASS(x) (((x) & 0x7) << 14)
  1362. #define G_028800_STENCILZPASS(x) (((x) >> 14) & 0x7)
  1363. #define C_028800_STENCILZPASS 0xFFFE3FFF
  1364. #define S_028800_STENCILZFAIL(x) (((x) & 0x7) << 17)
  1365. #define G_028800_STENCILZFAIL(x) (((x) >> 17) & 0x7)
  1366. #define C_028800_STENCILZFAIL 0xFFF1FFFF
  1367. #define S_028800_STENCILFUNC_BF(x) (((x) & 0x7) << 20)
  1368. #define G_028800_STENCILFUNC_BF(x) (((x) >> 20) & 0x7)
  1369. #define C_028800_STENCILFUNC_BF 0xFF8FFFFF
  1370. #define S_028800_STENCILFAIL_BF(x) (((x) & 0x7) << 23)
  1371. #define G_028800_STENCILFAIL_BF(x) (((x) >> 23) & 0x7)
  1372. #define C_028800_STENCILFAIL_BF 0xFC7FFFFF
  1373. #define S_028800_STENCILZPASS_BF(x) (((x) & 0x7) << 26)
  1374. #define G_028800_STENCILZPASS_BF(x) (((x) >> 26) & 0x7)
  1375. #define C_028800_STENCILZPASS_BF 0xE3FFFFFF
  1376. #define S_028800_STENCILZFAIL_BF(x) (((x) & 0x7) << 29)
  1377. #define G_028800_STENCILZFAIL_BF(x) (((x) >> 29) & 0x7)
  1378. #define C_028800_STENCILZFAIL_BF 0x1FFFFFFF
  1379. #endif