nv50_display.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "nv50_display.h"
  27. #include "nouveau_crtc.h"
  28. #include "nouveau_encoder.h"
  29. #include "nouveau_connector.h"
  30. #include "nouveau_fb.h"
  31. #include "nouveau_fbcon.h"
  32. #include "drm_crtc_helper.h"
  33. static void
  34. nv50_evo_channel_del(struct nouveau_channel **pchan)
  35. {
  36. struct nouveau_channel *chan = *pchan;
  37. if (!chan)
  38. return;
  39. *pchan = NULL;
  40. nouveau_gpuobj_channel_takedown(chan);
  41. nouveau_bo_ref(NULL, &chan->pushbuf_bo);
  42. if (chan->user)
  43. iounmap(chan->user);
  44. kfree(chan);
  45. }
  46. static int
  47. nv50_evo_dmaobj_new(struct nouveau_channel *evo, uint32_t class, uint32_t name,
  48. uint32_t tile_flags, uint32_t magic_flags,
  49. uint32_t offset, uint32_t limit)
  50. {
  51. struct drm_nouveau_private *dev_priv = evo->dev->dev_private;
  52. struct drm_device *dev = evo->dev;
  53. struct nouveau_gpuobj *obj = NULL;
  54. int ret;
  55. ret = nouveau_gpuobj_new(dev, evo, 6*4, 32, 0, &obj);
  56. if (ret)
  57. return ret;
  58. obj->engine = NVOBJ_ENGINE_DISPLAY;
  59. ret = nouveau_gpuobj_ref_add(dev, evo, name, obj, NULL);
  60. if (ret) {
  61. nouveau_gpuobj_del(dev, &obj);
  62. return ret;
  63. }
  64. nv_wo32(dev, obj, 0, (tile_flags << 22) | (magic_flags << 16) | class);
  65. nv_wo32(dev, obj, 1, limit);
  66. nv_wo32(dev, obj, 2, offset);
  67. nv_wo32(dev, obj, 3, 0x00000000);
  68. nv_wo32(dev, obj, 4, 0x00000000);
  69. if (dev_priv->card_type < NV_C0)
  70. nv_wo32(dev, obj, 5, 0x00010000);
  71. else
  72. nv_wo32(dev, obj, 5, 0x00020000);
  73. dev_priv->engine.instmem.flush(dev);
  74. return 0;
  75. }
  76. static int
  77. nv50_evo_channel_new(struct drm_device *dev, struct nouveau_channel **pchan)
  78. {
  79. struct drm_nouveau_private *dev_priv = dev->dev_private;
  80. struct nouveau_channel *chan;
  81. int ret;
  82. chan = kzalloc(sizeof(struct nouveau_channel), GFP_KERNEL);
  83. if (!chan)
  84. return -ENOMEM;
  85. *pchan = chan;
  86. chan->id = -1;
  87. chan->dev = dev;
  88. chan->user_get = 4;
  89. chan->user_put = 0;
  90. INIT_LIST_HEAD(&chan->ramht_refs);
  91. ret = nouveau_gpuobj_new_ref(dev, NULL, NULL, 0, 32768, 0x1000,
  92. NVOBJ_FLAG_ZERO_ALLOC, &chan->ramin);
  93. if (ret) {
  94. NV_ERROR(dev, "Error allocating EVO channel memory: %d\n", ret);
  95. nv50_evo_channel_del(pchan);
  96. return ret;
  97. }
  98. ret = drm_mm_init(&chan->ramin_heap,
  99. chan->ramin->gpuobj->im_pramin->start, 32768);
  100. if (ret) {
  101. NV_ERROR(dev, "Error initialising EVO PRAMIN heap: %d\n", ret);
  102. nv50_evo_channel_del(pchan);
  103. return ret;
  104. }
  105. ret = nouveau_gpuobj_new_ref(dev, chan, chan, 0, 4096, 16,
  106. 0, &chan->ramht);
  107. if (ret) {
  108. NV_ERROR(dev, "Unable to allocate EVO RAMHT: %d\n", ret);
  109. nv50_evo_channel_del(pchan);
  110. return ret;
  111. }
  112. if (dev_priv->chipset != 0x50) {
  113. ret = nv50_evo_dmaobj_new(chan, 0x3d, NvEvoFB16, 0x70, 0x19,
  114. 0, 0xffffffff);
  115. if (ret) {
  116. nv50_evo_channel_del(pchan);
  117. return ret;
  118. }
  119. ret = nv50_evo_dmaobj_new(chan, 0x3d, NvEvoFB32, 0x7a, 0x19,
  120. 0, 0xffffffff);
  121. if (ret) {
  122. nv50_evo_channel_del(pchan);
  123. return ret;
  124. }
  125. }
  126. ret = nv50_evo_dmaobj_new(chan, 0x3d, NvEvoVRAM, 0, 0x19,
  127. 0, dev_priv->vram_size);
  128. if (ret) {
  129. nv50_evo_channel_del(pchan);
  130. return ret;
  131. }
  132. ret = nouveau_bo_new(dev, NULL, 4096, 0, TTM_PL_FLAG_VRAM, 0, 0,
  133. false, true, &chan->pushbuf_bo);
  134. if (ret == 0)
  135. ret = nouveau_bo_pin(chan->pushbuf_bo, TTM_PL_FLAG_VRAM);
  136. if (ret) {
  137. NV_ERROR(dev, "Error creating EVO DMA push buffer: %d\n", ret);
  138. nv50_evo_channel_del(pchan);
  139. return ret;
  140. }
  141. ret = nouveau_bo_map(chan->pushbuf_bo);
  142. if (ret) {
  143. NV_ERROR(dev, "Error mapping EVO DMA push buffer: %d\n", ret);
  144. nv50_evo_channel_del(pchan);
  145. return ret;
  146. }
  147. chan->user = ioremap(pci_resource_start(dev->pdev, 0) +
  148. NV50_PDISPLAY_USER(0), PAGE_SIZE);
  149. if (!chan->user) {
  150. NV_ERROR(dev, "Error mapping EVO control regs.\n");
  151. nv50_evo_channel_del(pchan);
  152. return -ENOMEM;
  153. }
  154. return 0;
  155. }
  156. int
  157. nv50_display_early_init(struct drm_device *dev)
  158. {
  159. return 0;
  160. }
  161. void
  162. nv50_display_late_takedown(struct drm_device *dev)
  163. {
  164. }
  165. int
  166. nv50_display_init(struct drm_device *dev)
  167. {
  168. struct drm_nouveau_private *dev_priv = dev->dev_private;
  169. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  170. struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
  171. struct nouveau_channel *evo = dev_priv->evo;
  172. struct drm_connector *connector;
  173. uint32_t val, ram_amount;
  174. uint64_t start;
  175. int ret, i;
  176. NV_DEBUG_KMS(dev, "\n");
  177. nv_wr32(dev, 0x00610184, nv_rd32(dev, 0x00614004));
  178. /*
  179. * I think the 0x006101XX range is some kind of main control area
  180. * that enables things.
  181. */
  182. /* CRTC? */
  183. for (i = 0; i < 2; i++) {
  184. val = nv_rd32(dev, 0x00616100 + (i * 0x800));
  185. nv_wr32(dev, 0x00610190 + (i * 0x10), val);
  186. val = nv_rd32(dev, 0x00616104 + (i * 0x800));
  187. nv_wr32(dev, 0x00610194 + (i * 0x10), val);
  188. val = nv_rd32(dev, 0x00616108 + (i * 0x800));
  189. nv_wr32(dev, 0x00610198 + (i * 0x10), val);
  190. val = nv_rd32(dev, 0x0061610c + (i * 0x800));
  191. nv_wr32(dev, 0x0061019c + (i * 0x10), val);
  192. }
  193. /* DAC */
  194. for (i = 0; i < 3; i++) {
  195. val = nv_rd32(dev, 0x0061a000 + (i * 0x800));
  196. nv_wr32(dev, 0x006101d0 + (i * 0x04), val);
  197. }
  198. /* SOR */
  199. for (i = 0; i < 4; i++) {
  200. val = nv_rd32(dev, 0x0061c000 + (i * 0x800));
  201. nv_wr32(dev, 0x006101e0 + (i * 0x04), val);
  202. }
  203. /* Something not yet in use, tv-out maybe. */
  204. for (i = 0; i < 3; i++) {
  205. val = nv_rd32(dev, 0x0061e000 + (i * 0x800));
  206. nv_wr32(dev, 0x006101f0 + (i * 0x04), val);
  207. }
  208. for (i = 0; i < 3; i++) {
  209. nv_wr32(dev, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
  210. NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
  211. nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
  212. }
  213. /* This used to be in crtc unblank, but seems out of place there. */
  214. nv_wr32(dev, NV50_PDISPLAY_UNK_380, 0);
  215. /* RAM is clamped to 256 MiB. */
  216. ram_amount = dev_priv->vram_size;
  217. NV_DEBUG_KMS(dev, "ram_amount %d\n", ram_amount);
  218. if (ram_amount > 256*1024*1024)
  219. ram_amount = 256*1024*1024;
  220. nv_wr32(dev, NV50_PDISPLAY_RAM_AMOUNT, ram_amount - 1);
  221. nv_wr32(dev, NV50_PDISPLAY_UNK_388, 0x150000);
  222. nv_wr32(dev, NV50_PDISPLAY_UNK_38C, 0);
  223. /* The precise purpose is unknown, i suspect it has something to do
  224. * with text mode.
  225. */
  226. if (nv_rd32(dev, NV50_PDISPLAY_INTR_1) & 0x100) {
  227. nv_wr32(dev, NV50_PDISPLAY_INTR_1, 0x100);
  228. nv_wr32(dev, 0x006194e8, nv_rd32(dev, 0x006194e8) & ~1);
  229. if (!nv_wait(0x006194e8, 2, 0)) {
  230. NV_ERROR(dev, "timeout: (0x6194e8 & 2) != 0\n");
  231. NV_ERROR(dev, "0x6194e8 = 0x%08x\n",
  232. nv_rd32(dev, 0x6194e8));
  233. return -EBUSY;
  234. }
  235. }
  236. /* taken from nv bug #12637, attempts to un-wedge the hw if it's
  237. * stuck in some unspecified state
  238. */
  239. start = ptimer->read(dev);
  240. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x2b00);
  241. while ((val = nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0))) & 0x1e0000) {
  242. if ((val & 0x9f0000) == 0x20000)
  243. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  244. val | 0x800000);
  245. if ((val & 0x3f0000) == 0x30000)
  246. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  247. val | 0x200000);
  248. if (ptimer->read(dev) - start > 1000000000ULL) {
  249. NV_ERROR(dev, "timeout: (0x610200 & 0x1e0000) != 0\n");
  250. NV_ERROR(dev, "0x610200 = 0x%08x\n", val);
  251. return -EBUSY;
  252. }
  253. }
  254. nv_wr32(dev, NV50_PDISPLAY_CTRL_STATE, NV50_PDISPLAY_CTRL_STATE_ENABLE);
  255. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x1000b03);
  256. if (!nv_wait(NV50_PDISPLAY_CHANNEL_STAT(0), 0x40000000, 0x40000000)) {
  257. NV_ERROR(dev, "timeout: (0x610200 & 0x40000000) == 0x40000000\n");
  258. NV_ERROR(dev, "0x610200 = 0x%08x\n",
  259. nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0)));
  260. return -EBUSY;
  261. }
  262. for (i = 0; i < 2; i++) {
  263. nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
  264. if (!nv_wait(NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  265. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  266. NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  267. NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n",
  268. nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  269. return -EBUSY;
  270. }
  271. nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  272. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
  273. if (!nv_wait(NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  274. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
  275. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
  276. NV_ERROR(dev, "timeout: "
  277. "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
  278. NV_ERROR(dev, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
  279. nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  280. return -EBUSY;
  281. }
  282. }
  283. nv_wr32(dev, NV50_PDISPLAY_OBJECTS, (evo->ramin->instance >> 8) | 9);
  284. /* initialise fifo */
  285. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_DMA_CB(0),
  286. ((evo->pushbuf_bo->bo.mem.mm_node->start << PAGE_SHIFT) >> 8) |
  287. NV50_PDISPLAY_CHANNEL_DMA_CB_LOCATION_VRAM |
  288. NV50_PDISPLAY_CHANNEL_DMA_CB_VALID);
  289. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_UNK2(0), 0x00010000);
  290. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_UNK3(0), 0x00000002);
  291. if (!nv_wait(0x610200, 0x80000000, 0x00000000)) {
  292. NV_ERROR(dev, "timeout: (0x610200 & 0x80000000) == 0\n");
  293. NV_ERROR(dev, "0x610200 = 0x%08x\n", nv_rd32(dev, 0x610200));
  294. return -EBUSY;
  295. }
  296. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  297. (nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0)) & ~0x00000003) |
  298. NV50_PDISPLAY_CHANNEL_STAT_DMA_ENABLED);
  299. nv_wr32(dev, NV50_PDISPLAY_USER_PUT(0), 0);
  300. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x01000003 |
  301. NV50_PDISPLAY_CHANNEL_STAT_DMA_ENABLED);
  302. nv_wr32(dev, 0x610300, nv_rd32(dev, 0x610300) & ~1);
  303. evo->dma.max = (4096/4) - 2;
  304. evo->dma.put = 0;
  305. evo->dma.cur = evo->dma.put;
  306. evo->dma.free = evo->dma.max - evo->dma.cur;
  307. ret = RING_SPACE(evo, NOUVEAU_DMA_SKIPS);
  308. if (ret)
  309. return ret;
  310. for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
  311. OUT_RING(evo, 0);
  312. ret = RING_SPACE(evo, 11);
  313. if (ret)
  314. return ret;
  315. BEGIN_RING(evo, 0, NV50_EVO_UNK84, 2);
  316. OUT_RING(evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
  317. OUT_RING(evo, NV50_EVO_DMA_NOTIFY_HANDLE_NONE);
  318. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, FB_DMA), 1);
  319. OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
  320. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK0800), 1);
  321. OUT_RING(evo, 0);
  322. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, DISPLAY_START), 1);
  323. OUT_RING(evo, 0);
  324. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK082C), 1);
  325. OUT_RING(evo, 0);
  326. FIRE_RING(evo);
  327. if (!nv_wait(0x640004, 0xffffffff, evo->dma.put << 2))
  328. NV_ERROR(dev, "evo pushbuf stalled\n");
  329. /* enable clock change interrupts. */
  330. nv_wr32(dev, 0x610028, 0x00010001);
  331. nv_wr32(dev, NV50_PDISPLAY_INTR_EN, (NV50_PDISPLAY_INTR_EN_CLK_UNK10 |
  332. NV50_PDISPLAY_INTR_EN_CLK_UNK20 |
  333. NV50_PDISPLAY_INTR_EN_CLK_UNK40));
  334. /* enable hotplug interrupts */
  335. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  336. struct nouveau_connector *conn = nouveau_connector(connector);
  337. if (conn->dcb->gpio_tag == 0xff)
  338. continue;
  339. pgpio->irq_enable(dev, conn->dcb->gpio_tag, true);
  340. }
  341. return 0;
  342. }
  343. static int nv50_display_disable(struct drm_device *dev)
  344. {
  345. struct drm_nouveau_private *dev_priv = dev->dev_private;
  346. struct drm_crtc *drm_crtc;
  347. int ret, i;
  348. NV_DEBUG_KMS(dev, "\n");
  349. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  350. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  351. nv50_crtc_blank(crtc, true);
  352. }
  353. ret = RING_SPACE(dev_priv->evo, 2);
  354. if (ret == 0) {
  355. BEGIN_RING(dev_priv->evo, 0, NV50_EVO_UPDATE, 1);
  356. OUT_RING(dev_priv->evo, 0);
  357. }
  358. FIRE_RING(dev_priv->evo);
  359. /* Almost like ack'ing a vblank interrupt, maybe in the spirit of
  360. * cleaning up?
  361. */
  362. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  363. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  364. uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);
  365. if (!crtc->base.enabled)
  366. continue;
  367. nv_wr32(dev, NV50_PDISPLAY_INTR_1, mask);
  368. if (!nv_wait(NV50_PDISPLAY_INTR_1, mask, mask)) {
  369. NV_ERROR(dev, "timeout: (0x610024 & 0x%08x) == "
  370. "0x%08x\n", mask, mask);
  371. NV_ERROR(dev, "0x610024 = 0x%08x\n",
  372. nv_rd32(dev, NV50_PDISPLAY_INTR_1));
  373. }
  374. }
  375. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0);
  376. nv_wr32(dev, NV50_PDISPLAY_CTRL_STATE, 0);
  377. if (!nv_wait(NV50_PDISPLAY_CHANNEL_STAT(0), 0x1e0000, 0)) {
  378. NV_ERROR(dev, "timeout: (0x610200 & 0x1e0000) == 0\n");
  379. NV_ERROR(dev, "0x610200 = 0x%08x\n",
  380. nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0)));
  381. }
  382. for (i = 0; i < 3; i++) {
  383. if (!nv_wait(NV50_PDISPLAY_SOR_DPMS_STATE(i),
  384. NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
  385. NV_ERROR(dev, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
  386. NV_ERROR(dev, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
  387. nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
  388. }
  389. }
  390. /* disable interrupts. */
  391. nv_wr32(dev, NV50_PDISPLAY_INTR_EN, 0x00000000);
  392. /* disable hotplug interrupts */
  393. nv_wr32(dev, 0xe054, 0xffffffff);
  394. nv_wr32(dev, 0xe050, 0x00000000);
  395. if (dev_priv->chipset >= 0x90) {
  396. nv_wr32(dev, 0xe074, 0xffffffff);
  397. nv_wr32(dev, 0xe070, 0x00000000);
  398. }
  399. return 0;
  400. }
  401. int nv50_display_create(struct drm_device *dev)
  402. {
  403. struct drm_nouveau_private *dev_priv = dev->dev_private;
  404. struct dcb_table *dcb = &dev_priv->vbios.dcb;
  405. struct drm_connector *connector, *ct;
  406. int ret, i;
  407. NV_DEBUG_KMS(dev, "\n");
  408. /* init basic kernel modesetting */
  409. drm_mode_config_init(dev);
  410. /* Initialise some optional connector properties. */
  411. drm_mode_create_scaling_mode_property(dev);
  412. drm_mode_create_dithering_property(dev);
  413. dev->mode_config.min_width = 0;
  414. dev->mode_config.min_height = 0;
  415. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  416. dev->mode_config.max_width = 8192;
  417. dev->mode_config.max_height = 8192;
  418. dev->mode_config.fb_base = dev_priv->fb_phys;
  419. /* Create EVO channel */
  420. ret = nv50_evo_channel_new(dev, &dev_priv->evo);
  421. if (ret) {
  422. NV_ERROR(dev, "Error creating EVO channel: %d\n", ret);
  423. return ret;
  424. }
  425. /* Create CRTC objects */
  426. for (i = 0; i < 2; i++)
  427. nv50_crtc_create(dev, i);
  428. /* We setup the encoders from the BIOS table */
  429. for (i = 0 ; i < dcb->entries; i++) {
  430. struct dcb_entry *entry = &dcb->entry[i];
  431. if (entry->location != DCB_LOC_ON_CHIP) {
  432. NV_WARN(dev, "Off-chip encoder %d/%d unsupported\n",
  433. entry->type, ffs(entry->or) - 1);
  434. continue;
  435. }
  436. connector = nouveau_connector_create(dev, entry->connector);
  437. if (IS_ERR(connector))
  438. continue;
  439. switch (entry->type) {
  440. case OUTPUT_TMDS:
  441. case OUTPUT_LVDS:
  442. case OUTPUT_DP:
  443. nv50_sor_create(connector, entry);
  444. break;
  445. case OUTPUT_ANALOG:
  446. nv50_dac_create(connector, entry);
  447. break;
  448. default:
  449. NV_WARN(dev, "DCB encoder %d unknown\n", entry->type);
  450. continue;
  451. }
  452. }
  453. list_for_each_entry_safe(connector, ct,
  454. &dev->mode_config.connector_list, head) {
  455. if (!connector->encoder_ids[0]) {
  456. NV_WARN(dev, "%s has no encoders, removing\n",
  457. drm_get_connector_name(connector));
  458. connector->funcs->destroy(connector);
  459. }
  460. }
  461. ret = nv50_display_init(dev);
  462. if (ret) {
  463. nv50_display_destroy(dev);
  464. return ret;
  465. }
  466. return 0;
  467. }
  468. void
  469. nv50_display_destroy(struct drm_device *dev)
  470. {
  471. struct drm_nouveau_private *dev_priv = dev->dev_private;
  472. NV_DEBUG_KMS(dev, "\n");
  473. drm_mode_config_cleanup(dev);
  474. nv50_display_disable(dev);
  475. nv50_evo_channel_del(&dev_priv->evo);
  476. }
  477. static u16
  478. nv50_display_script_select(struct drm_device *dev, struct dcb_entry *dcb,
  479. u32 mc, int pxclk)
  480. {
  481. struct drm_nouveau_private *dev_priv = dev->dev_private;
  482. struct nouveau_connector *nv_connector = NULL;
  483. struct drm_encoder *encoder;
  484. struct nvbios *bios = &dev_priv->vbios;
  485. u32 script = 0, or;
  486. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  487. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  488. if (nv_encoder->dcb != dcb)
  489. continue;
  490. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  491. break;
  492. }
  493. or = ffs(dcb->or) - 1;
  494. switch (dcb->type) {
  495. case OUTPUT_LVDS:
  496. script = (mc >> 8) & 0xf;
  497. if (bios->fp_no_ddc) {
  498. if (bios->fp.dual_link)
  499. script |= 0x0100;
  500. if (bios->fp.if_is_24bit)
  501. script |= 0x0200;
  502. } else {
  503. if (pxclk >= bios->fp.duallink_transition_clk) {
  504. script |= 0x0100;
  505. if (bios->fp.strapless_is_24bit & 2)
  506. script |= 0x0200;
  507. } else
  508. if (bios->fp.strapless_is_24bit & 1)
  509. script |= 0x0200;
  510. if (nv_connector && nv_connector->edid &&
  511. (nv_connector->edid->revision >= 4) &&
  512. (nv_connector->edid->input & 0x70) >= 0x20)
  513. script |= 0x0200;
  514. }
  515. if (nouveau_uscript_lvds >= 0) {
  516. NV_INFO(dev, "override script 0x%04x with 0x%04x "
  517. "for output LVDS-%d\n", script,
  518. nouveau_uscript_lvds, or);
  519. script = nouveau_uscript_lvds;
  520. }
  521. break;
  522. case OUTPUT_TMDS:
  523. script = (mc >> 8) & 0xf;
  524. if (pxclk >= 165000)
  525. script |= 0x0100;
  526. if (nouveau_uscript_tmds >= 0) {
  527. NV_INFO(dev, "override script 0x%04x with 0x%04x "
  528. "for output TMDS-%d\n", script,
  529. nouveau_uscript_tmds, or);
  530. script = nouveau_uscript_tmds;
  531. }
  532. break;
  533. case OUTPUT_DP:
  534. script = (mc >> 8) & 0xf;
  535. break;
  536. case OUTPUT_ANALOG:
  537. script = 0xff;
  538. break;
  539. default:
  540. NV_ERROR(dev, "modeset on unsupported output type!\n");
  541. break;
  542. }
  543. return script;
  544. }
  545. static void
  546. nv50_display_vblank_crtc_handler(struct drm_device *dev, int crtc)
  547. {
  548. struct drm_nouveau_private *dev_priv = dev->dev_private;
  549. struct nouveau_channel *chan;
  550. struct list_head *entry, *tmp;
  551. list_for_each_safe(entry, tmp, &dev_priv->vbl_waiting) {
  552. chan = list_entry(entry, struct nouveau_channel, nvsw.vbl_wait);
  553. nouveau_bo_wr32(chan->notifier_bo, chan->nvsw.vblsem_offset,
  554. chan->nvsw.vblsem_rval);
  555. list_del(&chan->nvsw.vbl_wait);
  556. }
  557. }
  558. static void
  559. nv50_display_vblank_handler(struct drm_device *dev, uint32_t intr)
  560. {
  561. intr &= NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  562. if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0)
  563. nv50_display_vblank_crtc_handler(dev, 0);
  564. if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1)
  565. nv50_display_vblank_crtc_handler(dev, 1);
  566. nv_wr32(dev, NV50_PDISPLAY_INTR_EN, nv_rd32(dev,
  567. NV50_PDISPLAY_INTR_EN) & ~intr);
  568. nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr);
  569. }
  570. static void
  571. nv50_display_unk10_handler(struct drm_device *dev)
  572. {
  573. struct drm_nouveau_private *dev_priv = dev->dev_private;
  574. u32 unk30 = nv_rd32(dev, 0x610030), mc;
  575. int i, crtc, or, type = OUTPUT_ANY;
  576. NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
  577. dev_priv->evo_irq.dcb = NULL;
  578. nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) & ~8);
  579. /* Determine which CRTC we're dealing with, only 1 ever will be
  580. * signalled at the same time with the current nouveau code.
  581. */
  582. crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
  583. if (crtc < 0)
  584. goto ack;
  585. /* Nothing needs to be done for the encoder */
  586. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  587. if (crtc < 0)
  588. goto ack;
  589. /* Find which encoder was connected to the CRTC */
  590. for (i = 0; type == OUTPUT_ANY && i < 3; i++) {
  591. mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  592. NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
  593. if (!(mc & (1 << crtc)))
  594. continue;
  595. switch ((mc & 0x00000f00) >> 8) {
  596. case 0: type = OUTPUT_ANALOG; break;
  597. case 1: type = OUTPUT_TV; break;
  598. default:
  599. NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  600. goto ack;
  601. }
  602. or = i;
  603. }
  604. for (i = 0; type == OUTPUT_ANY && i < 4; i++) {
  605. if (dev_priv->chipset < 0x90 ||
  606. dev_priv->chipset == 0x92 ||
  607. dev_priv->chipset == 0xa0)
  608. mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  609. else
  610. mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  611. NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
  612. if (!(mc & (1 << crtc)))
  613. continue;
  614. switch ((mc & 0x00000f00) >> 8) {
  615. case 0: type = OUTPUT_LVDS; break;
  616. case 1: type = OUTPUT_TMDS; break;
  617. case 2: type = OUTPUT_TMDS; break;
  618. case 5: type = OUTPUT_TMDS; break;
  619. case 8: type = OUTPUT_DP; break;
  620. case 9: type = OUTPUT_DP; break;
  621. default:
  622. NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  623. goto ack;
  624. }
  625. or = i;
  626. }
  627. /* There was no encoder to disable */
  628. if (type == OUTPUT_ANY)
  629. goto ack;
  630. /* Disable the encoder */
  631. for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
  632. struct dcb_entry *dcb = &dev_priv->vbios.dcb.entry[i];
  633. if (dcb->type == type && (dcb->or & (1 << or))) {
  634. nouveau_bios_run_display_table(dev, dcb, 0, -1);
  635. dev_priv->evo_irq.dcb = dcb;
  636. goto ack;
  637. }
  638. }
  639. NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
  640. ack:
  641. nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
  642. nv_wr32(dev, 0x610030, 0x80000000);
  643. }
  644. static void
  645. nv50_display_unk20_dp_hack(struct drm_device *dev, struct dcb_entry *dcb)
  646. {
  647. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  648. struct drm_encoder *encoder;
  649. uint32_t tmp, unk0 = 0, unk1 = 0;
  650. if (dcb->type != OUTPUT_DP)
  651. return;
  652. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  653. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  654. if (nv_encoder->dcb == dcb) {
  655. unk0 = nv_encoder->dp.unk0;
  656. unk1 = nv_encoder->dp.unk1;
  657. break;
  658. }
  659. }
  660. if (unk0 || unk1) {
  661. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  662. tmp &= 0xfffffe03;
  663. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp | unk0);
  664. tmp = nv_rd32(dev, NV50_SOR_DP_UNK128(or, link));
  665. tmp &= 0xfef080c0;
  666. nv_wr32(dev, NV50_SOR_DP_UNK128(or, link), tmp | unk1);
  667. }
  668. }
  669. static void
  670. nv50_display_unk20_handler(struct drm_device *dev)
  671. {
  672. struct drm_nouveau_private *dev_priv = dev->dev_private;
  673. u32 unk30 = nv_rd32(dev, 0x610030), tmp, pclk, script, mc;
  674. struct dcb_entry *dcb;
  675. int i, crtc, or, type = OUTPUT_ANY;
  676. NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
  677. dcb = dev_priv->evo_irq.dcb;
  678. if (dcb) {
  679. nouveau_bios_run_display_table(dev, dcb, 0, -2);
  680. dev_priv->evo_irq.dcb = NULL;
  681. }
  682. /* CRTC clock change requested? */
  683. crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
  684. if (crtc >= 0) {
  685. pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
  686. pclk &= 0x003fffff;
  687. nv50_crtc_set_clock(dev, crtc, pclk);
  688. tmp = nv_rd32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
  689. tmp &= ~0x000000f;
  690. nv_wr32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
  691. }
  692. /* Nothing needs to be done for the encoder */
  693. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  694. if (crtc < 0)
  695. goto ack;
  696. pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
  697. /* Find which encoder is connected to the CRTC */
  698. for (i = 0; type == OUTPUT_ANY && i < 3; i++) {
  699. mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
  700. NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
  701. if (!(mc & (1 << crtc)))
  702. continue;
  703. switch ((mc & 0x00000f00) >> 8) {
  704. case 0: type = OUTPUT_ANALOG; break;
  705. case 1: type = OUTPUT_TV; break;
  706. default:
  707. NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  708. goto ack;
  709. }
  710. or = i;
  711. }
  712. for (i = 0; type == OUTPUT_ANY && i < 4; i++) {
  713. if (dev_priv->chipset < 0x90 ||
  714. dev_priv->chipset == 0x92 ||
  715. dev_priv->chipset == 0xa0)
  716. mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
  717. else
  718. mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));
  719. NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
  720. if (!(mc & (1 << crtc)))
  721. continue;
  722. switch ((mc & 0x00000f00) >> 8) {
  723. case 0: type = OUTPUT_LVDS; break;
  724. case 1: type = OUTPUT_TMDS; break;
  725. case 2: type = OUTPUT_TMDS; break;
  726. case 5: type = OUTPUT_TMDS; break;
  727. case 8: type = OUTPUT_DP; break;
  728. case 9: type = OUTPUT_DP; break;
  729. default:
  730. NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  731. goto ack;
  732. }
  733. or = i;
  734. }
  735. if (type == OUTPUT_ANY)
  736. goto ack;
  737. /* Enable the encoder */
  738. for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
  739. dcb = &dev_priv->vbios.dcb.entry[i];
  740. if (dcb->type == type && (dcb->or & (1 << or)))
  741. break;
  742. }
  743. if (i == dev_priv->vbios.dcb.entries) {
  744. NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
  745. goto ack;
  746. }
  747. script = nv50_display_script_select(dev, dcb, mc, pclk);
  748. nouveau_bios_run_display_table(dev, dcb, script, pclk);
  749. nv50_display_unk20_dp_hack(dev, dcb);
  750. if (dcb->type != OUTPUT_ANALOG) {
  751. tmp = nv_rd32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
  752. tmp &= ~0x00000f0f;
  753. if (script & 0x0100)
  754. tmp |= 0x00000101;
  755. nv_wr32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
  756. } else {
  757. nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
  758. }
  759. dev_priv->evo_irq.dcb = dcb;
  760. dev_priv->evo_irq.pclk = pclk;
  761. dev_priv->evo_irq.script = script;
  762. ack:
  763. nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
  764. nv_wr32(dev, 0x610030, 0x80000000);
  765. }
  766. /* If programming a TMDS output on a SOR that can also be configured for
  767. * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
  768. *
  769. * It looks like the VBIOS TMDS scripts make an attempt at this, however,
  770. * the VBIOS scripts on at least one board I have only switch it off on
  771. * link 0, causing a blank display if the output has previously been
  772. * programmed for DisplayPort.
  773. */
  774. static void
  775. nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_entry *dcb)
  776. {
  777. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  778. struct drm_encoder *encoder;
  779. u32 tmp;
  780. if (dcb->type != OUTPUT_TMDS)
  781. return;
  782. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  783. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  784. if (nv_encoder->dcb->type == OUTPUT_DP &&
  785. nv_encoder->dcb->or & (1 << or)) {
  786. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  787. tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
  788. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
  789. break;
  790. }
  791. }
  792. }
  793. static void
  794. nv50_display_unk40_handler(struct drm_device *dev)
  795. {
  796. struct drm_nouveau_private *dev_priv = dev->dev_private;
  797. struct dcb_entry *dcb = dev_priv->evo_irq.dcb;
  798. u16 script = dev_priv->evo_irq.script;
  799. u32 unk30 = nv_rd32(dev, 0x610030), pclk = dev_priv->evo_irq.pclk;
  800. NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
  801. dev_priv->evo_irq.dcb = NULL;
  802. if (!dcb)
  803. goto ack;
  804. nouveau_bios_run_display_table(dev, dcb, script, -pclk);
  805. nv50_display_unk40_dp_set_tmds(dev, dcb);
  806. ack:
  807. nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
  808. nv_wr32(dev, 0x610030, 0x80000000);
  809. nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) | 8);
  810. }
  811. void
  812. nv50_display_irq_handler_bh(struct work_struct *work)
  813. {
  814. struct drm_nouveau_private *dev_priv =
  815. container_of(work, struct drm_nouveau_private, irq_work);
  816. struct drm_device *dev = dev_priv->dev;
  817. for (;;) {
  818. uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
  819. uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
  820. NV_DEBUG_KMS(dev, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
  821. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
  822. nv50_display_unk10_handler(dev);
  823. else
  824. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
  825. nv50_display_unk20_handler(dev);
  826. else
  827. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
  828. nv50_display_unk40_handler(dev);
  829. else
  830. break;
  831. }
  832. nv_wr32(dev, NV03_PMC_INTR_EN_0, 1);
  833. }
  834. static void
  835. nv50_display_error_handler(struct drm_device *dev)
  836. {
  837. uint32_t addr, data;
  838. nv_wr32(dev, NV50_PDISPLAY_INTR_0, 0x00010000);
  839. addr = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_ADDR);
  840. data = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_DATA);
  841. NV_ERROR(dev, "EvoCh %d Mthd 0x%04x Data 0x%08x (0x%04x 0x%02x)\n",
  842. 0, addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
  843. nv_wr32(dev, NV50_PDISPLAY_TRAPPED_ADDR, 0x90000000);
  844. }
  845. void
  846. nv50_display_irq_hotplug_bh(struct work_struct *work)
  847. {
  848. struct drm_nouveau_private *dev_priv =
  849. container_of(work, struct drm_nouveau_private, hpd_work);
  850. struct drm_device *dev = dev_priv->dev;
  851. struct drm_connector *connector;
  852. const uint32_t gpio_reg[4] = { 0xe104, 0xe108, 0xe280, 0xe284 };
  853. uint32_t unplug_mask, plug_mask, change_mask;
  854. uint32_t hpd0, hpd1 = 0;
  855. hpd0 = nv_rd32(dev, 0xe054) & nv_rd32(dev, 0xe050);
  856. if (dev_priv->chipset >= 0x90)
  857. hpd1 = nv_rd32(dev, 0xe074) & nv_rd32(dev, 0xe070);
  858. plug_mask = (hpd0 & 0x0000ffff) | (hpd1 << 16);
  859. unplug_mask = (hpd0 >> 16) | (hpd1 & 0xffff0000);
  860. change_mask = plug_mask | unplug_mask;
  861. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  862. struct drm_encoder_helper_funcs *helper;
  863. struct nouveau_connector *nv_connector =
  864. nouveau_connector(connector);
  865. struct nouveau_encoder *nv_encoder;
  866. struct dcb_gpio_entry *gpio;
  867. uint32_t reg;
  868. bool plugged;
  869. if (!nv_connector->dcb)
  870. continue;
  871. gpio = nouveau_bios_gpio_entry(dev, nv_connector->dcb->gpio_tag);
  872. if (!gpio || !(change_mask & (1 << gpio->line)))
  873. continue;
  874. reg = nv_rd32(dev, gpio_reg[gpio->line >> 3]);
  875. plugged = !!(reg & (4 << ((gpio->line & 7) << 2)));
  876. NV_INFO(dev, "%splugged %s\n", plugged ? "" : "un",
  877. drm_get_connector_name(connector)) ;
  878. if (!connector->encoder || !connector->encoder->crtc ||
  879. !connector->encoder->crtc->enabled)
  880. continue;
  881. nv_encoder = nouveau_encoder(connector->encoder);
  882. helper = connector->encoder->helper_private;
  883. if (nv_encoder->dcb->type != OUTPUT_DP)
  884. continue;
  885. if (plugged)
  886. helper->dpms(connector->encoder, DRM_MODE_DPMS_ON);
  887. else
  888. helper->dpms(connector->encoder, DRM_MODE_DPMS_OFF);
  889. }
  890. nv_wr32(dev, 0xe054, nv_rd32(dev, 0xe054));
  891. if (dev_priv->chipset >= 0x90)
  892. nv_wr32(dev, 0xe074, nv_rd32(dev, 0xe074));
  893. drm_helper_hpd_irq_event(dev);
  894. }
  895. void
  896. nv50_display_irq_handler(struct drm_device *dev)
  897. {
  898. struct drm_nouveau_private *dev_priv = dev->dev_private;
  899. uint32_t delayed = 0;
  900. if (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_HOTPLUG) {
  901. if (!work_pending(&dev_priv->hpd_work))
  902. queue_work(dev_priv->wq, &dev_priv->hpd_work);
  903. }
  904. while (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
  905. uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
  906. uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
  907. uint32_t clock;
  908. NV_DEBUG_KMS(dev, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
  909. if (!intr0 && !(intr1 & ~delayed))
  910. break;
  911. if (intr0 & 0x00010000) {
  912. nv50_display_error_handler(dev);
  913. intr0 &= ~0x00010000;
  914. }
  915. if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
  916. nv50_display_vblank_handler(dev, intr1);
  917. intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  918. }
  919. clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
  920. NV50_PDISPLAY_INTR_1_CLK_UNK20 |
  921. NV50_PDISPLAY_INTR_1_CLK_UNK40));
  922. if (clock) {
  923. nv_wr32(dev, NV03_PMC_INTR_EN_0, 0);
  924. if (!work_pending(&dev_priv->irq_work))
  925. queue_work(dev_priv->wq, &dev_priv->irq_work);
  926. delayed |= clock;
  927. intr1 &= ~clock;
  928. }
  929. if (intr0) {
  930. NV_ERROR(dev, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
  931. nv_wr32(dev, NV50_PDISPLAY_INTR_0, intr0);
  932. }
  933. if (intr1) {
  934. NV_ERROR(dev,
  935. "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
  936. nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr1);
  937. }
  938. }
  939. }