nouveau_state.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nv50_display.h"
  37. static void nouveau_stub_takedown(struct drm_device *dev) {}
  38. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  39. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  40. {
  41. struct drm_nouveau_private *dev_priv = dev->dev_private;
  42. struct nouveau_engine *engine = &dev_priv->engine;
  43. switch (dev_priv->chipset & 0xf0) {
  44. case 0x00:
  45. engine->instmem.init = nv04_instmem_init;
  46. engine->instmem.takedown = nv04_instmem_takedown;
  47. engine->instmem.suspend = nv04_instmem_suspend;
  48. engine->instmem.resume = nv04_instmem_resume;
  49. engine->instmem.populate = nv04_instmem_populate;
  50. engine->instmem.clear = nv04_instmem_clear;
  51. engine->instmem.bind = nv04_instmem_bind;
  52. engine->instmem.unbind = nv04_instmem_unbind;
  53. engine->instmem.flush = nv04_instmem_flush;
  54. engine->mc.init = nv04_mc_init;
  55. engine->mc.takedown = nv04_mc_takedown;
  56. engine->timer.init = nv04_timer_init;
  57. engine->timer.read = nv04_timer_read;
  58. engine->timer.takedown = nv04_timer_takedown;
  59. engine->fb.init = nv04_fb_init;
  60. engine->fb.takedown = nv04_fb_takedown;
  61. engine->graph.grclass = nv04_graph_grclass;
  62. engine->graph.init = nv04_graph_init;
  63. engine->graph.takedown = nv04_graph_takedown;
  64. engine->graph.fifo_access = nv04_graph_fifo_access;
  65. engine->graph.channel = nv04_graph_channel;
  66. engine->graph.create_context = nv04_graph_create_context;
  67. engine->graph.destroy_context = nv04_graph_destroy_context;
  68. engine->graph.load_context = nv04_graph_load_context;
  69. engine->graph.unload_context = nv04_graph_unload_context;
  70. engine->fifo.channels = 16;
  71. engine->fifo.init = nv04_fifo_init;
  72. engine->fifo.takedown = nouveau_stub_takedown;
  73. engine->fifo.disable = nv04_fifo_disable;
  74. engine->fifo.enable = nv04_fifo_enable;
  75. engine->fifo.reassign = nv04_fifo_reassign;
  76. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  77. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  78. engine->fifo.channel_id = nv04_fifo_channel_id;
  79. engine->fifo.create_context = nv04_fifo_create_context;
  80. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  81. engine->fifo.load_context = nv04_fifo_load_context;
  82. engine->fifo.unload_context = nv04_fifo_unload_context;
  83. engine->display.early_init = nv04_display_early_init;
  84. engine->display.late_takedown = nv04_display_late_takedown;
  85. engine->display.create = nv04_display_create;
  86. engine->display.init = nv04_display_init;
  87. engine->display.destroy = nv04_display_destroy;
  88. engine->gpio.init = nouveau_stub_init;
  89. engine->gpio.takedown = nouveau_stub_takedown;
  90. engine->gpio.get = NULL;
  91. engine->gpio.set = NULL;
  92. engine->gpio.irq_enable = NULL;
  93. break;
  94. case 0x10:
  95. engine->instmem.init = nv04_instmem_init;
  96. engine->instmem.takedown = nv04_instmem_takedown;
  97. engine->instmem.suspend = nv04_instmem_suspend;
  98. engine->instmem.resume = nv04_instmem_resume;
  99. engine->instmem.populate = nv04_instmem_populate;
  100. engine->instmem.clear = nv04_instmem_clear;
  101. engine->instmem.bind = nv04_instmem_bind;
  102. engine->instmem.unbind = nv04_instmem_unbind;
  103. engine->instmem.flush = nv04_instmem_flush;
  104. engine->mc.init = nv04_mc_init;
  105. engine->mc.takedown = nv04_mc_takedown;
  106. engine->timer.init = nv04_timer_init;
  107. engine->timer.read = nv04_timer_read;
  108. engine->timer.takedown = nv04_timer_takedown;
  109. engine->fb.init = nv10_fb_init;
  110. engine->fb.takedown = nv10_fb_takedown;
  111. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  112. engine->graph.grclass = nv10_graph_grclass;
  113. engine->graph.init = nv10_graph_init;
  114. engine->graph.takedown = nv10_graph_takedown;
  115. engine->graph.channel = nv10_graph_channel;
  116. engine->graph.create_context = nv10_graph_create_context;
  117. engine->graph.destroy_context = nv10_graph_destroy_context;
  118. engine->graph.fifo_access = nv04_graph_fifo_access;
  119. engine->graph.load_context = nv10_graph_load_context;
  120. engine->graph.unload_context = nv10_graph_unload_context;
  121. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  122. engine->fifo.channels = 32;
  123. engine->fifo.init = nv10_fifo_init;
  124. engine->fifo.takedown = nouveau_stub_takedown;
  125. engine->fifo.disable = nv04_fifo_disable;
  126. engine->fifo.enable = nv04_fifo_enable;
  127. engine->fifo.reassign = nv04_fifo_reassign;
  128. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  129. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  130. engine->fifo.channel_id = nv10_fifo_channel_id;
  131. engine->fifo.create_context = nv10_fifo_create_context;
  132. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  133. engine->fifo.load_context = nv10_fifo_load_context;
  134. engine->fifo.unload_context = nv10_fifo_unload_context;
  135. engine->display.early_init = nv04_display_early_init;
  136. engine->display.late_takedown = nv04_display_late_takedown;
  137. engine->display.create = nv04_display_create;
  138. engine->display.init = nv04_display_init;
  139. engine->display.destroy = nv04_display_destroy;
  140. engine->gpio.init = nouveau_stub_init;
  141. engine->gpio.takedown = nouveau_stub_takedown;
  142. engine->gpio.get = nv10_gpio_get;
  143. engine->gpio.set = nv10_gpio_set;
  144. engine->gpio.irq_enable = NULL;
  145. break;
  146. case 0x20:
  147. engine->instmem.init = nv04_instmem_init;
  148. engine->instmem.takedown = nv04_instmem_takedown;
  149. engine->instmem.suspend = nv04_instmem_suspend;
  150. engine->instmem.resume = nv04_instmem_resume;
  151. engine->instmem.populate = nv04_instmem_populate;
  152. engine->instmem.clear = nv04_instmem_clear;
  153. engine->instmem.bind = nv04_instmem_bind;
  154. engine->instmem.unbind = nv04_instmem_unbind;
  155. engine->instmem.flush = nv04_instmem_flush;
  156. engine->mc.init = nv04_mc_init;
  157. engine->mc.takedown = nv04_mc_takedown;
  158. engine->timer.init = nv04_timer_init;
  159. engine->timer.read = nv04_timer_read;
  160. engine->timer.takedown = nv04_timer_takedown;
  161. engine->fb.init = nv10_fb_init;
  162. engine->fb.takedown = nv10_fb_takedown;
  163. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  164. engine->graph.grclass = nv20_graph_grclass;
  165. engine->graph.init = nv20_graph_init;
  166. engine->graph.takedown = nv20_graph_takedown;
  167. engine->graph.channel = nv10_graph_channel;
  168. engine->graph.create_context = nv20_graph_create_context;
  169. engine->graph.destroy_context = nv20_graph_destroy_context;
  170. engine->graph.fifo_access = nv04_graph_fifo_access;
  171. engine->graph.load_context = nv20_graph_load_context;
  172. engine->graph.unload_context = nv20_graph_unload_context;
  173. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  174. engine->fifo.channels = 32;
  175. engine->fifo.init = nv10_fifo_init;
  176. engine->fifo.takedown = nouveau_stub_takedown;
  177. engine->fifo.disable = nv04_fifo_disable;
  178. engine->fifo.enable = nv04_fifo_enable;
  179. engine->fifo.reassign = nv04_fifo_reassign;
  180. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  181. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  182. engine->fifo.channel_id = nv10_fifo_channel_id;
  183. engine->fifo.create_context = nv10_fifo_create_context;
  184. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  185. engine->fifo.load_context = nv10_fifo_load_context;
  186. engine->fifo.unload_context = nv10_fifo_unload_context;
  187. engine->display.early_init = nv04_display_early_init;
  188. engine->display.late_takedown = nv04_display_late_takedown;
  189. engine->display.create = nv04_display_create;
  190. engine->display.init = nv04_display_init;
  191. engine->display.destroy = nv04_display_destroy;
  192. engine->gpio.init = nouveau_stub_init;
  193. engine->gpio.takedown = nouveau_stub_takedown;
  194. engine->gpio.get = nv10_gpio_get;
  195. engine->gpio.set = nv10_gpio_set;
  196. engine->gpio.irq_enable = NULL;
  197. break;
  198. case 0x30:
  199. engine->instmem.init = nv04_instmem_init;
  200. engine->instmem.takedown = nv04_instmem_takedown;
  201. engine->instmem.suspend = nv04_instmem_suspend;
  202. engine->instmem.resume = nv04_instmem_resume;
  203. engine->instmem.populate = nv04_instmem_populate;
  204. engine->instmem.clear = nv04_instmem_clear;
  205. engine->instmem.bind = nv04_instmem_bind;
  206. engine->instmem.unbind = nv04_instmem_unbind;
  207. engine->instmem.flush = nv04_instmem_flush;
  208. engine->mc.init = nv04_mc_init;
  209. engine->mc.takedown = nv04_mc_takedown;
  210. engine->timer.init = nv04_timer_init;
  211. engine->timer.read = nv04_timer_read;
  212. engine->timer.takedown = nv04_timer_takedown;
  213. engine->fb.init = nv30_fb_init;
  214. engine->fb.takedown = nv30_fb_takedown;
  215. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  216. engine->graph.grclass = nv30_graph_grclass;
  217. engine->graph.init = nv30_graph_init;
  218. engine->graph.takedown = nv20_graph_takedown;
  219. engine->graph.fifo_access = nv04_graph_fifo_access;
  220. engine->graph.channel = nv10_graph_channel;
  221. engine->graph.create_context = nv20_graph_create_context;
  222. engine->graph.destroy_context = nv20_graph_destroy_context;
  223. engine->graph.load_context = nv20_graph_load_context;
  224. engine->graph.unload_context = nv20_graph_unload_context;
  225. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  226. engine->fifo.channels = 32;
  227. engine->fifo.init = nv10_fifo_init;
  228. engine->fifo.takedown = nouveau_stub_takedown;
  229. engine->fifo.disable = nv04_fifo_disable;
  230. engine->fifo.enable = nv04_fifo_enable;
  231. engine->fifo.reassign = nv04_fifo_reassign;
  232. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  233. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  234. engine->fifo.channel_id = nv10_fifo_channel_id;
  235. engine->fifo.create_context = nv10_fifo_create_context;
  236. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  237. engine->fifo.load_context = nv10_fifo_load_context;
  238. engine->fifo.unload_context = nv10_fifo_unload_context;
  239. engine->display.early_init = nv04_display_early_init;
  240. engine->display.late_takedown = nv04_display_late_takedown;
  241. engine->display.create = nv04_display_create;
  242. engine->display.init = nv04_display_init;
  243. engine->display.destroy = nv04_display_destroy;
  244. engine->gpio.init = nouveau_stub_init;
  245. engine->gpio.takedown = nouveau_stub_takedown;
  246. engine->gpio.get = nv10_gpio_get;
  247. engine->gpio.set = nv10_gpio_set;
  248. engine->gpio.irq_enable = NULL;
  249. break;
  250. case 0x40:
  251. case 0x60:
  252. engine->instmem.init = nv04_instmem_init;
  253. engine->instmem.takedown = nv04_instmem_takedown;
  254. engine->instmem.suspend = nv04_instmem_suspend;
  255. engine->instmem.resume = nv04_instmem_resume;
  256. engine->instmem.populate = nv04_instmem_populate;
  257. engine->instmem.clear = nv04_instmem_clear;
  258. engine->instmem.bind = nv04_instmem_bind;
  259. engine->instmem.unbind = nv04_instmem_unbind;
  260. engine->instmem.flush = nv04_instmem_flush;
  261. engine->mc.init = nv40_mc_init;
  262. engine->mc.takedown = nv40_mc_takedown;
  263. engine->timer.init = nv04_timer_init;
  264. engine->timer.read = nv04_timer_read;
  265. engine->timer.takedown = nv04_timer_takedown;
  266. engine->fb.init = nv40_fb_init;
  267. engine->fb.takedown = nv40_fb_takedown;
  268. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  269. engine->graph.grclass = nv40_graph_grclass;
  270. engine->graph.init = nv40_graph_init;
  271. engine->graph.takedown = nv40_graph_takedown;
  272. engine->graph.fifo_access = nv04_graph_fifo_access;
  273. engine->graph.channel = nv40_graph_channel;
  274. engine->graph.create_context = nv40_graph_create_context;
  275. engine->graph.destroy_context = nv40_graph_destroy_context;
  276. engine->graph.load_context = nv40_graph_load_context;
  277. engine->graph.unload_context = nv40_graph_unload_context;
  278. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  279. engine->fifo.channels = 32;
  280. engine->fifo.init = nv40_fifo_init;
  281. engine->fifo.takedown = nouveau_stub_takedown;
  282. engine->fifo.disable = nv04_fifo_disable;
  283. engine->fifo.enable = nv04_fifo_enable;
  284. engine->fifo.reassign = nv04_fifo_reassign;
  285. engine->fifo.cache_flush = nv04_fifo_cache_flush;
  286. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  287. engine->fifo.channel_id = nv10_fifo_channel_id;
  288. engine->fifo.create_context = nv40_fifo_create_context;
  289. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  290. engine->fifo.load_context = nv40_fifo_load_context;
  291. engine->fifo.unload_context = nv40_fifo_unload_context;
  292. engine->display.early_init = nv04_display_early_init;
  293. engine->display.late_takedown = nv04_display_late_takedown;
  294. engine->display.create = nv04_display_create;
  295. engine->display.init = nv04_display_init;
  296. engine->display.destroy = nv04_display_destroy;
  297. engine->gpio.init = nouveau_stub_init;
  298. engine->gpio.takedown = nouveau_stub_takedown;
  299. engine->gpio.get = nv10_gpio_get;
  300. engine->gpio.set = nv10_gpio_set;
  301. engine->gpio.irq_enable = NULL;
  302. break;
  303. case 0x50:
  304. case 0x80: /* gotta love NVIDIA's consistency.. */
  305. case 0x90:
  306. case 0xA0:
  307. engine->instmem.init = nv50_instmem_init;
  308. engine->instmem.takedown = nv50_instmem_takedown;
  309. engine->instmem.suspend = nv50_instmem_suspend;
  310. engine->instmem.resume = nv50_instmem_resume;
  311. engine->instmem.populate = nv50_instmem_populate;
  312. engine->instmem.clear = nv50_instmem_clear;
  313. engine->instmem.bind = nv50_instmem_bind;
  314. engine->instmem.unbind = nv50_instmem_unbind;
  315. if (dev_priv->chipset == 0x50)
  316. engine->instmem.flush = nv50_instmem_flush;
  317. else
  318. engine->instmem.flush = nv84_instmem_flush;
  319. engine->mc.init = nv50_mc_init;
  320. engine->mc.takedown = nv50_mc_takedown;
  321. engine->timer.init = nv04_timer_init;
  322. engine->timer.read = nv04_timer_read;
  323. engine->timer.takedown = nv04_timer_takedown;
  324. engine->fb.init = nv50_fb_init;
  325. engine->fb.takedown = nv50_fb_takedown;
  326. engine->graph.grclass = nv50_graph_grclass;
  327. engine->graph.init = nv50_graph_init;
  328. engine->graph.takedown = nv50_graph_takedown;
  329. engine->graph.fifo_access = nv50_graph_fifo_access;
  330. engine->graph.channel = nv50_graph_channel;
  331. engine->graph.create_context = nv50_graph_create_context;
  332. engine->graph.destroy_context = nv50_graph_destroy_context;
  333. engine->graph.load_context = nv50_graph_load_context;
  334. engine->graph.unload_context = nv50_graph_unload_context;
  335. engine->fifo.channels = 128;
  336. engine->fifo.init = nv50_fifo_init;
  337. engine->fifo.takedown = nv50_fifo_takedown;
  338. engine->fifo.disable = nv04_fifo_disable;
  339. engine->fifo.enable = nv04_fifo_enable;
  340. engine->fifo.reassign = nv04_fifo_reassign;
  341. engine->fifo.channel_id = nv50_fifo_channel_id;
  342. engine->fifo.create_context = nv50_fifo_create_context;
  343. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  344. engine->fifo.load_context = nv50_fifo_load_context;
  345. engine->fifo.unload_context = nv50_fifo_unload_context;
  346. engine->display.early_init = nv50_display_early_init;
  347. engine->display.late_takedown = nv50_display_late_takedown;
  348. engine->display.create = nv50_display_create;
  349. engine->display.init = nv50_display_init;
  350. engine->display.destroy = nv50_display_destroy;
  351. engine->gpio.init = nv50_gpio_init;
  352. engine->gpio.takedown = nouveau_stub_takedown;
  353. engine->gpio.get = nv50_gpio_get;
  354. engine->gpio.set = nv50_gpio_set;
  355. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  356. break;
  357. case 0xC0:
  358. engine->instmem.init = nvc0_instmem_init;
  359. engine->instmem.takedown = nvc0_instmem_takedown;
  360. engine->instmem.suspend = nvc0_instmem_suspend;
  361. engine->instmem.resume = nvc0_instmem_resume;
  362. engine->instmem.populate = nvc0_instmem_populate;
  363. engine->instmem.clear = nvc0_instmem_clear;
  364. engine->instmem.bind = nvc0_instmem_bind;
  365. engine->instmem.unbind = nvc0_instmem_unbind;
  366. engine->instmem.flush = nvc0_instmem_flush;
  367. engine->mc.init = nv50_mc_init;
  368. engine->mc.takedown = nv50_mc_takedown;
  369. engine->timer.init = nv04_timer_init;
  370. engine->timer.read = nv04_timer_read;
  371. engine->timer.takedown = nv04_timer_takedown;
  372. engine->fb.init = nvc0_fb_init;
  373. engine->fb.takedown = nvc0_fb_takedown;
  374. engine->graph.grclass = NULL; //nvc0_graph_grclass;
  375. engine->graph.init = nvc0_graph_init;
  376. engine->graph.takedown = nvc0_graph_takedown;
  377. engine->graph.fifo_access = nvc0_graph_fifo_access;
  378. engine->graph.channel = nvc0_graph_channel;
  379. engine->graph.create_context = nvc0_graph_create_context;
  380. engine->graph.destroy_context = nvc0_graph_destroy_context;
  381. engine->graph.load_context = nvc0_graph_load_context;
  382. engine->graph.unload_context = nvc0_graph_unload_context;
  383. engine->fifo.channels = 128;
  384. engine->fifo.init = nvc0_fifo_init;
  385. engine->fifo.takedown = nvc0_fifo_takedown;
  386. engine->fifo.disable = nvc0_fifo_disable;
  387. engine->fifo.enable = nvc0_fifo_enable;
  388. engine->fifo.reassign = nvc0_fifo_reassign;
  389. engine->fifo.channel_id = nvc0_fifo_channel_id;
  390. engine->fifo.create_context = nvc0_fifo_create_context;
  391. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  392. engine->fifo.load_context = nvc0_fifo_load_context;
  393. engine->fifo.unload_context = nvc0_fifo_unload_context;
  394. engine->display.early_init = nv50_display_early_init;
  395. engine->display.late_takedown = nv50_display_late_takedown;
  396. engine->display.create = nv50_display_create;
  397. engine->display.init = nv50_display_init;
  398. engine->display.destroy = nv50_display_destroy;
  399. engine->gpio.init = nv50_gpio_init;
  400. engine->gpio.takedown = nouveau_stub_takedown;
  401. engine->gpio.get = nv50_gpio_get;
  402. engine->gpio.set = nv50_gpio_set;
  403. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  404. break;
  405. default:
  406. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  407. return 1;
  408. }
  409. return 0;
  410. }
  411. static unsigned int
  412. nouveau_vga_set_decode(void *priv, bool state)
  413. {
  414. struct drm_device *dev = priv;
  415. struct drm_nouveau_private *dev_priv = dev->dev_private;
  416. if (dev_priv->chipset >= 0x40)
  417. nv_wr32(dev, 0x88054, state);
  418. else
  419. nv_wr32(dev, 0x1854, state);
  420. if (state)
  421. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  422. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  423. else
  424. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  425. }
  426. static int
  427. nouveau_card_init_channel(struct drm_device *dev)
  428. {
  429. struct drm_nouveau_private *dev_priv = dev->dev_private;
  430. struct nouveau_gpuobj *gpuobj;
  431. int ret;
  432. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  433. (struct drm_file *)-2,
  434. NvDmaFB, NvDmaTT);
  435. if (ret)
  436. return ret;
  437. gpuobj = NULL;
  438. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  439. 0, dev_priv->vram_size,
  440. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  441. &gpuobj);
  442. if (ret)
  443. goto out_err;
  444. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaVRAM,
  445. gpuobj, NULL);
  446. if (ret)
  447. goto out_err;
  448. gpuobj = NULL;
  449. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  450. dev_priv->gart_info.aper_size,
  451. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  452. if (ret)
  453. goto out_err;
  454. ret = nouveau_gpuobj_ref_add(dev, dev_priv->channel, NvDmaGART,
  455. gpuobj, NULL);
  456. if (ret)
  457. goto out_err;
  458. return 0;
  459. out_err:
  460. nouveau_gpuobj_del(dev, &gpuobj);
  461. nouveau_channel_free(dev_priv->channel);
  462. dev_priv->channel = NULL;
  463. return ret;
  464. }
  465. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  466. enum vga_switcheroo_state state)
  467. {
  468. struct drm_device *dev = pci_get_drvdata(pdev);
  469. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  470. if (state == VGA_SWITCHEROO_ON) {
  471. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  472. nouveau_pci_resume(pdev);
  473. drm_kms_helper_poll_enable(dev);
  474. } else {
  475. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  476. drm_kms_helper_poll_disable(dev);
  477. nouveau_pci_suspend(pdev, pmm);
  478. }
  479. }
  480. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  481. {
  482. struct drm_device *dev = pci_get_drvdata(pdev);
  483. bool can_switch;
  484. spin_lock(&dev->count_lock);
  485. can_switch = (dev->open_count == 0);
  486. spin_unlock(&dev->count_lock);
  487. return can_switch;
  488. }
  489. int
  490. nouveau_card_init(struct drm_device *dev)
  491. {
  492. struct drm_nouveau_private *dev_priv = dev->dev_private;
  493. struct nouveau_engine *engine;
  494. int ret;
  495. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  496. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  497. nouveau_switcheroo_can_switch);
  498. /* Initialise internal driver API hooks */
  499. ret = nouveau_init_engine_ptrs(dev);
  500. if (ret)
  501. goto out;
  502. engine = &dev_priv->engine;
  503. spin_lock_init(&dev_priv->context_switch_lock);
  504. /* Make the CRTCs and I2C buses accessible */
  505. ret = engine->display.early_init(dev);
  506. if (ret)
  507. goto out;
  508. /* Parse BIOS tables / Run init tables if card not POSTed */
  509. ret = nouveau_bios_init(dev);
  510. if (ret)
  511. goto out_display_early;
  512. ret = nouveau_mem_detect(dev);
  513. if (ret)
  514. goto out_bios;
  515. ret = nouveau_gpuobj_early_init(dev);
  516. if (ret)
  517. goto out_bios;
  518. /* Initialise instance memory, must happen before mem_init so we
  519. * know exactly how much VRAM we're able to use for "normal"
  520. * purposes.
  521. */
  522. ret = engine->instmem.init(dev);
  523. if (ret)
  524. goto out_gpuobj_early;
  525. /* Setup the memory manager */
  526. ret = nouveau_mem_init(dev);
  527. if (ret)
  528. goto out_instmem;
  529. ret = nouveau_gpuobj_init(dev);
  530. if (ret)
  531. goto out_mem;
  532. /* PMC */
  533. ret = engine->mc.init(dev);
  534. if (ret)
  535. goto out_gpuobj;
  536. /* PGPIO */
  537. ret = engine->gpio.init(dev);
  538. if (ret)
  539. goto out_mc;
  540. /* PTIMER */
  541. ret = engine->timer.init(dev);
  542. if (ret)
  543. goto out_gpio;
  544. /* PFB */
  545. ret = engine->fb.init(dev);
  546. if (ret)
  547. goto out_timer;
  548. if (nouveau_noaccel)
  549. engine->graph.accel_blocked = true;
  550. else {
  551. /* PGRAPH */
  552. ret = engine->graph.init(dev);
  553. if (ret)
  554. goto out_fb;
  555. /* PFIFO */
  556. ret = engine->fifo.init(dev);
  557. if (ret)
  558. goto out_graph;
  559. }
  560. ret = engine->display.create(dev);
  561. if (ret)
  562. goto out_fifo;
  563. /* this call irq_preinstall, register irq handler and
  564. * call irq_postinstall
  565. */
  566. ret = drm_irq_install(dev);
  567. if (ret)
  568. goto out_display;
  569. ret = drm_vblank_init(dev, 0);
  570. if (ret)
  571. goto out_irq;
  572. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  573. if (!engine->graph.accel_blocked) {
  574. ret = nouveau_card_init_channel(dev);
  575. if (ret)
  576. goto out_irq;
  577. }
  578. ret = nouveau_backlight_init(dev);
  579. if (ret)
  580. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  581. nouveau_fbcon_init(dev);
  582. drm_kms_helper_poll_init(dev);
  583. return 0;
  584. out_irq:
  585. drm_irq_uninstall(dev);
  586. out_display:
  587. engine->display.destroy(dev);
  588. out_fifo:
  589. if (!nouveau_noaccel)
  590. engine->fifo.takedown(dev);
  591. out_graph:
  592. if (!nouveau_noaccel)
  593. engine->graph.takedown(dev);
  594. out_fb:
  595. engine->fb.takedown(dev);
  596. out_timer:
  597. engine->timer.takedown(dev);
  598. out_gpio:
  599. engine->gpio.takedown(dev);
  600. out_mc:
  601. engine->mc.takedown(dev);
  602. out_gpuobj:
  603. nouveau_gpuobj_takedown(dev);
  604. out_mem:
  605. nouveau_sgdma_takedown(dev);
  606. nouveau_mem_close(dev);
  607. out_instmem:
  608. engine->instmem.takedown(dev);
  609. out_gpuobj_early:
  610. nouveau_gpuobj_late_takedown(dev);
  611. out_bios:
  612. nouveau_bios_takedown(dev);
  613. out_display_early:
  614. engine->display.late_takedown(dev);
  615. out:
  616. vga_client_register(dev->pdev, NULL, NULL, NULL);
  617. return ret;
  618. }
  619. static void nouveau_card_takedown(struct drm_device *dev)
  620. {
  621. struct drm_nouveau_private *dev_priv = dev->dev_private;
  622. struct nouveau_engine *engine = &dev_priv->engine;
  623. nouveau_backlight_exit(dev);
  624. if (dev_priv->channel) {
  625. nouveau_channel_free(dev_priv->channel);
  626. dev_priv->channel = NULL;
  627. }
  628. if (!nouveau_noaccel) {
  629. engine->fifo.takedown(dev);
  630. engine->graph.takedown(dev);
  631. }
  632. engine->fb.takedown(dev);
  633. engine->timer.takedown(dev);
  634. engine->gpio.takedown(dev);
  635. engine->mc.takedown(dev);
  636. engine->display.late_takedown(dev);
  637. mutex_lock(&dev->struct_mutex);
  638. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  639. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  640. mutex_unlock(&dev->struct_mutex);
  641. nouveau_sgdma_takedown(dev);
  642. nouveau_gpuobj_takedown(dev);
  643. nouveau_mem_close(dev);
  644. engine->instmem.takedown(dev);
  645. drm_irq_uninstall(dev);
  646. nouveau_gpuobj_late_takedown(dev);
  647. nouveau_bios_takedown(dev);
  648. vga_client_register(dev->pdev, NULL, NULL, NULL);
  649. }
  650. /* here a client dies, release the stuff that was allocated for its
  651. * file_priv */
  652. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  653. {
  654. nouveau_channel_cleanup(dev, file_priv);
  655. }
  656. /* first module load, setup the mmio/fb mapping */
  657. /* KMS: we need mmio at load time, not when the first drm client opens. */
  658. int nouveau_firstopen(struct drm_device *dev)
  659. {
  660. return 0;
  661. }
  662. /* if we have an OF card, copy vbios to RAMIN */
  663. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  664. {
  665. #if defined(__powerpc__)
  666. int size, i;
  667. const uint32_t *bios;
  668. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  669. if (!dn) {
  670. NV_INFO(dev, "Unable to get the OF node\n");
  671. return;
  672. }
  673. bios = of_get_property(dn, "NVDA,BMP", &size);
  674. if (bios) {
  675. for (i = 0; i < size; i += 4)
  676. nv_wi32(dev, i, bios[i/4]);
  677. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  678. } else {
  679. NV_INFO(dev, "Unable to get the OF bios\n");
  680. }
  681. #endif
  682. }
  683. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  684. {
  685. struct pci_dev *pdev = dev->pdev;
  686. struct apertures_struct *aper = alloc_apertures(3);
  687. if (!aper)
  688. return NULL;
  689. aper->ranges[0].base = pci_resource_start(pdev, 1);
  690. aper->ranges[0].size = pci_resource_len(pdev, 1);
  691. aper->count = 1;
  692. if (pci_resource_len(pdev, 2)) {
  693. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  694. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  695. aper->count++;
  696. }
  697. if (pci_resource_len(pdev, 3)) {
  698. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  699. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  700. aper->count++;
  701. }
  702. return aper;
  703. }
  704. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  705. {
  706. struct drm_nouveau_private *dev_priv = dev->dev_private;
  707. bool primary = false;
  708. dev_priv->apertures = nouveau_get_apertures(dev);
  709. if (!dev_priv->apertures)
  710. return -ENOMEM;
  711. #ifdef CONFIG_X86
  712. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  713. #endif
  714. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  715. return 0;
  716. }
  717. int nouveau_load(struct drm_device *dev, unsigned long flags)
  718. {
  719. struct drm_nouveau_private *dev_priv;
  720. uint32_t reg0;
  721. resource_size_t mmio_start_offs;
  722. int ret;
  723. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  724. if (!dev_priv) {
  725. ret = -ENOMEM;
  726. goto err_out;
  727. }
  728. dev->dev_private = dev_priv;
  729. dev_priv->dev = dev;
  730. dev_priv->flags = flags & NOUVEAU_FLAGS;
  731. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  732. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  733. dev_priv->wq = create_workqueue("nouveau");
  734. if (!dev_priv->wq) {
  735. ret = -EINVAL;
  736. goto err_priv;
  737. }
  738. /* resource 0 is mmio regs */
  739. /* resource 1 is linear FB */
  740. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  741. /* resource 6 is bios */
  742. /* map the mmio regs */
  743. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  744. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  745. if (!dev_priv->mmio) {
  746. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  747. "Please report your setup to " DRIVER_EMAIL "\n");
  748. ret = -EINVAL;
  749. goto err_wq;
  750. }
  751. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  752. (unsigned long long)mmio_start_offs);
  753. #ifdef __BIG_ENDIAN
  754. /* Put the card in BE mode if it's not */
  755. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  756. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  757. DRM_MEMORYBARRIER();
  758. #endif
  759. /* Time to determine the card architecture */
  760. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  761. /* We're dealing with >=NV10 */
  762. if ((reg0 & 0x0f000000) > 0) {
  763. /* Bit 27-20 contain the architecture in hex */
  764. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  765. /* NV04 or NV05 */
  766. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  767. if (reg0 & 0x00f00000)
  768. dev_priv->chipset = 0x05;
  769. else
  770. dev_priv->chipset = 0x04;
  771. } else
  772. dev_priv->chipset = 0xff;
  773. switch (dev_priv->chipset & 0xf0) {
  774. case 0x00:
  775. case 0x10:
  776. case 0x20:
  777. case 0x30:
  778. dev_priv->card_type = dev_priv->chipset & 0xf0;
  779. break;
  780. case 0x40:
  781. case 0x60:
  782. dev_priv->card_type = NV_40;
  783. break;
  784. case 0x50:
  785. case 0x80:
  786. case 0x90:
  787. case 0xa0:
  788. dev_priv->card_type = NV_50;
  789. break;
  790. case 0xc0:
  791. dev_priv->card_type = NV_C0;
  792. break;
  793. default:
  794. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  795. ret = -EINVAL;
  796. goto err_mmio;
  797. }
  798. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  799. dev_priv->card_type, reg0);
  800. ret = nouveau_remove_conflicting_drivers(dev);
  801. if (ret)
  802. goto err_mmio;
  803. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  804. if (dev_priv->card_type >= NV_40) {
  805. int ramin_bar = 2;
  806. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  807. ramin_bar = 3;
  808. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  809. dev_priv->ramin =
  810. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  811. dev_priv->ramin_size);
  812. if (!dev_priv->ramin) {
  813. NV_ERROR(dev, "Failed to PRAMIN BAR");
  814. ret = -ENOMEM;
  815. goto err_mmio;
  816. }
  817. } else {
  818. dev_priv->ramin_size = 1 * 1024 * 1024;
  819. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  820. dev_priv->ramin_size);
  821. if (!dev_priv->ramin) {
  822. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  823. ret = -ENOMEM;
  824. goto err_mmio;
  825. }
  826. }
  827. nouveau_OF_copy_vbios_to_ramin(dev);
  828. /* Special flags */
  829. if (dev->pci_device == 0x01a0)
  830. dev_priv->flags |= NV_NFORCE;
  831. else if (dev->pci_device == 0x01f0)
  832. dev_priv->flags |= NV_NFORCE2;
  833. /* For kernel modesetting, init card now and bring up fbcon */
  834. ret = nouveau_card_init(dev);
  835. if (ret)
  836. goto err_ramin;
  837. return 0;
  838. err_ramin:
  839. iounmap(dev_priv->ramin);
  840. err_mmio:
  841. iounmap(dev_priv->mmio);
  842. err_wq:
  843. destroy_workqueue(dev_priv->wq);
  844. err_priv:
  845. kfree(dev_priv);
  846. dev->dev_private = NULL;
  847. err_out:
  848. return ret;
  849. }
  850. void nouveau_lastclose(struct drm_device *dev)
  851. {
  852. }
  853. int nouveau_unload(struct drm_device *dev)
  854. {
  855. struct drm_nouveau_private *dev_priv = dev->dev_private;
  856. struct nouveau_engine *engine = &dev_priv->engine;
  857. drm_kms_helper_poll_fini(dev);
  858. nouveau_fbcon_fini(dev);
  859. engine->display.destroy(dev);
  860. nouveau_card_takedown(dev);
  861. iounmap(dev_priv->mmio);
  862. iounmap(dev_priv->ramin);
  863. kfree(dev_priv);
  864. dev->dev_private = NULL;
  865. return 0;
  866. }
  867. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  868. struct drm_file *file_priv)
  869. {
  870. struct drm_nouveau_private *dev_priv = dev->dev_private;
  871. struct drm_nouveau_getparam *getparam = data;
  872. switch (getparam->param) {
  873. case NOUVEAU_GETPARAM_CHIPSET_ID:
  874. getparam->value = dev_priv->chipset;
  875. break;
  876. case NOUVEAU_GETPARAM_PCI_VENDOR:
  877. getparam->value = dev->pci_vendor;
  878. break;
  879. case NOUVEAU_GETPARAM_PCI_DEVICE:
  880. getparam->value = dev->pci_device;
  881. break;
  882. case NOUVEAU_GETPARAM_BUS_TYPE:
  883. if (drm_device_is_agp(dev))
  884. getparam->value = NV_AGP;
  885. else if (drm_device_is_pcie(dev))
  886. getparam->value = NV_PCIE;
  887. else
  888. getparam->value = NV_PCI;
  889. break;
  890. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  891. getparam->value = dev_priv->fb_phys;
  892. break;
  893. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  894. getparam->value = dev_priv->gart_info.aper_base;
  895. break;
  896. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  897. if (dev->sg) {
  898. getparam->value = (unsigned long)dev->sg->virtual;
  899. } else {
  900. NV_ERROR(dev, "Requested PCIGART address, "
  901. "while no PCIGART was created\n");
  902. return -EINVAL;
  903. }
  904. break;
  905. case NOUVEAU_GETPARAM_FB_SIZE:
  906. getparam->value = dev_priv->fb_available_size;
  907. break;
  908. case NOUVEAU_GETPARAM_AGP_SIZE:
  909. getparam->value = dev_priv->gart_info.aper_size;
  910. break;
  911. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  912. getparam->value = dev_priv->vm_vram_base;
  913. break;
  914. case NOUVEAU_GETPARAM_PTIMER_TIME:
  915. getparam->value = dev_priv->engine.timer.read(dev);
  916. break;
  917. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  918. /* NV40 and NV50 versions are quite different, but register
  919. * address is the same. User is supposed to know the card
  920. * family anyway... */
  921. if (dev_priv->chipset >= 0x40) {
  922. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  923. break;
  924. }
  925. /* FALLTHRU */
  926. default:
  927. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  928. return -EINVAL;
  929. }
  930. return 0;
  931. }
  932. int
  933. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  934. struct drm_file *file_priv)
  935. {
  936. struct drm_nouveau_setparam *setparam = data;
  937. switch (setparam->param) {
  938. default:
  939. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  940. return -EINVAL;
  941. }
  942. return 0;
  943. }
  944. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  945. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  946. uint32_t reg, uint32_t mask, uint32_t val)
  947. {
  948. struct drm_nouveau_private *dev_priv = dev->dev_private;
  949. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  950. uint64_t start = ptimer->read(dev);
  951. do {
  952. if ((nv_rd32(dev, reg) & mask) == val)
  953. return true;
  954. } while (ptimer->read(dev) - start < timeout);
  955. return false;
  956. }
  957. /* Waits for PGRAPH to go completely idle */
  958. bool nouveau_wait_for_idle(struct drm_device *dev)
  959. {
  960. if (!nv_wait(NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  961. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  962. nv_rd32(dev, NV04_PGRAPH_STATUS));
  963. return false;
  964. }
  965. return true;
  966. }