i915_reg.h 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. /*
  27. * The Bridge device's PCI config space has information about the
  28. * fb aperture size and the amount of pre-reserved memory.
  29. */
  30. #define INTEL_GMCH_CTRL 0x52
  31. #define INTEL_GMCH_VGA_DISABLE (1 << 1)
  32. #define INTEL_GMCH_ENABLED 0x4
  33. #define INTEL_GMCH_MEM_MASK 0x1
  34. #define INTEL_GMCH_MEM_64M 0x1
  35. #define INTEL_GMCH_MEM_128M 0
  36. #define INTEL_GMCH_GMS_MASK (0xf << 4)
  37. #define INTEL_855_GMCH_GMS_DISABLED (0x0 << 4)
  38. #define INTEL_855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  39. #define INTEL_855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  40. #define INTEL_855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  41. #define INTEL_855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  42. #define INTEL_855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  43. #define INTEL_915G_GMCH_GMS_STOLEN_48M (0x6 << 4)
  44. #define INTEL_915G_GMCH_GMS_STOLEN_64M (0x7 << 4)
  45. #define INTEL_GMCH_GMS_STOLEN_128M (0x8 << 4)
  46. #define INTEL_GMCH_GMS_STOLEN_256M (0x9 << 4)
  47. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  48. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  49. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  50. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  51. #define SNB_GMCH_CTRL 0x50
  52. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  53. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  54. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  55. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  56. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  57. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  58. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  59. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  60. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  61. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  62. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  63. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  64. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  65. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  66. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  67. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  68. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  69. /* PCI config space */
  70. #define HPLLCC 0xc0 /* 855 only */
  71. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  72. #define GC_CLOCK_133_200 (0 << 0)
  73. #define GC_CLOCK_100_200 (1 << 0)
  74. #define GC_CLOCK_100_133 (2 << 0)
  75. #define GC_CLOCK_166_250 (3 << 0)
  76. #define GCFGC2 0xda
  77. #define GCFGC 0xf0 /* 915+ only */
  78. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  79. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  80. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  81. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  82. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  83. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  84. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  85. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  86. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  87. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  88. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  89. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  90. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  91. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  92. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  93. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  94. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  95. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  96. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  97. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  98. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  99. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  100. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  101. #define LBB 0xf4
  102. #define GDRST 0xc0
  103. #define GDRST_FULL (0<<2)
  104. #define GDRST_RENDER (1<<2)
  105. #define GDRST_MEDIA (3<<2)
  106. /* VGA stuff */
  107. #define VGA_ST01_MDA 0x3ba
  108. #define VGA_ST01_CGA 0x3da
  109. #define VGA_MSR_WRITE 0x3c2
  110. #define VGA_MSR_READ 0x3cc
  111. #define VGA_MSR_MEM_EN (1<<1)
  112. #define VGA_MSR_CGA_MODE (1<<0)
  113. #define VGA_SR_INDEX 0x3c4
  114. #define VGA_SR_DATA 0x3c5
  115. #define VGA_AR_INDEX 0x3c0
  116. #define VGA_AR_VID_EN (1<<5)
  117. #define VGA_AR_DATA_WRITE 0x3c0
  118. #define VGA_AR_DATA_READ 0x3c1
  119. #define VGA_GR_INDEX 0x3ce
  120. #define VGA_GR_DATA 0x3cf
  121. /* GR05 */
  122. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  123. #define VGA_GR_MEM_READ_MODE_PLANE 1
  124. /* GR06 */
  125. #define VGA_GR_MEM_MODE_MASK 0xc
  126. #define VGA_GR_MEM_MODE_SHIFT 2
  127. #define VGA_GR_MEM_A0000_AFFFF 0
  128. #define VGA_GR_MEM_A0000_BFFFF 1
  129. #define VGA_GR_MEM_B0000_B7FFF 2
  130. #define VGA_GR_MEM_B0000_BFFFF 3
  131. #define VGA_DACMASK 0x3c6
  132. #define VGA_DACRX 0x3c7
  133. #define VGA_DACWX 0x3c8
  134. #define VGA_DACDATA 0x3c9
  135. #define VGA_CR_INDEX_MDA 0x3b4
  136. #define VGA_CR_DATA_MDA 0x3b5
  137. #define VGA_CR_INDEX_CGA 0x3d4
  138. #define VGA_CR_DATA_CGA 0x3d5
  139. /*
  140. * Memory interface instructions used by the kernel
  141. */
  142. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  143. #define MI_NOOP MI_INSTR(0, 0)
  144. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  145. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  146. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  147. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  148. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  149. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  150. #define MI_FLUSH MI_INSTR(0x04, 0)
  151. #define MI_READ_FLUSH (1 << 0)
  152. #define MI_EXE_FLUSH (1 << 1)
  153. #define MI_NO_WRITE_FLUSH (1 << 2)
  154. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  155. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  156. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  157. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  158. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  159. #define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
  160. #define MI_OVERLAY_CONTINUE (0x0<<21)
  161. #define MI_OVERLAY_ON (0x1<<21)
  162. #define MI_OVERLAY_OFF (0x2<<21)
  163. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  164. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  165. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  166. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  167. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  168. #define MI_MM_SPACE_GTT (1<<8)
  169. #define MI_MM_SPACE_PHYSICAL (0<<8)
  170. #define MI_SAVE_EXT_STATE_EN (1<<3)
  171. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  172. #define MI_RESTORE_INHIBIT (1<<0)
  173. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  174. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  175. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  176. #define MI_STORE_DWORD_INDEX_SHIFT 2
  177. #define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
  178. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  179. #define MI_BATCH_NON_SECURE (1)
  180. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  181. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  182. /*
  183. * 3D instructions used by the kernel
  184. */
  185. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  186. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  187. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  188. #define SC_UPDATE_SCISSOR (0x1<<1)
  189. #define SC_ENABLE_MASK (0x1<<0)
  190. #define SC_ENABLE (0x1<<0)
  191. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  192. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  193. #define SCI_YMIN_MASK (0xffff<<16)
  194. #define SCI_XMIN_MASK (0xffff<<0)
  195. #define SCI_YMAX_MASK (0xffff<<16)
  196. #define SCI_XMAX_MASK (0xffff<<0)
  197. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  198. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  199. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  200. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  201. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  202. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  203. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  204. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  205. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  206. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  207. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  208. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  209. #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
  210. #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
  211. #define BLT_DEPTH_8 (0<<24)
  212. #define BLT_DEPTH_16_565 (1<<24)
  213. #define BLT_DEPTH_16_1555 (2<<24)
  214. #define BLT_DEPTH_32 (3<<24)
  215. #define BLT_ROP_GXCOPY (0xcc<<16)
  216. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  217. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  218. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  219. #define ASYNC_FLIP (1<<22)
  220. #define DISPLAY_PLANE_A (0<<20)
  221. #define DISPLAY_PLANE_B (1<<20)
  222. #define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
  223. #define PIPE_CONTROL_QW_WRITE (1<<14)
  224. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  225. #define PIPE_CONTROL_WC_FLUSH (1<<12)
  226. #define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
  227. #define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
  228. #define PIPE_CONTROL_ISP_DIS (1<<9)
  229. #define PIPE_CONTROL_NOTIFY (1<<8)
  230. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  231. #define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
  232. /*
  233. * Fence registers
  234. */
  235. #define FENCE_REG_830_0 0x2000
  236. #define FENCE_REG_945_8 0x3000
  237. #define I830_FENCE_START_MASK 0x07f80000
  238. #define I830_FENCE_TILING_Y_SHIFT 12
  239. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  240. #define I830_FENCE_PITCH_SHIFT 4
  241. #define I830_FENCE_REG_VALID (1<<0)
  242. #define I915_FENCE_MAX_PITCH_VAL 4
  243. #define I830_FENCE_MAX_PITCH_VAL 6
  244. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  245. #define I915_FENCE_START_MASK 0x0ff00000
  246. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  247. #define FENCE_REG_965_0 0x03000
  248. #define I965_FENCE_PITCH_SHIFT 2
  249. #define I965_FENCE_TILING_Y_SHIFT 1
  250. #define I965_FENCE_REG_VALID (1<<0)
  251. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  252. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  253. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  254. /*
  255. * Instruction and interrupt control regs
  256. */
  257. #define PGTBL_ER 0x02024
  258. #define PRB0_TAIL 0x02030
  259. #define PRB0_HEAD 0x02034
  260. #define PRB0_START 0x02038
  261. #define PRB0_CTL 0x0203c
  262. #define TAIL_ADDR 0x001FFFF8
  263. #define HEAD_WRAP_COUNT 0xFFE00000
  264. #define HEAD_WRAP_ONE 0x00200000
  265. #define HEAD_ADDR 0x001FFFFC
  266. #define RING_NR_PAGES 0x001FF000
  267. #define RING_REPORT_MASK 0x00000006
  268. #define RING_REPORT_64K 0x00000002
  269. #define RING_REPORT_128K 0x00000004
  270. #define RING_NO_REPORT 0x00000000
  271. #define RING_VALID_MASK 0x00000001
  272. #define RING_VALID 0x00000001
  273. #define RING_INVALID 0x00000000
  274. #define PRB1_TAIL 0x02040 /* 915+ only */
  275. #define PRB1_HEAD 0x02044 /* 915+ only */
  276. #define PRB1_START 0x02048 /* 915+ only */
  277. #define PRB1_CTL 0x0204c /* 915+ only */
  278. #define IPEIR_I965 0x02064
  279. #define IPEHR_I965 0x02068
  280. #define INSTDONE_I965 0x0206c
  281. #define INSTPS 0x02070 /* 965+ only */
  282. #define INSTDONE1 0x0207c /* 965+ only */
  283. #define ACTHD_I965 0x02074
  284. #define HWS_PGA 0x02080
  285. #define HWS_PGA_GEN6 0x04080
  286. #define HWS_ADDRESS_MASK 0xfffff000
  287. #define HWS_START_ADDRESS_SHIFT 4
  288. #define PWRCTXA 0x2088 /* 965GM+ only */
  289. #define PWRCTX_EN (1<<0)
  290. #define IPEIR 0x02088
  291. #define IPEHR 0x0208c
  292. #define INSTDONE 0x02090
  293. #define NOPID 0x02094
  294. #define HWSTAM 0x02098
  295. #define MI_MODE 0x0209c
  296. # define VS_TIMER_DISPATCH (1 << 6)
  297. # define MI_FLUSH_ENABLE (1 << 11)
  298. #define SCPD0 0x0209c /* 915+ only */
  299. #define IER 0x020a0
  300. #define IIR 0x020a4
  301. #define IMR 0x020a8
  302. #define ISR 0x020ac
  303. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  304. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  305. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  306. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  307. #define I915_HWB_OOM_INTERRUPT (1<<13)
  308. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  309. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  310. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  311. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  312. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  313. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  314. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  315. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  316. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  317. #define I915_DEBUG_INTERRUPT (1<<2)
  318. #define I915_USER_INTERRUPT (1<<1)
  319. #define I915_ASLE_INTERRUPT (1<<0)
  320. #define I915_BSD_USER_INTERRUPT (1<<25)
  321. #define EIR 0x020b0
  322. #define EMR 0x020b4
  323. #define ESR 0x020b8
  324. #define GM45_ERROR_PAGE_TABLE (1<<5)
  325. #define GM45_ERROR_MEM_PRIV (1<<4)
  326. #define I915_ERROR_PAGE_TABLE (1<<4)
  327. #define GM45_ERROR_CP_PRIV (1<<3)
  328. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  329. #define I915_ERROR_INSTRUCTION (1<<0)
  330. #define INSTPM 0x020c0
  331. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  332. #define ACTHD 0x020c8
  333. #define FW_BLC 0x020d8
  334. #define FW_BLC2 0x020dc
  335. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  336. #define FW_BLC_SELF_EN_MASK (1<<31)
  337. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  338. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  339. #define MM_BURST_LENGTH 0x00700000
  340. #define MM_FIFO_WATERMARK 0x0001F000
  341. #define LM_BURST_LENGTH 0x00000700
  342. #define LM_FIFO_WATERMARK 0x0000001F
  343. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  344. #define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
  345. /* Make render/texture TLB fetches lower priorty than associated data
  346. * fetches. This is not turned on by default
  347. */
  348. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  349. /* Isoch request wait on GTT enable (Display A/B/C streams).
  350. * Make isoch requests stall on the TLB update. May cause
  351. * display underruns (test mode only)
  352. */
  353. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  354. /* Block grant count for isoch requests when block count is
  355. * set to a finite value.
  356. */
  357. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  358. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  359. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  360. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  361. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  362. /* Enable render writes to complete in C2/C3/C4 power states.
  363. * If this isn't enabled, render writes are prevented in low
  364. * power states. That seems bad to me.
  365. */
  366. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  367. /* This acknowledges an async flip immediately instead
  368. * of waiting for 2TLB fetches.
  369. */
  370. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  371. /* Enables non-sequential data reads through arbiter
  372. */
  373. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  374. /* Disable FSB snooping of cacheable write cycles from binner/render
  375. * command stream
  376. */
  377. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  378. /* Arbiter time slice for non-isoch streams */
  379. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  380. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  381. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  382. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  383. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  384. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  385. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  386. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  387. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  388. /* Low priority grace period page size */
  389. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  390. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  391. /* Disable display A/B trickle feed */
  392. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  393. /* Set display plane priority */
  394. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  395. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  396. #define CACHE_MODE_0 0x02120 /* 915+ only */
  397. #define CM0_MASK_SHIFT 16
  398. #define CM0_IZ_OPT_DISABLE (1<<6)
  399. #define CM0_ZR_OPT_DISABLE (1<<5)
  400. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  401. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  402. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  403. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  404. #define BB_ADDR 0x02140 /* 8 bytes */
  405. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  406. #define ECOSKPD 0x021d0
  407. #define ECO_GATING_CX_ONLY (1<<3)
  408. #define ECO_FLIP_DONE (1<<0)
  409. /* GEN6 interrupt control */
  410. #define GEN6_RENDER_HWSTAM 0x2098
  411. #define GEN6_RENDER_IMR 0x20a8
  412. #define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
  413. #define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
  414. #define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
  415. #define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
  416. #define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
  417. #define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
  418. #define GEN6_RENDER_SYNC_STATUS (1 << 2)
  419. #define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
  420. #define GEN6_RENDER_USER_INTERRUPT (1 << 0)
  421. #define GEN6_BLITTER_HWSTAM 0x22098
  422. #define GEN6_BLITTER_IMR 0x220a8
  423. #define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
  424. #define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
  425. #define GEN6_BLITTER_SYNC_STATUS (1 << 24)
  426. #define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
  427. /*
  428. * BSD (bit stream decoder instruction and interrupt control register defines
  429. * (G4X and Ironlake only)
  430. */
  431. #define BSD_RING_TAIL 0x04030
  432. #define BSD_RING_HEAD 0x04034
  433. #define BSD_RING_START 0x04038
  434. #define BSD_RING_CTL 0x0403c
  435. #define BSD_RING_ACTHD 0x04074
  436. #define BSD_HWS_PGA 0x04080
  437. /*
  438. * Framebuffer compression (915+ only)
  439. */
  440. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  441. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  442. #define FBC_CONTROL 0x03208
  443. #define FBC_CTL_EN (1<<31)
  444. #define FBC_CTL_PERIODIC (1<<30)
  445. #define FBC_CTL_INTERVAL_SHIFT (16)
  446. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  447. #define FBC_CTL_C3_IDLE (1<<13)
  448. #define FBC_CTL_STRIDE_SHIFT (5)
  449. #define FBC_CTL_FENCENO (1<<0)
  450. #define FBC_COMMAND 0x0320c
  451. #define FBC_CMD_COMPRESS (1<<0)
  452. #define FBC_STATUS 0x03210
  453. #define FBC_STAT_COMPRESSING (1<<31)
  454. #define FBC_STAT_COMPRESSED (1<<30)
  455. #define FBC_STAT_MODIFIED (1<<29)
  456. #define FBC_STAT_CURRENT_LINE (1<<0)
  457. #define FBC_CONTROL2 0x03214
  458. #define FBC_CTL_FENCE_DBL (0<<4)
  459. #define FBC_CTL_IDLE_IMM (0<<2)
  460. #define FBC_CTL_IDLE_FULL (1<<2)
  461. #define FBC_CTL_IDLE_LINE (2<<2)
  462. #define FBC_CTL_IDLE_DEBUG (3<<2)
  463. #define FBC_CTL_CPU_FENCE (1<<1)
  464. #define FBC_CTL_PLANEA (0<<0)
  465. #define FBC_CTL_PLANEB (1<<0)
  466. #define FBC_FENCE_OFF 0x0321b
  467. #define FBC_TAG 0x03300
  468. #define FBC_LL_SIZE (1536)
  469. /* Framebuffer compression for GM45+ */
  470. #define DPFC_CB_BASE 0x3200
  471. #define DPFC_CONTROL 0x3208
  472. #define DPFC_CTL_EN (1<<31)
  473. #define DPFC_CTL_PLANEA (0<<30)
  474. #define DPFC_CTL_PLANEB (1<<30)
  475. #define DPFC_CTL_FENCE_EN (1<<29)
  476. #define DPFC_SR_EN (1<<10)
  477. #define DPFC_CTL_LIMIT_1X (0<<6)
  478. #define DPFC_CTL_LIMIT_2X (1<<6)
  479. #define DPFC_CTL_LIMIT_4X (2<<6)
  480. #define DPFC_RECOMP_CTL 0x320c
  481. #define DPFC_RECOMP_STALL_EN (1<<27)
  482. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  483. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  484. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  485. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  486. #define DPFC_STATUS 0x3210
  487. #define DPFC_INVAL_SEG_SHIFT (16)
  488. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  489. #define DPFC_COMP_SEG_SHIFT (0)
  490. #define DPFC_COMP_SEG_MASK (0x000003ff)
  491. #define DPFC_STATUS2 0x3214
  492. #define DPFC_FENCE_YOFF 0x3218
  493. #define DPFC_CHICKEN 0x3224
  494. #define DPFC_HT_MODIFY (1<<31)
  495. /* Framebuffer compression for Ironlake */
  496. #define ILK_DPFC_CB_BASE 0x43200
  497. #define ILK_DPFC_CONTROL 0x43208
  498. /* The bit 28-8 is reserved */
  499. #define DPFC_RESERVED (0x1FFFFF00)
  500. #define ILK_DPFC_RECOMP_CTL 0x4320c
  501. #define ILK_DPFC_STATUS 0x43210
  502. #define ILK_DPFC_FENCE_YOFF 0x43218
  503. #define ILK_DPFC_CHICKEN 0x43224
  504. #define ILK_FBC_RT_BASE 0x2128
  505. #define ILK_FBC_RT_VALID (1<<0)
  506. #define ILK_DISPLAY_CHICKEN1 0x42000
  507. #define ILK_FBCQ_DIS (1<<22)
  508. /*
  509. * GPIO regs
  510. */
  511. #define GPIOA 0x5010
  512. #define GPIOB 0x5014
  513. #define GPIOC 0x5018
  514. #define GPIOD 0x501c
  515. #define GPIOE 0x5020
  516. #define GPIOF 0x5024
  517. #define GPIOG 0x5028
  518. #define GPIOH 0x502c
  519. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  520. # define GPIO_CLOCK_DIR_IN (0 << 1)
  521. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  522. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  523. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  524. # define GPIO_CLOCK_VAL_IN (1 << 4)
  525. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  526. # define GPIO_DATA_DIR_MASK (1 << 8)
  527. # define GPIO_DATA_DIR_IN (0 << 9)
  528. # define GPIO_DATA_DIR_OUT (1 << 9)
  529. # define GPIO_DATA_VAL_MASK (1 << 10)
  530. # define GPIO_DATA_VAL_OUT (1 << 11)
  531. # define GPIO_DATA_VAL_IN (1 << 12)
  532. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  533. #define GMBUS0 0x5100
  534. #define GMBUS1 0x5104
  535. #define GMBUS2 0x5108
  536. #define GMBUS3 0x510c
  537. #define GMBUS4 0x5110
  538. #define GMBUS5 0x5120
  539. /*
  540. * Clock control & power management
  541. */
  542. #define VGA0 0x6000
  543. #define VGA1 0x6004
  544. #define VGA_PD 0x6010
  545. #define VGA0_PD_P2_DIV_4 (1 << 7)
  546. #define VGA0_PD_P1_DIV_2 (1 << 5)
  547. #define VGA0_PD_P1_SHIFT 0
  548. #define VGA0_PD_P1_MASK (0x1f << 0)
  549. #define VGA1_PD_P2_DIV_4 (1 << 15)
  550. #define VGA1_PD_P1_DIV_2 (1 << 13)
  551. #define VGA1_PD_P1_SHIFT 8
  552. #define VGA1_PD_P1_MASK (0x1f << 8)
  553. #define DPLL_A 0x06014
  554. #define DPLL_B 0x06018
  555. #define DPLL_VCO_ENABLE (1 << 31)
  556. #define DPLL_DVO_HIGH_SPEED (1 << 30)
  557. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  558. #define DPLL_VGA_MODE_DIS (1 << 28)
  559. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  560. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  561. #define DPLL_MODE_MASK (3 << 26)
  562. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  563. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  564. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  565. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  566. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  567. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  568. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  569. #define SRX_INDEX 0x3c4
  570. #define SRX_DATA 0x3c5
  571. #define SR01 1
  572. #define SR01_SCREEN_OFF (1<<5)
  573. #define PPCR 0x61204
  574. #define PPCR_ON (1<<0)
  575. #define DVOB 0x61140
  576. #define DVOB_ON (1<<31)
  577. #define DVOC 0x61160
  578. #define DVOC_ON (1<<31)
  579. #define LVDS 0x61180
  580. #define LVDS_ON (1<<31)
  581. #define ADPA 0x61100
  582. #define ADPA_DPMS_MASK (~(3<<10))
  583. #define ADPA_DPMS_ON (0<<10)
  584. #define ADPA_DPMS_SUSPEND (1<<10)
  585. #define ADPA_DPMS_STANDBY (2<<10)
  586. #define ADPA_DPMS_OFF (3<<10)
  587. #define RING_TAIL 0x00
  588. #define TAIL_ADDR 0x001FFFF8
  589. #define RING_HEAD 0x04
  590. #define HEAD_WRAP_COUNT 0xFFE00000
  591. #define HEAD_WRAP_ONE 0x00200000
  592. #define HEAD_ADDR 0x001FFFFC
  593. #define RING_START 0x08
  594. #define START_ADDR 0xFFFFF000
  595. #define RING_LEN 0x0C
  596. #define RING_NR_PAGES 0x001FF000
  597. #define RING_REPORT_MASK 0x00000006
  598. #define RING_REPORT_64K 0x00000002
  599. #define RING_REPORT_128K 0x00000004
  600. #define RING_NO_REPORT 0x00000000
  601. #define RING_VALID_MASK 0x00000001
  602. #define RING_VALID 0x00000001
  603. #define RING_INVALID 0x00000000
  604. /* Scratch pad debug 0 reg:
  605. */
  606. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  607. /*
  608. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  609. * this field (only one bit may be set).
  610. */
  611. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  612. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  613. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  614. /* i830, required in DVO non-gang */
  615. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  616. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  617. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  618. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  619. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  620. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  621. #define PLL_REF_INPUT_MASK (3 << 13)
  622. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  623. /* Ironlake */
  624. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  625. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  626. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  627. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  628. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  629. /*
  630. * Parallel to Serial Load Pulse phase selection.
  631. * Selects the phase for the 10X DPLL clock for the PCIe
  632. * digital display port. The range is 4 to 13; 10 or more
  633. * is just a flip delay. The default is 6
  634. */
  635. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  636. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  637. /*
  638. * SDVO multiplier for 945G/GM. Not used on 965.
  639. */
  640. #define SDVO_MULTIPLIER_MASK 0x000000ff
  641. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  642. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  643. #define DPLL_A_MD 0x0601c /* 965+ only */
  644. /*
  645. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  646. *
  647. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  648. */
  649. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  650. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  651. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  652. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  653. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  654. /*
  655. * SDVO/UDI pixel multiplier.
  656. *
  657. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  658. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  659. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  660. * dummy bytes in the datastream at an increased clock rate, with both sides of
  661. * the link knowing how many bytes are fill.
  662. *
  663. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  664. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  665. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  666. * through an SDVO command.
  667. *
  668. * This register field has values of multiplication factor minus 1, with
  669. * a maximum multiplier of 5 for SDVO.
  670. */
  671. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  672. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  673. /*
  674. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  675. * This best be set to the default value (3) or the CRT won't work. No,
  676. * I don't entirely understand what this does...
  677. */
  678. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  679. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  680. #define DPLL_B_MD 0x06020 /* 965+ only */
  681. #define FPA0 0x06040
  682. #define FPA1 0x06044
  683. #define FPB0 0x06048
  684. #define FPB1 0x0604c
  685. #define FP_N_DIV_MASK 0x003f0000
  686. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  687. #define FP_N_DIV_SHIFT 16
  688. #define FP_M1_DIV_MASK 0x00003f00
  689. #define FP_M1_DIV_SHIFT 8
  690. #define FP_M2_DIV_MASK 0x0000003f
  691. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  692. #define FP_M2_DIV_SHIFT 0
  693. #define DPLL_TEST 0x606c
  694. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  695. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  696. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  697. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  698. #define DPLLB_TEST_N_BYPASS (1 << 19)
  699. #define DPLLB_TEST_M_BYPASS (1 << 18)
  700. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  701. #define DPLLA_TEST_N_BYPASS (1 << 3)
  702. #define DPLLA_TEST_M_BYPASS (1 << 2)
  703. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  704. #define D_STATE 0x6104
  705. #define DSTATE_PLL_D3_OFF (1<<3)
  706. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  707. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  708. #define DSPCLK_GATE_D 0x6200
  709. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  710. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  711. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  712. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  713. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  714. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  715. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  716. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  717. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  718. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  719. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  720. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  721. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  722. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  723. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  724. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  725. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  726. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  727. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  728. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  729. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  730. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  731. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  732. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  733. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  734. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  735. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  736. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  737. /**
  738. * This bit must be set on the 830 to prevent hangs when turning off the
  739. * overlay scaler.
  740. */
  741. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  742. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  743. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  744. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  745. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  746. #define RENCLK_GATE_D1 0x6204
  747. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  748. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  749. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  750. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  751. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  752. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  753. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  754. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  755. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  756. /** This bit must be unset on 855,865 */
  757. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  758. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  759. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  760. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  761. /** This bit must be set on 855,865. */
  762. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  763. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  764. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  765. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  766. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  767. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  768. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  769. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  770. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  771. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  772. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  773. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  774. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  775. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  776. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  777. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  778. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  779. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  780. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  781. /** This bit must always be set on 965G/965GM */
  782. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  783. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  784. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  785. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  786. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  787. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  788. /** This bit must always be set on 965G */
  789. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  790. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  791. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  792. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  793. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  794. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  795. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  796. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  797. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  798. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  799. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  800. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  801. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  802. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  803. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  804. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  805. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  806. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  807. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  808. #define RENCLK_GATE_D2 0x6208
  809. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  810. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  811. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  812. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  813. #define DEUC 0x6214 /* CRL only */
  814. /*
  815. * Palette regs
  816. */
  817. #define PALETTE_A 0x0a000
  818. #define PALETTE_B 0x0a800
  819. /* MCH MMIO space */
  820. /*
  821. * MCHBAR mirror.
  822. *
  823. * This mirrors the MCHBAR MMIO space whose location is determined by
  824. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  825. * every way. It is not accessible from the CP register read instructions.
  826. *
  827. */
  828. #define MCHBAR_MIRROR_BASE 0x10000
  829. /** 915-945 and GM965 MCH register controlling DRAM channel access */
  830. #define DCC 0x10200
  831. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  832. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  833. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  834. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  835. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  836. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  837. /** Pineview MCH register contains DDR3 setting */
  838. #define CSHRDDR3CTL 0x101a8
  839. #define CSHRDDR3CTL_DDR3 (1 << 2)
  840. /** 965 MCH register controlling DRAM channel configuration */
  841. #define C0DRB3 0x10206
  842. #define C1DRB3 0x10606
  843. /* Clocking configuration register */
  844. #define CLKCFG 0x10c00
  845. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  846. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  847. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  848. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  849. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  850. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  851. /* Note, below two are guess */
  852. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  853. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  854. #define CLKCFG_FSB_MASK (7 << 0)
  855. #define CLKCFG_MEM_533 (1 << 4)
  856. #define CLKCFG_MEM_667 (2 << 4)
  857. #define CLKCFG_MEM_800 (3 << 4)
  858. #define CLKCFG_MEM_MASK (7 << 4)
  859. #define TR1 0x11006
  860. #define TSFS 0x11020
  861. #define TSFS_SLOPE_MASK 0x0000ff00
  862. #define TSFS_SLOPE_SHIFT 8
  863. #define TSFS_INTR_MASK 0x000000ff
  864. #define CRSTANDVID 0x11100
  865. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  866. #define PXVFREQ_PX_MASK 0x7f000000
  867. #define PXVFREQ_PX_SHIFT 24
  868. #define VIDFREQ_BASE 0x11110
  869. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  870. #define VIDFREQ2 0x11114
  871. #define VIDFREQ3 0x11118
  872. #define VIDFREQ4 0x1111c
  873. #define VIDFREQ_P0_MASK 0x1f000000
  874. #define VIDFREQ_P0_SHIFT 24
  875. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  876. #define VIDFREQ_P0_CSCLK_SHIFT 20
  877. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  878. #define VIDFREQ_P0_CRCLK_SHIFT 16
  879. #define VIDFREQ_P1_MASK 0x00001f00
  880. #define VIDFREQ_P1_SHIFT 8
  881. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  882. #define VIDFREQ_P1_CSCLK_SHIFT 4
  883. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  884. #define INTTOEXT_BASE_ILK 0x11300
  885. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  886. #define INTTOEXT_MAP3_SHIFT 24
  887. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  888. #define INTTOEXT_MAP2_SHIFT 16
  889. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  890. #define INTTOEXT_MAP1_SHIFT 8
  891. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  892. #define INTTOEXT_MAP0_SHIFT 0
  893. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  894. #define MEMSWCTL 0x11170 /* Ironlake only */
  895. #define MEMCTL_CMD_MASK 0xe000
  896. #define MEMCTL_CMD_SHIFT 13
  897. #define MEMCTL_CMD_RCLK_OFF 0
  898. #define MEMCTL_CMD_RCLK_ON 1
  899. #define MEMCTL_CMD_CHFREQ 2
  900. #define MEMCTL_CMD_CHVID 3
  901. #define MEMCTL_CMD_VMMOFF 4
  902. #define MEMCTL_CMD_VMMON 5
  903. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  904. when command complete */
  905. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  906. #define MEMCTL_FREQ_SHIFT 8
  907. #define MEMCTL_SFCAVM (1<<7)
  908. #define MEMCTL_TGT_VID_MASK 0x007f
  909. #define MEMIHYST 0x1117c
  910. #define MEMINTREN 0x11180 /* 16 bits */
  911. #define MEMINT_RSEXIT_EN (1<<8)
  912. #define MEMINT_CX_SUPR_EN (1<<7)
  913. #define MEMINT_CONT_BUSY_EN (1<<6)
  914. #define MEMINT_AVG_BUSY_EN (1<<5)
  915. #define MEMINT_EVAL_CHG_EN (1<<4)
  916. #define MEMINT_MON_IDLE_EN (1<<3)
  917. #define MEMINT_UP_EVAL_EN (1<<2)
  918. #define MEMINT_DOWN_EVAL_EN (1<<1)
  919. #define MEMINT_SW_CMD_EN (1<<0)
  920. #define MEMINTRSTR 0x11182 /* 16 bits */
  921. #define MEM_RSEXIT_MASK 0xc000
  922. #define MEM_RSEXIT_SHIFT 14
  923. #define MEM_CONT_BUSY_MASK 0x3000
  924. #define MEM_CONT_BUSY_SHIFT 12
  925. #define MEM_AVG_BUSY_MASK 0x0c00
  926. #define MEM_AVG_BUSY_SHIFT 10
  927. #define MEM_EVAL_CHG_MASK 0x0300
  928. #define MEM_EVAL_BUSY_SHIFT 8
  929. #define MEM_MON_IDLE_MASK 0x00c0
  930. #define MEM_MON_IDLE_SHIFT 6
  931. #define MEM_UP_EVAL_MASK 0x0030
  932. #define MEM_UP_EVAL_SHIFT 4
  933. #define MEM_DOWN_EVAL_MASK 0x000c
  934. #define MEM_DOWN_EVAL_SHIFT 2
  935. #define MEM_SW_CMD_MASK 0x0003
  936. #define MEM_INT_STEER_GFX 0
  937. #define MEM_INT_STEER_CMR 1
  938. #define MEM_INT_STEER_SMI 2
  939. #define MEM_INT_STEER_SCI 3
  940. #define MEMINTRSTS 0x11184
  941. #define MEMINT_RSEXIT (1<<7)
  942. #define MEMINT_CONT_BUSY (1<<6)
  943. #define MEMINT_AVG_BUSY (1<<5)
  944. #define MEMINT_EVAL_CHG (1<<4)
  945. #define MEMINT_MON_IDLE (1<<3)
  946. #define MEMINT_UP_EVAL (1<<2)
  947. #define MEMINT_DOWN_EVAL (1<<1)
  948. #define MEMINT_SW_CMD (1<<0)
  949. #define MEMMODECTL 0x11190
  950. #define MEMMODE_BOOST_EN (1<<31)
  951. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  952. #define MEMMODE_BOOST_FREQ_SHIFT 24
  953. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  954. #define MEMMODE_IDLE_MODE_SHIFT 16
  955. #define MEMMODE_IDLE_MODE_EVAL 0
  956. #define MEMMODE_IDLE_MODE_CONT 1
  957. #define MEMMODE_HWIDLE_EN (1<<15)
  958. #define MEMMODE_SWMODE_EN (1<<14)
  959. #define MEMMODE_RCLK_GATE (1<<13)
  960. #define MEMMODE_HW_UPDATE (1<<12)
  961. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  962. #define MEMMODE_FSTART_SHIFT 8
  963. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  964. #define MEMMODE_FMAX_SHIFT 4
  965. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  966. #define RCBMAXAVG 0x1119c
  967. #define MEMSWCTL2 0x1119e /* Cantiga only */
  968. #define SWMEMCMD_RENDER_OFF (0 << 13)
  969. #define SWMEMCMD_RENDER_ON (1 << 13)
  970. #define SWMEMCMD_SWFREQ (2 << 13)
  971. #define SWMEMCMD_TARVID (3 << 13)
  972. #define SWMEMCMD_VRM_OFF (4 << 13)
  973. #define SWMEMCMD_VRM_ON (5 << 13)
  974. #define CMDSTS (1<<12)
  975. #define SFCAVM (1<<11)
  976. #define SWFREQ_MASK 0x0380 /* P0-7 */
  977. #define SWFREQ_SHIFT 7
  978. #define TARVID_MASK 0x001f
  979. #define MEMSTAT_CTG 0x111a0
  980. #define RCBMINAVG 0x111a0
  981. #define RCUPEI 0x111b0
  982. #define RCDNEI 0x111b4
  983. #define MCHBAR_RENDER_STANDBY 0x111b8
  984. #define RCX_SW_EXIT (1<<23)
  985. #define RSX_STATUS_MASK 0x00700000
  986. #define VIDCTL 0x111c0
  987. #define VIDSTS 0x111c8
  988. #define VIDSTART 0x111cc /* 8 bits */
  989. #define MEMSTAT_ILK 0x111f8
  990. #define MEMSTAT_VID_MASK 0x7f00
  991. #define MEMSTAT_VID_SHIFT 8
  992. #define MEMSTAT_PSTATE_MASK 0x00f8
  993. #define MEMSTAT_PSTATE_SHIFT 3
  994. #define MEMSTAT_MON_ACTV (1<<2)
  995. #define MEMSTAT_SRC_CTL_MASK 0x0003
  996. #define MEMSTAT_SRC_CTL_CORE 0
  997. #define MEMSTAT_SRC_CTL_TRB 1
  998. #define MEMSTAT_SRC_CTL_THM 2
  999. #define MEMSTAT_SRC_CTL_STDBY 3
  1000. #define RCPREVBSYTUPAVG 0x113b8
  1001. #define RCPREVBSYTDNAVG 0x113bc
  1002. #define SDEW 0x1124c
  1003. #define CSIEW0 0x11250
  1004. #define CSIEW1 0x11254
  1005. #define CSIEW2 0x11258
  1006. #define PEW 0x1125c
  1007. #define DEW 0x11270
  1008. #define MCHAFE 0x112c0
  1009. #define CSIEC 0x112e0
  1010. #define DMIEC 0x112e4
  1011. #define DDREC 0x112e8
  1012. #define PEG0EC 0x112ec
  1013. #define PEG1EC 0x112f0
  1014. #define GFXEC 0x112f4
  1015. #define RPPREVBSYTUPAVG 0x113b8
  1016. #define RPPREVBSYTDNAVG 0x113bc
  1017. #define ECR 0x11600
  1018. #define ECR_GPFE (1<<31)
  1019. #define ECR_IMONE (1<<30)
  1020. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  1021. #define OGW0 0x11608
  1022. #define OGW1 0x1160c
  1023. #define EG0 0x11610
  1024. #define EG1 0x11614
  1025. #define EG2 0x11618
  1026. #define EG3 0x1161c
  1027. #define EG4 0x11620
  1028. #define EG5 0x11624
  1029. #define EG6 0x11628
  1030. #define EG7 0x1162c
  1031. #define PXW 0x11664
  1032. #define PXWL 0x11680
  1033. #define LCFUSE02 0x116c0
  1034. #define LCFUSE_HIV_MASK 0x000000ff
  1035. #define CSIPLL0 0x12c10
  1036. #define DDRMPLL1 0X12c20
  1037. #define PEG_BAND_GAP_DATA 0x14d68
  1038. /*
  1039. * Logical Context regs
  1040. */
  1041. #define CCID 0x2180
  1042. #define CCID_EN (1<<0)
  1043. /*
  1044. * Overlay regs
  1045. */
  1046. #define OVADD 0x30000
  1047. #define DOVSTA 0x30008
  1048. #define OC_BUF (0x3<<20)
  1049. #define OGAMC5 0x30010
  1050. #define OGAMC4 0x30014
  1051. #define OGAMC3 0x30018
  1052. #define OGAMC2 0x3001c
  1053. #define OGAMC1 0x30020
  1054. #define OGAMC0 0x30024
  1055. /*
  1056. * Display engine regs
  1057. */
  1058. /* Pipe A timing regs */
  1059. #define HTOTAL_A 0x60000
  1060. #define HBLANK_A 0x60004
  1061. #define HSYNC_A 0x60008
  1062. #define VTOTAL_A 0x6000c
  1063. #define VBLANK_A 0x60010
  1064. #define VSYNC_A 0x60014
  1065. #define PIPEASRC 0x6001c
  1066. #define BCLRPAT_A 0x60020
  1067. /* Pipe B timing regs */
  1068. #define HTOTAL_B 0x61000
  1069. #define HBLANK_B 0x61004
  1070. #define HSYNC_B 0x61008
  1071. #define VTOTAL_B 0x6100c
  1072. #define VBLANK_B 0x61010
  1073. #define VSYNC_B 0x61014
  1074. #define PIPEBSRC 0x6101c
  1075. #define BCLRPAT_B 0x61020
  1076. /* VGA port control */
  1077. #define ADPA 0x61100
  1078. #define ADPA_DAC_ENABLE (1<<31)
  1079. #define ADPA_DAC_DISABLE 0
  1080. #define ADPA_PIPE_SELECT_MASK (1<<30)
  1081. #define ADPA_PIPE_A_SELECT 0
  1082. #define ADPA_PIPE_B_SELECT (1<<30)
  1083. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  1084. #define ADPA_SETS_HVPOLARITY 0
  1085. #define ADPA_VSYNC_CNTL_DISABLE (1<<11)
  1086. #define ADPA_VSYNC_CNTL_ENABLE 0
  1087. #define ADPA_HSYNC_CNTL_DISABLE (1<<10)
  1088. #define ADPA_HSYNC_CNTL_ENABLE 0
  1089. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  1090. #define ADPA_VSYNC_ACTIVE_LOW 0
  1091. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  1092. #define ADPA_HSYNC_ACTIVE_LOW 0
  1093. #define ADPA_DPMS_MASK (~(3<<10))
  1094. #define ADPA_DPMS_ON (0<<10)
  1095. #define ADPA_DPMS_SUSPEND (1<<10)
  1096. #define ADPA_DPMS_STANDBY (2<<10)
  1097. #define ADPA_DPMS_OFF (3<<10)
  1098. /* Hotplug control (945+ only) */
  1099. #define PORT_HOTPLUG_EN 0x61110
  1100. #define HDMIB_HOTPLUG_INT_EN (1 << 29)
  1101. #define DPB_HOTPLUG_INT_EN (1 << 29)
  1102. #define HDMIC_HOTPLUG_INT_EN (1 << 28)
  1103. #define DPC_HOTPLUG_INT_EN (1 << 28)
  1104. #define HDMID_HOTPLUG_INT_EN (1 << 27)
  1105. #define DPD_HOTPLUG_INT_EN (1 << 27)
  1106. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  1107. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  1108. #define TV_HOTPLUG_INT_EN (1 << 18)
  1109. #define CRT_HOTPLUG_INT_EN (1 << 9)
  1110. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  1111. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  1112. /* must use period 64 on GM45 according to docs */
  1113. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  1114. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  1115. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  1116. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  1117. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  1118. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  1119. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  1120. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  1121. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  1122. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  1123. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  1124. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  1125. #define PORT_HOTPLUG_STAT 0x61114
  1126. #define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
  1127. #define DPB_HOTPLUG_INT_STATUS (1 << 29)
  1128. #define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
  1129. #define DPC_HOTPLUG_INT_STATUS (1 << 28)
  1130. #define HDMID_HOTPLUG_INT_STATUS (1 << 27)
  1131. #define DPD_HOTPLUG_INT_STATUS (1 << 27)
  1132. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  1133. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  1134. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  1135. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  1136. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  1137. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  1138. #define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
  1139. #define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
  1140. /* SDVO port control */
  1141. #define SDVOB 0x61140
  1142. #define SDVOC 0x61160
  1143. #define SDVO_ENABLE (1 << 31)
  1144. #define SDVO_PIPE_B_SELECT (1 << 30)
  1145. #define SDVO_STALL_SELECT (1 << 29)
  1146. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  1147. /**
  1148. * 915G/GM SDVO pixel multiplier.
  1149. *
  1150. * Programmed value is multiplier - 1, up to 5x.
  1151. *
  1152. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  1153. */
  1154. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  1155. #define SDVO_PORT_MULTIPLY_SHIFT 23
  1156. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  1157. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  1158. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  1159. #define SDVOC_GANG_MODE (1 << 16)
  1160. #define SDVO_ENCODING_SDVO (0x0 << 10)
  1161. #define SDVO_ENCODING_HDMI (0x2 << 10)
  1162. /** Requird for HDMI operation */
  1163. #define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
  1164. #define SDVO_BORDER_ENABLE (1 << 7)
  1165. #define SDVO_AUDIO_ENABLE (1 << 6)
  1166. /** New with 965, default is to be set */
  1167. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1168. /** New with 965, default is to be set */
  1169. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1170. #define SDVOB_PCIE_CONCURRENCY (1 << 3)
  1171. #define SDVO_DETECTED (1 << 2)
  1172. /* Bits to be preserved when writing */
  1173. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
  1174. #define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
  1175. /* DVO port control */
  1176. #define DVOA 0x61120
  1177. #define DVOB 0x61140
  1178. #define DVOC 0x61160
  1179. #define DVO_ENABLE (1 << 31)
  1180. #define DVO_PIPE_B_SELECT (1 << 30)
  1181. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  1182. #define DVO_PIPE_STALL (1 << 28)
  1183. #define DVO_PIPE_STALL_TV (2 << 28)
  1184. #define DVO_PIPE_STALL_MASK (3 << 28)
  1185. #define DVO_USE_VGA_SYNC (1 << 15)
  1186. #define DVO_DATA_ORDER_I740 (0 << 14)
  1187. #define DVO_DATA_ORDER_FP (1 << 14)
  1188. #define DVO_VSYNC_DISABLE (1 << 11)
  1189. #define DVO_HSYNC_DISABLE (1 << 10)
  1190. #define DVO_VSYNC_TRISTATE (1 << 9)
  1191. #define DVO_HSYNC_TRISTATE (1 << 8)
  1192. #define DVO_BORDER_ENABLE (1 << 7)
  1193. #define DVO_DATA_ORDER_GBRG (1 << 6)
  1194. #define DVO_DATA_ORDER_RGGB (0 << 6)
  1195. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  1196. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  1197. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  1198. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  1199. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  1200. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  1201. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  1202. #define DVO_PRESERVE_MASK (0x7<<24)
  1203. #define DVOA_SRCDIM 0x61124
  1204. #define DVOB_SRCDIM 0x61144
  1205. #define DVOC_SRCDIM 0x61164
  1206. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  1207. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  1208. /* LVDS port control */
  1209. #define LVDS 0x61180
  1210. /*
  1211. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  1212. * the DPLL semantics change when the LVDS is assigned to that pipe.
  1213. */
  1214. #define LVDS_PORT_EN (1 << 31)
  1215. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  1216. #define LVDS_PIPEB_SELECT (1 << 30)
  1217. /* LVDS dithering flag on 965/g4x platform */
  1218. #define LVDS_ENABLE_DITHER (1 << 25)
  1219. /* Enable border for unscaled (or aspect-scaled) display */
  1220. #define LVDS_BORDER_ENABLE (1 << 15)
  1221. /*
  1222. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  1223. * pixel.
  1224. */
  1225. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  1226. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  1227. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  1228. /*
  1229. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  1230. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  1231. * on.
  1232. */
  1233. #define LVDS_A3_POWER_MASK (3 << 6)
  1234. #define LVDS_A3_POWER_DOWN (0 << 6)
  1235. #define LVDS_A3_POWER_UP (3 << 6)
  1236. /*
  1237. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  1238. * is set.
  1239. */
  1240. #define LVDS_CLKB_POWER_MASK (3 << 4)
  1241. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  1242. #define LVDS_CLKB_POWER_UP (3 << 4)
  1243. /*
  1244. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  1245. * setting for whether we are in dual-channel mode. The B3 pair will
  1246. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  1247. */
  1248. #define LVDS_B0B3_POWER_MASK (3 << 2)
  1249. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  1250. #define LVDS_B0B3_POWER_UP (3 << 2)
  1251. /* Panel power sequencing */
  1252. #define PP_STATUS 0x61200
  1253. #define PP_ON (1 << 31)
  1254. /*
  1255. * Indicates that all dependencies of the panel are on:
  1256. *
  1257. * - PLL enabled
  1258. * - pipe enabled
  1259. * - LVDS/DVOB/DVOC on
  1260. */
  1261. #define PP_READY (1 << 30)
  1262. #define PP_SEQUENCE_NONE (0 << 28)
  1263. #define PP_SEQUENCE_ON (1 << 28)
  1264. #define PP_SEQUENCE_OFF (2 << 28)
  1265. #define PP_SEQUENCE_MASK 0x30000000
  1266. #define PP_CONTROL 0x61204
  1267. #define POWER_TARGET_ON (1 << 0)
  1268. #define PP_ON_DELAYS 0x61208
  1269. #define PP_OFF_DELAYS 0x6120c
  1270. #define PP_DIVISOR 0x61210
  1271. /* Panel fitting */
  1272. #define PFIT_CONTROL 0x61230
  1273. #define PFIT_ENABLE (1 << 31)
  1274. #define PFIT_PIPE_MASK (3 << 29)
  1275. #define PFIT_PIPE_SHIFT 29
  1276. #define VERT_INTERP_DISABLE (0 << 10)
  1277. #define VERT_INTERP_BILINEAR (1 << 10)
  1278. #define VERT_INTERP_MASK (3 << 10)
  1279. #define VERT_AUTO_SCALE (1 << 9)
  1280. #define HORIZ_INTERP_DISABLE (0 << 6)
  1281. #define HORIZ_INTERP_BILINEAR (1 << 6)
  1282. #define HORIZ_INTERP_MASK (3 << 6)
  1283. #define HORIZ_AUTO_SCALE (1 << 5)
  1284. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  1285. #define PFIT_FILTER_FUZZY (0 << 24)
  1286. #define PFIT_SCALING_AUTO (0 << 26)
  1287. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  1288. #define PFIT_SCALING_PILLAR (2 << 26)
  1289. #define PFIT_SCALING_LETTER (3 << 26)
  1290. #define PFIT_PGM_RATIOS 0x61234
  1291. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1292. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1293. /* Pre-965 */
  1294. #define PFIT_VERT_SCALE_SHIFT 20
  1295. #define PFIT_VERT_SCALE_MASK 0xfff00000
  1296. #define PFIT_HORIZ_SCALE_SHIFT 4
  1297. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  1298. /* 965+ */
  1299. #define PFIT_VERT_SCALE_SHIFT_965 16
  1300. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  1301. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  1302. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  1303. #define PFIT_AUTO_RATIOS 0x61238
  1304. /* Backlight control */
  1305. #define BLC_PWM_CTL 0x61254
  1306. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  1307. #define BLC_PWM_CTL2 0x61250 /* 965+ only */
  1308. #define BLM_COMBINATION_MODE (1 << 30)
  1309. /*
  1310. * This is the most significant 15 bits of the number of backlight cycles in a
  1311. * complete cycle of the modulated backlight control.
  1312. *
  1313. * The actual value is this field multiplied by two.
  1314. */
  1315. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  1316. #define BLM_LEGACY_MODE (1 << 16)
  1317. /*
  1318. * This is the number of cycles out of the backlight modulation cycle for which
  1319. * the backlight is on.
  1320. *
  1321. * This field must be no greater than the number of cycles in the complete
  1322. * backlight modulation cycle.
  1323. */
  1324. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  1325. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  1326. #define BLC_HIST_CTL 0x61260
  1327. /* TV port control */
  1328. #define TV_CTL 0x68000
  1329. /** Enables the TV encoder */
  1330. # define TV_ENC_ENABLE (1 << 31)
  1331. /** Sources the TV encoder input from pipe B instead of A. */
  1332. # define TV_ENC_PIPEB_SELECT (1 << 30)
  1333. /** Outputs composite video (DAC A only) */
  1334. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  1335. /** Outputs SVideo video (DAC B/C) */
  1336. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  1337. /** Outputs Component video (DAC A/B/C) */
  1338. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  1339. /** Outputs Composite and SVideo (DAC A/B/C) */
  1340. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  1341. # define TV_TRILEVEL_SYNC (1 << 21)
  1342. /** Enables slow sync generation (945GM only) */
  1343. # define TV_SLOW_SYNC (1 << 20)
  1344. /** Selects 4x oversampling for 480i and 576p */
  1345. # define TV_OVERSAMPLE_4X (0 << 18)
  1346. /** Selects 2x oversampling for 720p and 1080i */
  1347. # define TV_OVERSAMPLE_2X (1 << 18)
  1348. /** Selects no oversampling for 1080p */
  1349. # define TV_OVERSAMPLE_NONE (2 << 18)
  1350. /** Selects 8x oversampling */
  1351. # define TV_OVERSAMPLE_8X (3 << 18)
  1352. /** Selects progressive mode rather than interlaced */
  1353. # define TV_PROGRESSIVE (1 << 17)
  1354. /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  1355. # define TV_PAL_BURST (1 << 16)
  1356. /** Field for setting delay of Y compared to C */
  1357. # define TV_YC_SKEW_MASK (7 << 12)
  1358. /** Enables a fix for 480p/576p standard definition modes on the 915GM only */
  1359. # define TV_ENC_SDP_FIX (1 << 11)
  1360. /**
  1361. * Enables a fix for the 915GM only.
  1362. *
  1363. * Not sure what it does.
  1364. */
  1365. # define TV_ENC_C0_FIX (1 << 10)
  1366. /** Bits that must be preserved by software */
  1367. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  1368. # define TV_FUSE_STATE_MASK (3 << 4)
  1369. /** Read-only state that reports all features enabled */
  1370. # define TV_FUSE_STATE_ENABLED (0 << 4)
  1371. /** Read-only state that reports that Macrovision is disabled in hardware*/
  1372. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  1373. /** Read-only state that reports that TV-out is disabled in hardware. */
  1374. # define TV_FUSE_STATE_DISABLED (2 << 4)
  1375. /** Normal operation */
  1376. # define TV_TEST_MODE_NORMAL (0 << 0)
  1377. /** Encoder test pattern 1 - combo pattern */
  1378. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  1379. /** Encoder test pattern 2 - full screen vertical 75% color bars */
  1380. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  1381. /** Encoder test pattern 3 - full screen horizontal 75% color bars */
  1382. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  1383. /** Encoder test pattern 4 - random noise */
  1384. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  1385. /** Encoder test pattern 5 - linear color ramps */
  1386. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  1387. /**
  1388. * This test mode forces the DACs to 50% of full output.
  1389. *
  1390. * This is used for load detection in combination with TVDAC_SENSE_MASK
  1391. */
  1392. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  1393. # define TV_TEST_MODE_MASK (7 << 0)
  1394. #define TV_DAC 0x68004
  1395. /**
  1396. * Reports that DAC state change logic has reported change (RO).
  1397. *
  1398. * This gets cleared when TV_DAC_STATE_EN is cleared
  1399. */
  1400. # define TVDAC_STATE_CHG (1 << 31)
  1401. # define TVDAC_SENSE_MASK (7 << 28)
  1402. /** Reports that DAC A voltage is above the detect threshold */
  1403. # define TVDAC_A_SENSE (1 << 30)
  1404. /** Reports that DAC B voltage is above the detect threshold */
  1405. # define TVDAC_B_SENSE (1 << 29)
  1406. /** Reports that DAC C voltage is above the detect threshold */
  1407. # define TVDAC_C_SENSE (1 << 28)
  1408. /**
  1409. * Enables DAC state detection logic, for load-based TV detection.
  1410. *
  1411. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  1412. * to off, for load detection to work.
  1413. */
  1414. # define TVDAC_STATE_CHG_EN (1 << 27)
  1415. /** Sets the DAC A sense value to high */
  1416. # define TVDAC_A_SENSE_CTL (1 << 26)
  1417. /** Sets the DAC B sense value to high */
  1418. # define TVDAC_B_SENSE_CTL (1 << 25)
  1419. /** Sets the DAC C sense value to high */
  1420. # define TVDAC_C_SENSE_CTL (1 << 24)
  1421. /** Overrides the ENC_ENABLE and DAC voltage levels */
  1422. # define DAC_CTL_OVERRIDE (1 << 7)
  1423. /** Sets the slew rate. Must be preserved in software */
  1424. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  1425. # define DAC_A_1_3_V (0 << 4)
  1426. # define DAC_A_1_1_V (1 << 4)
  1427. # define DAC_A_0_7_V (2 << 4)
  1428. # define DAC_A_MASK (3 << 4)
  1429. # define DAC_B_1_3_V (0 << 2)
  1430. # define DAC_B_1_1_V (1 << 2)
  1431. # define DAC_B_0_7_V (2 << 2)
  1432. # define DAC_B_MASK (3 << 2)
  1433. # define DAC_C_1_3_V (0 << 0)
  1434. # define DAC_C_1_1_V (1 << 0)
  1435. # define DAC_C_0_7_V (2 << 0)
  1436. # define DAC_C_MASK (3 << 0)
  1437. /**
  1438. * CSC coefficients are stored in a floating point format with 9 bits of
  1439. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  1440. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  1441. * -1 (0x3) being the only legal negative value.
  1442. */
  1443. #define TV_CSC_Y 0x68010
  1444. # define TV_RY_MASK 0x07ff0000
  1445. # define TV_RY_SHIFT 16
  1446. # define TV_GY_MASK 0x00000fff
  1447. # define TV_GY_SHIFT 0
  1448. #define TV_CSC_Y2 0x68014
  1449. # define TV_BY_MASK 0x07ff0000
  1450. # define TV_BY_SHIFT 16
  1451. /**
  1452. * Y attenuation for component video.
  1453. *
  1454. * Stored in 1.9 fixed point.
  1455. */
  1456. # define TV_AY_MASK 0x000003ff
  1457. # define TV_AY_SHIFT 0
  1458. #define TV_CSC_U 0x68018
  1459. # define TV_RU_MASK 0x07ff0000
  1460. # define TV_RU_SHIFT 16
  1461. # define TV_GU_MASK 0x000007ff
  1462. # define TV_GU_SHIFT 0
  1463. #define TV_CSC_U2 0x6801c
  1464. # define TV_BU_MASK 0x07ff0000
  1465. # define TV_BU_SHIFT 16
  1466. /**
  1467. * U attenuation for component video.
  1468. *
  1469. * Stored in 1.9 fixed point.
  1470. */
  1471. # define TV_AU_MASK 0x000003ff
  1472. # define TV_AU_SHIFT 0
  1473. #define TV_CSC_V 0x68020
  1474. # define TV_RV_MASK 0x0fff0000
  1475. # define TV_RV_SHIFT 16
  1476. # define TV_GV_MASK 0x000007ff
  1477. # define TV_GV_SHIFT 0
  1478. #define TV_CSC_V2 0x68024
  1479. # define TV_BV_MASK 0x07ff0000
  1480. # define TV_BV_SHIFT 16
  1481. /**
  1482. * V attenuation for component video.
  1483. *
  1484. * Stored in 1.9 fixed point.
  1485. */
  1486. # define TV_AV_MASK 0x000007ff
  1487. # define TV_AV_SHIFT 0
  1488. #define TV_CLR_KNOBS 0x68028
  1489. /** 2s-complement brightness adjustment */
  1490. # define TV_BRIGHTNESS_MASK 0xff000000
  1491. # define TV_BRIGHTNESS_SHIFT 24
  1492. /** Contrast adjustment, as a 2.6 unsigned floating point number */
  1493. # define TV_CONTRAST_MASK 0x00ff0000
  1494. # define TV_CONTRAST_SHIFT 16
  1495. /** Saturation adjustment, as a 2.6 unsigned floating point number */
  1496. # define TV_SATURATION_MASK 0x0000ff00
  1497. # define TV_SATURATION_SHIFT 8
  1498. /** Hue adjustment, as an integer phase angle in degrees */
  1499. # define TV_HUE_MASK 0x000000ff
  1500. # define TV_HUE_SHIFT 0
  1501. #define TV_CLR_LEVEL 0x6802c
  1502. /** Controls the DAC level for black */
  1503. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  1504. # define TV_BLACK_LEVEL_SHIFT 16
  1505. /** Controls the DAC level for blanking */
  1506. # define TV_BLANK_LEVEL_MASK 0x000001ff
  1507. # define TV_BLANK_LEVEL_SHIFT 0
  1508. #define TV_H_CTL_1 0x68030
  1509. /** Number of pixels in the hsync. */
  1510. # define TV_HSYNC_END_MASK 0x1fff0000
  1511. # define TV_HSYNC_END_SHIFT 16
  1512. /** Total number of pixels minus one in the line (display and blanking). */
  1513. # define TV_HTOTAL_MASK 0x00001fff
  1514. # define TV_HTOTAL_SHIFT 0
  1515. #define TV_H_CTL_2 0x68034
  1516. /** Enables the colorburst (needed for non-component color) */
  1517. # define TV_BURST_ENA (1 << 31)
  1518. /** Offset of the colorburst from the start of hsync, in pixels minus one. */
  1519. # define TV_HBURST_START_SHIFT 16
  1520. # define TV_HBURST_START_MASK 0x1fff0000
  1521. /** Length of the colorburst */
  1522. # define TV_HBURST_LEN_SHIFT 0
  1523. # define TV_HBURST_LEN_MASK 0x0001fff
  1524. #define TV_H_CTL_3 0x68038
  1525. /** End of hblank, measured in pixels minus one from start of hsync */
  1526. # define TV_HBLANK_END_SHIFT 16
  1527. # define TV_HBLANK_END_MASK 0x1fff0000
  1528. /** Start of hblank, measured in pixels minus one from start of hsync */
  1529. # define TV_HBLANK_START_SHIFT 0
  1530. # define TV_HBLANK_START_MASK 0x0001fff
  1531. #define TV_V_CTL_1 0x6803c
  1532. /** XXX */
  1533. # define TV_NBR_END_SHIFT 16
  1534. # define TV_NBR_END_MASK 0x07ff0000
  1535. /** XXX */
  1536. # define TV_VI_END_F1_SHIFT 8
  1537. # define TV_VI_END_F1_MASK 0x00003f00
  1538. /** XXX */
  1539. # define TV_VI_END_F2_SHIFT 0
  1540. # define TV_VI_END_F2_MASK 0x0000003f
  1541. #define TV_V_CTL_2 0x68040
  1542. /** Length of vsync, in half lines */
  1543. # define TV_VSYNC_LEN_MASK 0x07ff0000
  1544. # define TV_VSYNC_LEN_SHIFT 16
  1545. /** Offset of the start of vsync in field 1, measured in one less than the
  1546. * number of half lines.
  1547. */
  1548. # define TV_VSYNC_START_F1_MASK 0x00007f00
  1549. # define TV_VSYNC_START_F1_SHIFT 8
  1550. /**
  1551. * Offset of the start of vsync in field 2, measured in one less than the
  1552. * number of half lines.
  1553. */
  1554. # define TV_VSYNC_START_F2_MASK 0x0000007f
  1555. # define TV_VSYNC_START_F2_SHIFT 0
  1556. #define TV_V_CTL_3 0x68044
  1557. /** Enables generation of the equalization signal */
  1558. # define TV_EQUAL_ENA (1 << 31)
  1559. /** Length of vsync, in half lines */
  1560. # define TV_VEQ_LEN_MASK 0x007f0000
  1561. # define TV_VEQ_LEN_SHIFT 16
  1562. /** Offset of the start of equalization in field 1, measured in one less than
  1563. * the number of half lines.
  1564. */
  1565. # define TV_VEQ_START_F1_MASK 0x0007f00
  1566. # define TV_VEQ_START_F1_SHIFT 8
  1567. /**
  1568. * Offset of the start of equalization in field 2, measured in one less than
  1569. * the number of half lines.
  1570. */
  1571. # define TV_VEQ_START_F2_MASK 0x000007f
  1572. # define TV_VEQ_START_F2_SHIFT 0
  1573. #define TV_V_CTL_4 0x68048
  1574. /**
  1575. * Offset to start of vertical colorburst, measured in one less than the
  1576. * number of lines from vertical start.
  1577. */
  1578. # define TV_VBURST_START_F1_MASK 0x003f0000
  1579. # define TV_VBURST_START_F1_SHIFT 16
  1580. /**
  1581. * Offset to the end of vertical colorburst, measured in one less than the
  1582. * number of lines from the start of NBR.
  1583. */
  1584. # define TV_VBURST_END_F1_MASK 0x000000ff
  1585. # define TV_VBURST_END_F1_SHIFT 0
  1586. #define TV_V_CTL_5 0x6804c
  1587. /**
  1588. * Offset to start of vertical colorburst, measured in one less than the
  1589. * number of lines from vertical start.
  1590. */
  1591. # define TV_VBURST_START_F2_MASK 0x003f0000
  1592. # define TV_VBURST_START_F2_SHIFT 16
  1593. /**
  1594. * Offset to the end of vertical colorburst, measured in one less than the
  1595. * number of lines from the start of NBR.
  1596. */
  1597. # define TV_VBURST_END_F2_MASK 0x000000ff
  1598. # define TV_VBURST_END_F2_SHIFT 0
  1599. #define TV_V_CTL_6 0x68050
  1600. /**
  1601. * Offset to start of vertical colorburst, measured in one less than the
  1602. * number of lines from vertical start.
  1603. */
  1604. # define TV_VBURST_START_F3_MASK 0x003f0000
  1605. # define TV_VBURST_START_F3_SHIFT 16
  1606. /**
  1607. * Offset to the end of vertical colorburst, measured in one less than the
  1608. * number of lines from the start of NBR.
  1609. */
  1610. # define TV_VBURST_END_F3_MASK 0x000000ff
  1611. # define TV_VBURST_END_F3_SHIFT 0
  1612. #define TV_V_CTL_7 0x68054
  1613. /**
  1614. * Offset to start of vertical colorburst, measured in one less than the
  1615. * number of lines from vertical start.
  1616. */
  1617. # define TV_VBURST_START_F4_MASK 0x003f0000
  1618. # define TV_VBURST_START_F4_SHIFT 16
  1619. /**
  1620. * Offset to the end of vertical colorburst, measured in one less than the
  1621. * number of lines from the start of NBR.
  1622. */
  1623. # define TV_VBURST_END_F4_MASK 0x000000ff
  1624. # define TV_VBURST_END_F4_SHIFT 0
  1625. #define TV_SC_CTL_1 0x68060
  1626. /** Turns on the first subcarrier phase generation DDA */
  1627. # define TV_SC_DDA1_EN (1 << 31)
  1628. /** Turns on the first subcarrier phase generation DDA */
  1629. # define TV_SC_DDA2_EN (1 << 30)
  1630. /** Turns on the first subcarrier phase generation DDA */
  1631. # define TV_SC_DDA3_EN (1 << 29)
  1632. /** Sets the subcarrier DDA to reset frequency every other field */
  1633. # define TV_SC_RESET_EVERY_2 (0 << 24)
  1634. /** Sets the subcarrier DDA to reset frequency every fourth field */
  1635. # define TV_SC_RESET_EVERY_4 (1 << 24)
  1636. /** Sets the subcarrier DDA to reset frequency every eighth field */
  1637. # define TV_SC_RESET_EVERY_8 (2 << 24)
  1638. /** Sets the subcarrier DDA to never reset the frequency */
  1639. # define TV_SC_RESET_NEVER (3 << 24)
  1640. /** Sets the peak amplitude of the colorburst.*/
  1641. # define TV_BURST_LEVEL_MASK 0x00ff0000
  1642. # define TV_BURST_LEVEL_SHIFT 16
  1643. /** Sets the increment of the first subcarrier phase generation DDA */
  1644. # define TV_SCDDA1_INC_MASK 0x00000fff
  1645. # define TV_SCDDA1_INC_SHIFT 0
  1646. #define TV_SC_CTL_2 0x68064
  1647. /** Sets the rollover for the second subcarrier phase generation DDA */
  1648. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  1649. # define TV_SCDDA2_SIZE_SHIFT 16
  1650. /** Sets the increent of the second subcarrier phase generation DDA */
  1651. # define TV_SCDDA2_INC_MASK 0x00007fff
  1652. # define TV_SCDDA2_INC_SHIFT 0
  1653. #define TV_SC_CTL_3 0x68068
  1654. /** Sets the rollover for the third subcarrier phase generation DDA */
  1655. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  1656. # define TV_SCDDA3_SIZE_SHIFT 16
  1657. /** Sets the increent of the third subcarrier phase generation DDA */
  1658. # define TV_SCDDA3_INC_MASK 0x00007fff
  1659. # define TV_SCDDA3_INC_SHIFT 0
  1660. #define TV_WIN_POS 0x68070
  1661. /** X coordinate of the display from the start of horizontal active */
  1662. # define TV_XPOS_MASK 0x1fff0000
  1663. # define TV_XPOS_SHIFT 16
  1664. /** Y coordinate of the display from the start of vertical active (NBR) */
  1665. # define TV_YPOS_MASK 0x00000fff
  1666. # define TV_YPOS_SHIFT 0
  1667. #define TV_WIN_SIZE 0x68074
  1668. /** Horizontal size of the display window, measured in pixels*/
  1669. # define TV_XSIZE_MASK 0x1fff0000
  1670. # define TV_XSIZE_SHIFT 16
  1671. /**
  1672. * Vertical size of the display window, measured in pixels.
  1673. *
  1674. * Must be even for interlaced modes.
  1675. */
  1676. # define TV_YSIZE_MASK 0x00000fff
  1677. # define TV_YSIZE_SHIFT 0
  1678. #define TV_FILTER_CTL_1 0x68080
  1679. /**
  1680. * Enables automatic scaling calculation.
  1681. *
  1682. * If set, the rest of the registers are ignored, and the calculated values can
  1683. * be read back from the register.
  1684. */
  1685. # define TV_AUTO_SCALE (1 << 31)
  1686. /**
  1687. * Disables the vertical filter.
  1688. *
  1689. * This is required on modes more than 1024 pixels wide */
  1690. # define TV_V_FILTER_BYPASS (1 << 29)
  1691. /** Enables adaptive vertical filtering */
  1692. # define TV_VADAPT (1 << 28)
  1693. # define TV_VADAPT_MODE_MASK (3 << 26)
  1694. /** Selects the least adaptive vertical filtering mode */
  1695. # define TV_VADAPT_MODE_LEAST (0 << 26)
  1696. /** Selects the moderately adaptive vertical filtering mode */
  1697. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  1698. /** Selects the most adaptive vertical filtering mode */
  1699. # define TV_VADAPT_MODE_MOST (3 << 26)
  1700. /**
  1701. * Sets the horizontal scaling factor.
  1702. *
  1703. * This should be the fractional part of the horizontal scaling factor divided
  1704. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  1705. *
  1706. * (src width - 1) / ((oversample * dest width) - 1)
  1707. */
  1708. # define TV_HSCALE_FRAC_MASK 0x00003fff
  1709. # define TV_HSCALE_FRAC_SHIFT 0
  1710. #define TV_FILTER_CTL_2 0x68084
  1711. /**
  1712. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1713. *
  1714. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  1715. */
  1716. # define TV_VSCALE_INT_MASK 0x00038000
  1717. # define TV_VSCALE_INT_SHIFT 15
  1718. /**
  1719. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1720. *
  1721. * \sa TV_VSCALE_INT_MASK
  1722. */
  1723. # define TV_VSCALE_FRAC_MASK 0x00007fff
  1724. # define TV_VSCALE_FRAC_SHIFT 0
  1725. #define TV_FILTER_CTL_3 0x68088
  1726. /**
  1727. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  1728. *
  1729. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  1730. *
  1731. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1732. */
  1733. # define TV_VSCALE_IP_INT_MASK 0x00038000
  1734. # define TV_VSCALE_IP_INT_SHIFT 15
  1735. /**
  1736. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  1737. *
  1738. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  1739. *
  1740. * \sa TV_VSCALE_IP_INT_MASK
  1741. */
  1742. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  1743. # define TV_VSCALE_IP_FRAC_SHIFT 0
  1744. #define TV_CC_CONTROL 0x68090
  1745. # define TV_CC_ENABLE (1 << 31)
  1746. /**
  1747. * Specifies which field to send the CC data in.
  1748. *
  1749. * CC data is usually sent in field 0.
  1750. */
  1751. # define TV_CC_FID_MASK (1 << 27)
  1752. # define TV_CC_FID_SHIFT 27
  1753. /** Sets the horizontal position of the CC data. Usually 135. */
  1754. # define TV_CC_HOFF_MASK 0x03ff0000
  1755. # define TV_CC_HOFF_SHIFT 16
  1756. /** Sets the vertical position of the CC data. Usually 21 */
  1757. # define TV_CC_LINE_MASK 0x0000003f
  1758. # define TV_CC_LINE_SHIFT 0
  1759. #define TV_CC_DATA 0x68094
  1760. # define TV_CC_RDY (1 << 31)
  1761. /** Second word of CC data to be transmitted. */
  1762. # define TV_CC_DATA_2_MASK 0x007f0000
  1763. # define TV_CC_DATA_2_SHIFT 16
  1764. /** First word of CC data to be transmitted. */
  1765. # define TV_CC_DATA_1_MASK 0x0000007f
  1766. # define TV_CC_DATA_1_SHIFT 0
  1767. #define TV_H_LUMA_0 0x68100
  1768. #define TV_H_LUMA_59 0x681ec
  1769. #define TV_H_CHROMA_0 0x68200
  1770. #define TV_H_CHROMA_59 0x682ec
  1771. #define TV_V_LUMA_0 0x68300
  1772. #define TV_V_LUMA_42 0x683a8
  1773. #define TV_V_CHROMA_0 0x68400
  1774. #define TV_V_CHROMA_42 0x684a8
  1775. /* Display Port */
  1776. #define DP_A 0x64000 /* eDP */
  1777. #define DP_B 0x64100
  1778. #define DP_C 0x64200
  1779. #define DP_D 0x64300
  1780. #define DP_PORT_EN (1 << 31)
  1781. #define DP_PIPEB_SELECT (1 << 30)
  1782. /* Link training mode - select a suitable mode for each stage */
  1783. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  1784. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  1785. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  1786. #define DP_LINK_TRAIN_OFF (3 << 28)
  1787. #define DP_LINK_TRAIN_MASK (3 << 28)
  1788. #define DP_LINK_TRAIN_SHIFT 28
  1789. /* CPT Link training mode */
  1790. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  1791. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  1792. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  1793. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  1794. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  1795. #define DP_LINK_TRAIN_SHIFT_CPT 8
  1796. /* Signal voltages. These are mostly controlled by the other end */
  1797. #define DP_VOLTAGE_0_4 (0 << 25)
  1798. #define DP_VOLTAGE_0_6 (1 << 25)
  1799. #define DP_VOLTAGE_0_8 (2 << 25)
  1800. #define DP_VOLTAGE_1_2 (3 << 25)
  1801. #define DP_VOLTAGE_MASK (7 << 25)
  1802. #define DP_VOLTAGE_SHIFT 25
  1803. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  1804. * they want
  1805. */
  1806. #define DP_PRE_EMPHASIS_0 (0 << 22)
  1807. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  1808. #define DP_PRE_EMPHASIS_6 (2 << 22)
  1809. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  1810. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  1811. #define DP_PRE_EMPHASIS_SHIFT 22
  1812. /* How many wires to use. I guess 3 was too hard */
  1813. #define DP_PORT_WIDTH_1 (0 << 19)
  1814. #define DP_PORT_WIDTH_2 (1 << 19)
  1815. #define DP_PORT_WIDTH_4 (3 << 19)
  1816. #define DP_PORT_WIDTH_MASK (7 << 19)
  1817. /* Mystic DPCD version 1.1 special mode */
  1818. #define DP_ENHANCED_FRAMING (1 << 18)
  1819. /* eDP */
  1820. #define DP_PLL_FREQ_270MHZ (0 << 16)
  1821. #define DP_PLL_FREQ_160MHZ (1 << 16)
  1822. #define DP_PLL_FREQ_MASK (3 << 16)
  1823. /** locked once port is enabled */
  1824. #define DP_PORT_REVERSAL (1 << 15)
  1825. /* eDP */
  1826. #define DP_PLL_ENABLE (1 << 14)
  1827. /** sends the clock on lane 15 of the PEG for debug */
  1828. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  1829. #define DP_SCRAMBLING_DISABLE (1 << 12)
  1830. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  1831. /** limit RGB values to avoid confusing TVs */
  1832. #define DP_COLOR_RANGE_16_235 (1 << 8)
  1833. /** Turn on the audio link */
  1834. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  1835. /** vs and hs sync polarity */
  1836. #define DP_SYNC_VS_HIGH (1 << 4)
  1837. #define DP_SYNC_HS_HIGH (1 << 3)
  1838. /** A fantasy */
  1839. #define DP_DETECTED (1 << 2)
  1840. /** The aux channel provides a way to talk to the
  1841. * signal sink for DDC etc. Max packet size supported
  1842. * is 20 bytes in each direction, hence the 5 fixed
  1843. * data registers
  1844. */
  1845. #define DPA_AUX_CH_CTL 0x64010
  1846. #define DPA_AUX_CH_DATA1 0x64014
  1847. #define DPA_AUX_CH_DATA2 0x64018
  1848. #define DPA_AUX_CH_DATA3 0x6401c
  1849. #define DPA_AUX_CH_DATA4 0x64020
  1850. #define DPA_AUX_CH_DATA5 0x64024
  1851. #define DPB_AUX_CH_CTL 0x64110
  1852. #define DPB_AUX_CH_DATA1 0x64114
  1853. #define DPB_AUX_CH_DATA2 0x64118
  1854. #define DPB_AUX_CH_DATA3 0x6411c
  1855. #define DPB_AUX_CH_DATA4 0x64120
  1856. #define DPB_AUX_CH_DATA5 0x64124
  1857. #define DPC_AUX_CH_CTL 0x64210
  1858. #define DPC_AUX_CH_DATA1 0x64214
  1859. #define DPC_AUX_CH_DATA2 0x64218
  1860. #define DPC_AUX_CH_DATA3 0x6421c
  1861. #define DPC_AUX_CH_DATA4 0x64220
  1862. #define DPC_AUX_CH_DATA5 0x64224
  1863. #define DPD_AUX_CH_CTL 0x64310
  1864. #define DPD_AUX_CH_DATA1 0x64314
  1865. #define DPD_AUX_CH_DATA2 0x64318
  1866. #define DPD_AUX_CH_DATA3 0x6431c
  1867. #define DPD_AUX_CH_DATA4 0x64320
  1868. #define DPD_AUX_CH_DATA5 0x64324
  1869. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  1870. #define DP_AUX_CH_CTL_DONE (1 << 30)
  1871. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  1872. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  1873. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  1874. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  1875. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  1876. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  1877. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  1878. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  1879. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  1880. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  1881. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  1882. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  1883. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  1884. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  1885. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  1886. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  1887. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  1888. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  1889. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  1890. /*
  1891. * Computing GMCH M and N values for the Display Port link
  1892. *
  1893. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  1894. *
  1895. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  1896. *
  1897. * The GMCH value is used internally
  1898. *
  1899. * bytes_per_pixel is the number of bytes coming out of the plane,
  1900. * which is after the LUTs, so we want the bytes for our color format.
  1901. * For our current usage, this is always 3, one byte for R, G and B.
  1902. */
  1903. #define PIPEA_GMCH_DATA_M 0x70050
  1904. #define PIPEB_GMCH_DATA_M 0x71050
  1905. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  1906. #define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
  1907. #define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
  1908. #define PIPE_GMCH_DATA_M_MASK (0xffffff)
  1909. #define PIPEA_GMCH_DATA_N 0x70054
  1910. #define PIPEB_GMCH_DATA_N 0x71054
  1911. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  1912. /*
  1913. * Computing Link M and N values for the Display Port link
  1914. *
  1915. * Link M / N = pixel_clock / ls_clk
  1916. *
  1917. * (the DP spec calls pixel_clock the 'strm_clk')
  1918. *
  1919. * The Link value is transmitted in the Main Stream
  1920. * Attributes and VB-ID.
  1921. */
  1922. #define PIPEA_DP_LINK_M 0x70060
  1923. #define PIPEB_DP_LINK_M 0x71060
  1924. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  1925. #define PIPEA_DP_LINK_N 0x70064
  1926. #define PIPEB_DP_LINK_N 0x71064
  1927. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  1928. /* Display & cursor control */
  1929. /* dithering flag on Ironlake */
  1930. #define PIPE_ENABLE_DITHER (1 << 4)
  1931. #define PIPE_DITHER_TYPE_MASK (3 << 2)
  1932. #define PIPE_DITHER_TYPE_SPATIAL (0 << 2)
  1933. #define PIPE_DITHER_TYPE_ST01 (1 << 2)
  1934. /* Pipe A */
  1935. #define PIPEADSL 0x70000
  1936. #define DSL_LINEMASK 0x00000fff
  1937. #define PIPEACONF 0x70008
  1938. #define PIPEACONF_ENABLE (1<<31)
  1939. #define PIPEACONF_DISABLE 0
  1940. #define PIPEACONF_DOUBLE_WIDE (1<<30)
  1941. #define I965_PIPECONF_ACTIVE (1<<30)
  1942. #define PIPEACONF_SINGLE_WIDE 0
  1943. #define PIPEACONF_PIPE_UNLOCKED 0
  1944. #define PIPEACONF_PIPE_LOCKED (1<<25)
  1945. #define PIPEACONF_PALETTE 0
  1946. #define PIPEACONF_GAMMA (1<<24)
  1947. #define PIPECONF_FORCE_BORDER (1<<25)
  1948. #define PIPECONF_PROGRESSIVE (0 << 21)
  1949. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  1950. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
  1951. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  1952. #define PIPEASTAT 0x70024
  1953. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  1954. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  1955. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  1956. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  1957. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  1958. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  1959. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  1960. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  1961. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  1962. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  1963. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  1964. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  1965. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  1966. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  1967. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  1968. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  1969. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  1970. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  1971. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  1972. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  1973. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  1974. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  1975. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  1976. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  1977. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  1978. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  1979. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  1980. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  1981. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  1982. #define PIPE_BPC_MASK (7 << 5) /* Ironlake */
  1983. #define PIPE_8BPC (0 << 5)
  1984. #define PIPE_10BPC (1 << 5)
  1985. #define PIPE_6BPC (2 << 5)
  1986. #define PIPE_12BPC (3 << 5)
  1987. #define DSPARB 0x70030
  1988. #define DSPARB_CSTART_MASK (0x7f << 7)
  1989. #define DSPARB_CSTART_SHIFT 7
  1990. #define DSPARB_BSTART_MASK (0x7f)
  1991. #define DSPARB_BSTART_SHIFT 0
  1992. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  1993. #define DSPARB_AEND_SHIFT 0
  1994. #define DSPFW1 0x70034
  1995. #define DSPFW_SR_SHIFT 23
  1996. #define DSPFW_SR_MASK (0x1ff<<23)
  1997. #define DSPFW_CURSORB_SHIFT 16
  1998. #define DSPFW_CURSORB_MASK (0x3f<<16)
  1999. #define DSPFW_PLANEB_SHIFT 8
  2000. #define DSPFW_PLANEB_MASK (0x7f<<8)
  2001. #define DSPFW_PLANEA_MASK (0x7f)
  2002. #define DSPFW2 0x70038
  2003. #define DSPFW_CURSORA_MASK 0x00003f00
  2004. #define DSPFW_CURSORA_SHIFT 8
  2005. #define DSPFW_PLANEC_MASK (0x7f)
  2006. #define DSPFW3 0x7003c
  2007. #define DSPFW_HPLL_SR_EN (1<<31)
  2008. #define DSPFW_CURSOR_SR_SHIFT 24
  2009. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  2010. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  2011. #define DSPFW_HPLL_CURSOR_SHIFT 16
  2012. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  2013. #define DSPFW_HPLL_SR_MASK (0x1ff)
  2014. /* FIFO watermark sizes etc */
  2015. #define G4X_FIFO_LINE_SIZE 64
  2016. #define I915_FIFO_LINE_SIZE 64
  2017. #define I830_FIFO_LINE_SIZE 32
  2018. #define G4X_FIFO_SIZE 127
  2019. #define I965_FIFO_SIZE 512
  2020. #define I945_FIFO_SIZE 127
  2021. #define I915_FIFO_SIZE 95
  2022. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  2023. #define I830_FIFO_SIZE 95
  2024. #define G4X_MAX_WM 0x3f
  2025. #define I915_MAX_WM 0x3f
  2026. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  2027. #define PINEVIEW_FIFO_LINE_SIZE 64
  2028. #define PINEVIEW_MAX_WM 0x1ff
  2029. #define PINEVIEW_DFT_WM 0x3f
  2030. #define PINEVIEW_DFT_HPLLOFF_WM 0
  2031. #define PINEVIEW_GUARD_WM 10
  2032. #define PINEVIEW_CURSOR_FIFO 64
  2033. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  2034. #define PINEVIEW_CURSOR_DFT_WM 0
  2035. #define PINEVIEW_CURSOR_GUARD_WM 5
  2036. #define I965_CURSOR_FIFO 64
  2037. #define I965_CURSOR_MAX_WM 32
  2038. #define I965_CURSOR_DFT_WM 8
  2039. /* define the Watermark register on Ironlake */
  2040. #define WM0_PIPEA_ILK 0x45100
  2041. #define WM0_PIPE_PLANE_MASK (0x7f<<16)
  2042. #define WM0_PIPE_PLANE_SHIFT 16
  2043. #define WM0_PIPE_SPRITE_MASK (0x3f<<8)
  2044. #define WM0_PIPE_SPRITE_SHIFT 8
  2045. #define WM0_PIPE_CURSOR_MASK (0x1f)
  2046. #define WM0_PIPEB_ILK 0x45104
  2047. #define WM1_LP_ILK 0x45108
  2048. #define WM1_LP_SR_EN (1<<31)
  2049. #define WM1_LP_LATENCY_SHIFT 24
  2050. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  2051. #define WM1_LP_FBC_LP1_MASK (0xf<<20)
  2052. #define WM1_LP_FBC_LP1_SHIFT 20
  2053. #define WM1_LP_SR_MASK (0x1ff<<8)
  2054. #define WM1_LP_SR_SHIFT 8
  2055. #define WM1_LP_CURSOR_MASK (0x3f)
  2056. #define WM2_LP_ILK 0x4510c
  2057. #define WM2_LP_EN (1<<31)
  2058. #define WM3_LP_ILK 0x45110
  2059. #define WM3_LP_EN (1<<31)
  2060. #define WM1S_LP_ILK 0x45120
  2061. #define WM1S_LP_EN (1<<31)
  2062. /* Memory latency timer register */
  2063. #define MLTR_ILK 0x11222
  2064. /* the unit of memory self-refresh latency time is 0.5us */
  2065. #define ILK_SRLT_MASK 0x3f
  2066. /* define the fifo size on Ironlake */
  2067. #define ILK_DISPLAY_FIFO 128
  2068. #define ILK_DISPLAY_MAXWM 64
  2069. #define ILK_DISPLAY_DFTWM 8
  2070. #define ILK_CURSOR_FIFO 32
  2071. #define ILK_CURSOR_MAXWM 16
  2072. #define ILK_CURSOR_DFTWM 8
  2073. #define ILK_DISPLAY_SR_FIFO 512
  2074. #define ILK_DISPLAY_MAX_SRWM 0x1ff
  2075. #define ILK_DISPLAY_DFT_SRWM 0x3f
  2076. #define ILK_CURSOR_SR_FIFO 64
  2077. #define ILK_CURSOR_MAX_SRWM 0x3f
  2078. #define ILK_CURSOR_DFT_SRWM 8
  2079. #define ILK_FIFO_LINE_SIZE 64
  2080. /*
  2081. * The two pipe frame counter registers are not synchronized, so
  2082. * reading a stable value is somewhat tricky. The following code
  2083. * should work:
  2084. *
  2085. * do {
  2086. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2087. * PIPE_FRAME_HIGH_SHIFT;
  2088. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  2089. * PIPE_FRAME_LOW_SHIFT);
  2090. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  2091. * PIPE_FRAME_HIGH_SHIFT);
  2092. * } while (high1 != high2);
  2093. * frame = (high1 << 8) | low1;
  2094. */
  2095. #define PIPEAFRAMEHIGH 0x70040
  2096. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  2097. #define PIPE_FRAME_HIGH_SHIFT 0
  2098. #define PIPEAFRAMEPIXEL 0x70044
  2099. #define PIPE_FRAME_LOW_MASK 0xff000000
  2100. #define PIPE_FRAME_LOW_SHIFT 24
  2101. #define PIPE_PIXEL_MASK 0x00ffffff
  2102. #define PIPE_PIXEL_SHIFT 0
  2103. /* GM45+ just has to be different */
  2104. #define PIPEA_FRMCOUNT_GM45 0x70040
  2105. #define PIPEA_FLIPCOUNT_GM45 0x70044
  2106. /* Cursor A & B regs */
  2107. #define CURACNTR 0x70080
  2108. /* Old style CUR*CNTR flags (desktop 8xx) */
  2109. #define CURSOR_ENABLE 0x80000000
  2110. #define CURSOR_GAMMA_ENABLE 0x40000000
  2111. #define CURSOR_STRIDE_MASK 0x30000000
  2112. #define CURSOR_FORMAT_SHIFT 24
  2113. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  2114. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  2115. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  2116. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  2117. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  2118. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  2119. /* New style CUR*CNTR flags */
  2120. #define CURSOR_MODE 0x27
  2121. #define CURSOR_MODE_DISABLE 0x00
  2122. #define CURSOR_MODE_64_32B_AX 0x07
  2123. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  2124. #define MCURSOR_PIPE_SELECT (1 << 28)
  2125. #define MCURSOR_PIPE_A 0x00
  2126. #define MCURSOR_PIPE_B (1 << 28)
  2127. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  2128. #define CURABASE 0x70084
  2129. #define CURAPOS 0x70088
  2130. #define CURSOR_POS_MASK 0x007FF
  2131. #define CURSOR_POS_SIGN 0x8000
  2132. #define CURSOR_X_SHIFT 0
  2133. #define CURSOR_Y_SHIFT 16
  2134. #define CURSIZE 0x700a0
  2135. #define CURBCNTR 0x700c0
  2136. #define CURBBASE 0x700c4
  2137. #define CURBPOS 0x700c8
  2138. /* Display A control */
  2139. #define DSPACNTR 0x70180
  2140. #define DISPLAY_PLANE_ENABLE (1<<31)
  2141. #define DISPLAY_PLANE_DISABLE 0
  2142. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  2143. #define DISPPLANE_GAMMA_DISABLE 0
  2144. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  2145. #define DISPPLANE_8BPP (0x2<<26)
  2146. #define DISPPLANE_15_16BPP (0x4<<26)
  2147. #define DISPPLANE_16BPP (0x5<<26)
  2148. #define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
  2149. #define DISPPLANE_32BPP (0x7<<26)
  2150. #define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
  2151. #define DISPPLANE_STEREO_ENABLE (1<<25)
  2152. #define DISPPLANE_STEREO_DISABLE 0
  2153. #define DISPPLANE_SEL_PIPE_MASK (1<<24)
  2154. #define DISPPLANE_SEL_PIPE_A 0
  2155. #define DISPPLANE_SEL_PIPE_B (1<<24)
  2156. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  2157. #define DISPPLANE_SRC_KEY_DISABLE 0
  2158. #define DISPPLANE_LINE_DOUBLE (1<<20)
  2159. #define DISPPLANE_NO_LINE_DOUBLE 0
  2160. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  2161. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  2162. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  2163. #define DISPPLANE_TILED (1<<10)
  2164. #define DSPAADDR 0x70184
  2165. #define DSPASTRIDE 0x70188
  2166. #define DSPAPOS 0x7018C /* reserved */
  2167. #define DSPASIZE 0x70190
  2168. #define DSPASURF 0x7019C /* 965+ only */
  2169. #define DSPATILEOFF 0x701A4 /* 965+ only */
  2170. /* VBIOS flags */
  2171. #define SWF00 0x71410
  2172. #define SWF01 0x71414
  2173. #define SWF02 0x71418
  2174. #define SWF03 0x7141c
  2175. #define SWF04 0x71420
  2176. #define SWF05 0x71424
  2177. #define SWF06 0x71428
  2178. #define SWF10 0x70410
  2179. #define SWF11 0x70414
  2180. #define SWF14 0x71420
  2181. #define SWF30 0x72414
  2182. #define SWF31 0x72418
  2183. #define SWF32 0x7241c
  2184. /* Pipe B */
  2185. #define PIPEBDSL 0x71000
  2186. #define PIPEBCONF 0x71008
  2187. #define PIPEBSTAT 0x71024
  2188. #define PIPEBFRAMEHIGH 0x71040
  2189. #define PIPEBFRAMEPIXEL 0x71044
  2190. #define PIPEB_FRMCOUNT_GM45 0x71040
  2191. #define PIPEB_FLIPCOUNT_GM45 0x71044
  2192. /* Display B control */
  2193. #define DSPBCNTR 0x71180
  2194. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  2195. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  2196. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  2197. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  2198. #define DSPBADDR 0x71184
  2199. #define DSPBSTRIDE 0x71188
  2200. #define DSPBPOS 0x7118C
  2201. #define DSPBSIZE 0x71190
  2202. #define DSPBSURF 0x7119C
  2203. #define DSPBTILEOFF 0x711A4
  2204. /* VBIOS regs */
  2205. #define VGACNTRL 0x71400
  2206. # define VGA_DISP_DISABLE (1 << 31)
  2207. # define VGA_2X_MODE (1 << 30)
  2208. # define VGA_PIPE_B_SELECT (1 << 29)
  2209. /* Ironlake */
  2210. #define CPU_VGACNTRL 0x41000
  2211. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  2212. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  2213. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  2214. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  2215. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  2216. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  2217. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  2218. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  2219. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  2220. /* refresh rate hardware control */
  2221. #define RR_HW_CTL 0x45300
  2222. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  2223. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  2224. #define FDI_PLL_BIOS_0 0x46000
  2225. #define FDI_PLL_BIOS_1 0x46004
  2226. #define FDI_PLL_BIOS_2 0x46008
  2227. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  2228. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  2229. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  2230. #define PCH_DSPCLK_GATE_D 0x42020
  2231. # define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
  2232. # define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  2233. #define PCH_3DCGDIS0 0x46020
  2234. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  2235. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  2236. #define FDI_PLL_FREQ_CTL 0x46030
  2237. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  2238. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  2239. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  2240. #define PIPEA_DATA_M1 0x60030
  2241. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  2242. #define TU_SIZE_MASK 0x7e000000
  2243. #define PIPEA_DATA_M1_OFFSET 0
  2244. #define PIPEA_DATA_N1 0x60034
  2245. #define PIPEA_DATA_N1_OFFSET 0
  2246. #define PIPEA_DATA_M2 0x60038
  2247. #define PIPEA_DATA_M2_OFFSET 0
  2248. #define PIPEA_DATA_N2 0x6003c
  2249. #define PIPEA_DATA_N2_OFFSET 0
  2250. #define PIPEA_LINK_M1 0x60040
  2251. #define PIPEA_LINK_M1_OFFSET 0
  2252. #define PIPEA_LINK_N1 0x60044
  2253. #define PIPEA_LINK_N1_OFFSET 0
  2254. #define PIPEA_LINK_M2 0x60048
  2255. #define PIPEA_LINK_M2_OFFSET 0
  2256. #define PIPEA_LINK_N2 0x6004c
  2257. #define PIPEA_LINK_N2_OFFSET 0
  2258. /* PIPEB timing regs are same start from 0x61000 */
  2259. #define PIPEB_DATA_M1 0x61030
  2260. #define PIPEB_DATA_M1_OFFSET 0
  2261. #define PIPEB_DATA_N1 0x61034
  2262. #define PIPEB_DATA_N1_OFFSET 0
  2263. #define PIPEB_DATA_M2 0x61038
  2264. #define PIPEB_DATA_M2_OFFSET 0
  2265. #define PIPEB_DATA_N2 0x6103c
  2266. #define PIPEB_DATA_N2_OFFSET 0
  2267. #define PIPEB_LINK_M1 0x61040
  2268. #define PIPEB_LINK_M1_OFFSET 0
  2269. #define PIPEB_LINK_N1 0x61044
  2270. #define PIPEB_LINK_N1_OFFSET 0
  2271. #define PIPEB_LINK_M2 0x61048
  2272. #define PIPEB_LINK_M2_OFFSET 0
  2273. #define PIPEB_LINK_N2 0x6104c
  2274. #define PIPEB_LINK_N2_OFFSET 0
  2275. /* CPU panel fitter */
  2276. #define PFA_CTL_1 0x68080
  2277. #define PFB_CTL_1 0x68880
  2278. #define PF_ENABLE (1<<31)
  2279. #define PF_FILTER_MASK (3<<23)
  2280. #define PF_FILTER_PROGRAMMED (0<<23)
  2281. #define PF_FILTER_MED_3x3 (1<<23)
  2282. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  2283. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  2284. #define PFA_WIN_SZ 0x68074
  2285. #define PFB_WIN_SZ 0x68874
  2286. #define PFA_WIN_POS 0x68070
  2287. #define PFB_WIN_POS 0x68870
  2288. /* legacy palette */
  2289. #define LGC_PALETTE_A 0x4a000
  2290. #define LGC_PALETTE_B 0x4a800
  2291. /* interrupts */
  2292. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  2293. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  2294. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  2295. #define DE_PLANEB_FLIP_DONE (1 << 27)
  2296. #define DE_PLANEA_FLIP_DONE (1 << 26)
  2297. #define DE_PCU_EVENT (1 << 25)
  2298. #define DE_GTT_FAULT (1 << 24)
  2299. #define DE_POISON (1 << 23)
  2300. #define DE_PERFORM_COUNTER (1 << 22)
  2301. #define DE_PCH_EVENT (1 << 21)
  2302. #define DE_AUX_CHANNEL_A (1 << 20)
  2303. #define DE_DP_A_HOTPLUG (1 << 19)
  2304. #define DE_GSE (1 << 18)
  2305. #define DE_PIPEB_VBLANK (1 << 15)
  2306. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  2307. #define DE_PIPEB_ODD_FIELD (1 << 13)
  2308. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  2309. #define DE_PIPEB_VSYNC (1 << 11)
  2310. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  2311. #define DE_PIPEA_VBLANK (1 << 7)
  2312. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  2313. #define DE_PIPEA_ODD_FIELD (1 << 5)
  2314. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  2315. #define DE_PIPEA_VSYNC (1 << 3)
  2316. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  2317. #define DEISR 0x44000
  2318. #define DEIMR 0x44004
  2319. #define DEIIR 0x44008
  2320. #define DEIER 0x4400c
  2321. /* GT interrupt */
  2322. #define GT_PIPE_NOTIFY (1 << 4)
  2323. #define GT_SYNC_STATUS (1 << 2)
  2324. #define GT_USER_INTERRUPT (1 << 0)
  2325. #define GT_BSD_USER_INTERRUPT (1 << 5)
  2326. #define GTISR 0x44010
  2327. #define GTIMR 0x44014
  2328. #define GTIIR 0x44018
  2329. #define GTIER 0x4401c
  2330. #define ILK_DISPLAY_CHICKEN2 0x42004
  2331. #define ILK_DPARB_GATE (1<<22)
  2332. #define ILK_VSDPFD_FULL (1<<21)
  2333. #define ILK_DSPCLK_GATE 0x42020
  2334. #define ILK_DPARB_CLK_GATE (1<<5)
  2335. /* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
  2336. #define ILK_CLK_FBC (1<<7)
  2337. #define ILK_DPFC_DIS1 (1<<8)
  2338. #define ILK_DPFC_DIS2 (1<<9)
  2339. #define DISP_ARB_CTL 0x45000
  2340. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  2341. #define DISP_FBC_WM_DIS (1<<15)
  2342. /* PCH */
  2343. /* south display engine interrupt */
  2344. #define SDE_CRT_HOTPLUG (1 << 11)
  2345. #define SDE_PORTD_HOTPLUG (1 << 10)
  2346. #define SDE_PORTC_HOTPLUG (1 << 9)
  2347. #define SDE_PORTB_HOTPLUG (1 << 8)
  2348. #define SDE_SDVOB_HOTPLUG (1 << 6)
  2349. #define SDE_HOTPLUG_MASK (0xf << 8)
  2350. /* CPT */
  2351. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  2352. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  2353. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  2354. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  2355. #define SDEISR 0xc4000
  2356. #define SDEIMR 0xc4004
  2357. #define SDEIIR 0xc4008
  2358. #define SDEIER 0xc400c
  2359. /* digital port hotplug */
  2360. #define PCH_PORT_HOTPLUG 0xc4030
  2361. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  2362. #define PORTD_PULSE_DURATION_2ms (0)
  2363. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  2364. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  2365. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  2366. #define PORTD_HOTPLUG_NO_DETECT (0)
  2367. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  2368. #define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
  2369. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  2370. #define PORTC_PULSE_DURATION_2ms (0)
  2371. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  2372. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  2373. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  2374. #define PORTC_HOTPLUG_NO_DETECT (0)
  2375. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  2376. #define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
  2377. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  2378. #define PORTB_PULSE_DURATION_2ms (0)
  2379. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  2380. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  2381. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  2382. #define PORTB_HOTPLUG_NO_DETECT (0)
  2383. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  2384. #define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
  2385. #define PCH_GPIOA 0xc5010
  2386. #define PCH_GPIOB 0xc5014
  2387. #define PCH_GPIOC 0xc5018
  2388. #define PCH_GPIOD 0xc501c
  2389. #define PCH_GPIOE 0xc5020
  2390. #define PCH_GPIOF 0xc5024
  2391. #define PCH_GMBUS0 0xc5100
  2392. #define PCH_GMBUS1 0xc5104
  2393. #define PCH_GMBUS2 0xc5108
  2394. #define PCH_GMBUS3 0xc510c
  2395. #define PCH_GMBUS4 0xc5110
  2396. #define PCH_GMBUS5 0xc5120
  2397. #define PCH_DPLL_A 0xc6014
  2398. #define PCH_DPLL_B 0xc6018
  2399. #define PCH_FPA0 0xc6040
  2400. #define PCH_FPA1 0xc6044
  2401. #define PCH_FPB0 0xc6048
  2402. #define PCH_FPB1 0xc604c
  2403. #define PCH_DPLL_TEST 0xc606c
  2404. #define PCH_DREF_CONTROL 0xC6200
  2405. #define DREF_CONTROL_MASK 0x7fc3
  2406. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  2407. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  2408. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  2409. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  2410. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  2411. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  2412. #define DREF_SSC_SOURCE_MASK (3<<11)
  2413. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  2414. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  2415. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  2416. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  2417. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  2418. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  2419. #define DREF_SSC4_DOWNSPREAD (0<<6)
  2420. #define DREF_SSC4_CENTERSPREAD (1<<6)
  2421. #define DREF_SSC1_DISABLE (0<<1)
  2422. #define DREF_SSC1_ENABLE (1<<1)
  2423. #define DREF_SSC4_DISABLE (0)
  2424. #define DREF_SSC4_ENABLE (1)
  2425. #define PCH_RAWCLK_FREQ 0xc6204
  2426. #define FDL_TP1_TIMER_SHIFT 12
  2427. #define FDL_TP1_TIMER_MASK (3<<12)
  2428. #define FDL_TP2_TIMER_SHIFT 10
  2429. #define FDL_TP2_TIMER_MASK (3<<10)
  2430. #define RAWCLK_FREQ_MASK 0x3ff
  2431. #define PCH_DPLL_TMR_CFG 0xc6208
  2432. #define PCH_SSC4_PARMS 0xc6210
  2433. #define PCH_SSC4_AUX_PARMS 0xc6214
  2434. #define PCH_DPLL_SEL 0xc7000
  2435. #define TRANSA_DPLL_ENABLE (1<<3)
  2436. #define TRANSA_DPLLB_SEL (1<<0)
  2437. #define TRANSA_DPLLA_SEL 0
  2438. #define TRANSB_DPLL_ENABLE (1<<7)
  2439. #define TRANSB_DPLLB_SEL (1<<4)
  2440. #define TRANSB_DPLLA_SEL (0)
  2441. #define TRANSC_DPLL_ENABLE (1<<11)
  2442. #define TRANSC_DPLLB_SEL (1<<8)
  2443. #define TRANSC_DPLLA_SEL (0)
  2444. /* transcoder */
  2445. #define TRANS_HTOTAL_A 0xe0000
  2446. #define TRANS_HTOTAL_SHIFT 16
  2447. #define TRANS_HACTIVE_SHIFT 0
  2448. #define TRANS_HBLANK_A 0xe0004
  2449. #define TRANS_HBLANK_END_SHIFT 16
  2450. #define TRANS_HBLANK_START_SHIFT 0
  2451. #define TRANS_HSYNC_A 0xe0008
  2452. #define TRANS_HSYNC_END_SHIFT 16
  2453. #define TRANS_HSYNC_START_SHIFT 0
  2454. #define TRANS_VTOTAL_A 0xe000c
  2455. #define TRANS_VTOTAL_SHIFT 16
  2456. #define TRANS_VACTIVE_SHIFT 0
  2457. #define TRANS_VBLANK_A 0xe0010
  2458. #define TRANS_VBLANK_END_SHIFT 16
  2459. #define TRANS_VBLANK_START_SHIFT 0
  2460. #define TRANS_VSYNC_A 0xe0014
  2461. #define TRANS_VSYNC_END_SHIFT 16
  2462. #define TRANS_VSYNC_START_SHIFT 0
  2463. #define TRANSA_DATA_M1 0xe0030
  2464. #define TRANSA_DATA_N1 0xe0034
  2465. #define TRANSA_DATA_M2 0xe0038
  2466. #define TRANSA_DATA_N2 0xe003c
  2467. #define TRANSA_DP_LINK_M1 0xe0040
  2468. #define TRANSA_DP_LINK_N1 0xe0044
  2469. #define TRANSA_DP_LINK_M2 0xe0048
  2470. #define TRANSA_DP_LINK_N2 0xe004c
  2471. #define TRANS_HTOTAL_B 0xe1000
  2472. #define TRANS_HBLANK_B 0xe1004
  2473. #define TRANS_HSYNC_B 0xe1008
  2474. #define TRANS_VTOTAL_B 0xe100c
  2475. #define TRANS_VBLANK_B 0xe1010
  2476. #define TRANS_VSYNC_B 0xe1014
  2477. #define TRANSB_DATA_M1 0xe1030
  2478. #define TRANSB_DATA_N1 0xe1034
  2479. #define TRANSB_DATA_M2 0xe1038
  2480. #define TRANSB_DATA_N2 0xe103c
  2481. #define TRANSB_DP_LINK_M1 0xe1040
  2482. #define TRANSB_DP_LINK_N1 0xe1044
  2483. #define TRANSB_DP_LINK_M2 0xe1048
  2484. #define TRANSB_DP_LINK_N2 0xe104c
  2485. #define TRANSACONF 0xf0008
  2486. #define TRANSBCONF 0xf1008
  2487. #define TRANS_DISABLE (0<<31)
  2488. #define TRANS_ENABLE (1<<31)
  2489. #define TRANS_STATE_MASK (1<<30)
  2490. #define TRANS_STATE_DISABLE (0<<30)
  2491. #define TRANS_STATE_ENABLE (1<<30)
  2492. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  2493. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  2494. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  2495. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  2496. #define TRANS_DP_AUDIO_ONLY (1<<26)
  2497. #define TRANS_DP_VIDEO_AUDIO (0<<26)
  2498. #define TRANS_PROGRESSIVE (0<<21)
  2499. #define TRANS_8BPC (0<<5)
  2500. #define TRANS_10BPC (1<<5)
  2501. #define TRANS_6BPC (2<<5)
  2502. #define TRANS_12BPC (3<<5)
  2503. #define FDI_RXA_CHICKEN 0xc200c
  2504. #define FDI_RXB_CHICKEN 0xc2010
  2505. #define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
  2506. /* CPU: FDI_TX */
  2507. #define FDI_TXA_CTL 0x60100
  2508. #define FDI_TXB_CTL 0x61100
  2509. #define FDI_TX_DISABLE (0<<31)
  2510. #define FDI_TX_ENABLE (1<<31)
  2511. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  2512. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  2513. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  2514. #define FDI_LINK_TRAIN_NONE (3<<28)
  2515. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  2516. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  2517. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  2518. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  2519. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  2520. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  2521. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  2522. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  2523. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  2524. SNB has different settings. */
  2525. /* SNB A-stepping */
  2526. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  2527. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  2528. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  2529. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  2530. /* SNB B-stepping */
  2531. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  2532. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  2533. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  2534. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  2535. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  2536. #define FDI_DP_PORT_WIDTH_X1 (0<<19)
  2537. #define FDI_DP_PORT_WIDTH_X2 (1<<19)
  2538. #define FDI_DP_PORT_WIDTH_X3 (2<<19)
  2539. #define FDI_DP_PORT_WIDTH_X4 (3<<19)
  2540. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  2541. /* Ironlake: hardwired to 1 */
  2542. #define FDI_TX_PLL_ENABLE (1<<14)
  2543. /* both Tx and Rx */
  2544. #define FDI_SCRAMBLING_ENABLE (0<<7)
  2545. #define FDI_SCRAMBLING_DISABLE (1<<7)
  2546. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  2547. #define FDI_RXA_CTL 0xf000c
  2548. #define FDI_RXB_CTL 0xf100c
  2549. #define FDI_RX_ENABLE (1<<31)
  2550. #define FDI_RX_DISABLE (0<<31)
  2551. /* train, dp width same as FDI_TX */
  2552. #define FDI_DP_PORT_WIDTH_X8 (7<<19)
  2553. #define FDI_8BPC (0<<16)
  2554. #define FDI_10BPC (1<<16)
  2555. #define FDI_6BPC (2<<16)
  2556. #define FDI_12BPC (3<<16)
  2557. #define FDI_LINK_REVERSE_OVERWRITE (1<<15)
  2558. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  2559. #define FDI_RX_PLL_ENABLE (1<<13)
  2560. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  2561. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  2562. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  2563. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  2564. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  2565. #define FDI_SEL_RAWCLK (0<<4)
  2566. #define FDI_SEL_PCDCLK (1<<4)
  2567. /* CPT */
  2568. #define FDI_AUTO_TRAINING (1<<10)
  2569. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  2570. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  2571. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  2572. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  2573. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  2574. #define FDI_RXA_MISC 0xf0010
  2575. #define FDI_RXB_MISC 0xf1010
  2576. #define FDI_RXA_TUSIZE1 0xf0030
  2577. #define FDI_RXA_TUSIZE2 0xf0038
  2578. #define FDI_RXB_TUSIZE1 0xf1030
  2579. #define FDI_RXB_TUSIZE2 0xf1038
  2580. /* FDI_RX interrupt register format */
  2581. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  2582. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  2583. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  2584. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  2585. #define FDI_RX_FS_CODE_ERR (1<<6)
  2586. #define FDI_RX_FE_CODE_ERR (1<<5)
  2587. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  2588. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  2589. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  2590. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  2591. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  2592. #define FDI_RXA_IIR 0xf0014
  2593. #define FDI_RXA_IMR 0xf0018
  2594. #define FDI_RXB_IIR 0xf1014
  2595. #define FDI_RXB_IMR 0xf1018
  2596. #define FDI_PLL_CTL_1 0xfe000
  2597. #define FDI_PLL_CTL_2 0xfe004
  2598. /* CRT */
  2599. #define PCH_ADPA 0xe1100
  2600. #define ADPA_TRANS_SELECT_MASK (1<<30)
  2601. #define ADPA_TRANS_A_SELECT 0
  2602. #define ADPA_TRANS_B_SELECT (1<<30)
  2603. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  2604. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  2605. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  2606. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  2607. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  2608. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  2609. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  2610. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  2611. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  2612. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  2613. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  2614. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  2615. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  2616. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  2617. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  2618. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  2619. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  2620. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  2621. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  2622. /* or SDVOB */
  2623. #define HDMIB 0xe1140
  2624. #define PORT_ENABLE (1 << 31)
  2625. #define TRANSCODER_A (0)
  2626. #define TRANSCODER_B (1 << 30)
  2627. #define COLOR_FORMAT_8bpc (0)
  2628. #define COLOR_FORMAT_12bpc (3 << 26)
  2629. #define SDVOB_HOTPLUG_ENABLE (1 << 23)
  2630. #define SDVO_ENCODING (0)
  2631. #define TMDS_ENCODING (2 << 10)
  2632. #define NULL_PACKET_VSYNC_ENABLE (1 << 9)
  2633. /* CPT */
  2634. #define HDMI_MODE_SELECT (1 << 9)
  2635. #define DVI_MODE_SELECT (0)
  2636. #define SDVOB_BORDER_ENABLE (1 << 7)
  2637. #define AUDIO_ENABLE (1 << 6)
  2638. #define VSYNC_ACTIVE_HIGH (1 << 4)
  2639. #define HSYNC_ACTIVE_HIGH (1 << 3)
  2640. #define PORT_DETECTED (1 << 2)
  2641. /* PCH SDVOB multiplex with HDMIB */
  2642. #define PCH_SDVOB HDMIB
  2643. #define HDMIC 0xe1150
  2644. #define HDMID 0xe1160
  2645. #define PCH_LVDS 0xe1180
  2646. #define LVDS_DETECTED (1 << 1)
  2647. #define BLC_PWM_CPU_CTL2 0x48250
  2648. #define PWM_ENABLE (1 << 31)
  2649. #define PWM_PIPE_A (0 << 29)
  2650. #define PWM_PIPE_B (1 << 29)
  2651. #define BLC_PWM_CPU_CTL 0x48254
  2652. #define BLC_PWM_PCH_CTL1 0xc8250
  2653. #define PWM_PCH_ENABLE (1 << 31)
  2654. #define PWM_POLARITY_ACTIVE_LOW (1 << 29)
  2655. #define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
  2656. #define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
  2657. #define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
  2658. #define BLC_PWM_PCH_CTL2 0xc8254
  2659. #define PCH_PP_STATUS 0xc7200
  2660. #define PCH_PP_CONTROL 0xc7204
  2661. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  2662. #define EDP_FORCE_VDD (1 << 3)
  2663. #define EDP_BLC_ENABLE (1 << 2)
  2664. #define PANEL_POWER_RESET (1 << 1)
  2665. #define PANEL_POWER_OFF (0 << 0)
  2666. #define PANEL_POWER_ON (1 << 0)
  2667. #define PCH_PP_ON_DELAYS 0xc7208
  2668. #define EDP_PANEL (1 << 30)
  2669. #define PCH_PP_OFF_DELAYS 0xc720c
  2670. #define PCH_PP_DIVISOR 0xc7210
  2671. #define PCH_DP_B 0xe4100
  2672. #define PCH_DPB_AUX_CH_CTL 0xe4110
  2673. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  2674. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  2675. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  2676. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  2677. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  2678. #define PCH_DP_C 0xe4200
  2679. #define PCH_DPC_AUX_CH_CTL 0xe4210
  2680. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  2681. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  2682. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  2683. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  2684. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  2685. #define PCH_DP_D 0xe4300
  2686. #define PCH_DPD_AUX_CH_CTL 0xe4310
  2687. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  2688. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  2689. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  2690. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  2691. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  2692. /* CPT */
  2693. #define PORT_TRANS_A_SEL_CPT 0
  2694. #define PORT_TRANS_B_SEL_CPT (1<<29)
  2695. #define PORT_TRANS_C_SEL_CPT (2<<29)
  2696. #define PORT_TRANS_SEL_MASK (3<<29)
  2697. #define TRANS_DP_CTL_A 0xe0300
  2698. #define TRANS_DP_CTL_B 0xe1300
  2699. #define TRANS_DP_CTL_C 0xe2300
  2700. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  2701. #define TRANS_DP_PORT_SEL_B (0<<29)
  2702. #define TRANS_DP_PORT_SEL_C (1<<29)
  2703. #define TRANS_DP_PORT_SEL_D (2<<29)
  2704. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  2705. #define TRANS_DP_AUDIO_ONLY (1<<26)
  2706. #define TRANS_DP_ENH_FRAMING (1<<18)
  2707. #define TRANS_DP_8BPC (0<<9)
  2708. #define TRANS_DP_10BPC (1<<9)
  2709. #define TRANS_DP_6BPC (2<<9)
  2710. #define TRANS_DP_12BPC (3<<9)
  2711. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  2712. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  2713. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  2714. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  2715. #define TRANS_DP_SYNC_MASK (3<<3)
  2716. /* SNB eDP training params */
  2717. /* SNB A-stepping */
  2718. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  2719. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  2720. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  2721. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  2722. /* SNB B-stepping */
  2723. #define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  2724. #define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  2725. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  2726. #define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  2727. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  2728. #endif /* _I915_REG_H_ */