i915_drv.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. /* General customization:
  36. */
  37. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  38. #define DRIVER_NAME "i915"
  39. #define DRIVER_DESC "Intel Graphics"
  40. #define DRIVER_DATE "20080730"
  41. enum pipe {
  42. PIPE_A = 0,
  43. PIPE_B,
  44. };
  45. enum plane {
  46. PLANE_A = 0,
  47. PLANE_B,
  48. };
  49. #define I915_NUM_PIPE 2
  50. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  51. /* Interface history:
  52. *
  53. * 1.1: Original.
  54. * 1.2: Add Power Management
  55. * 1.3: Add vblank support
  56. * 1.4: Fix cmdbuffer path, add heap destroy
  57. * 1.5: Add vblank pipe configuration
  58. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  59. * - Support vertical blank on secondary display pipe
  60. */
  61. #define DRIVER_MAJOR 1
  62. #define DRIVER_MINOR 6
  63. #define DRIVER_PATCHLEVEL 0
  64. #define WATCH_COHERENCY 0
  65. #define WATCH_BUF 0
  66. #define WATCH_EXEC 0
  67. #define WATCH_LRU 0
  68. #define WATCH_RELOC 0
  69. #define WATCH_INACTIVE 0
  70. #define WATCH_PWRITE 0
  71. #define I915_GEM_PHYS_CURSOR_0 1
  72. #define I915_GEM_PHYS_CURSOR_1 2
  73. #define I915_GEM_PHYS_OVERLAY_REGS 3
  74. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  75. struct drm_i915_gem_phys_object {
  76. int id;
  77. struct page **page_list;
  78. drm_dma_handle_t *handle;
  79. struct drm_gem_object *cur_obj;
  80. };
  81. struct mem_block {
  82. struct mem_block *next;
  83. struct mem_block *prev;
  84. int start;
  85. int size;
  86. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  87. };
  88. struct opregion_header;
  89. struct opregion_acpi;
  90. struct opregion_swsci;
  91. struct opregion_asle;
  92. struct intel_opregion {
  93. struct opregion_header *header;
  94. struct opregion_acpi *acpi;
  95. struct opregion_swsci *swsci;
  96. struct opregion_asle *asle;
  97. int enabled;
  98. };
  99. struct intel_overlay;
  100. struct intel_overlay_error_state;
  101. struct drm_i915_master_private {
  102. drm_local_map_t *sarea;
  103. struct _drm_i915_sarea *sarea_priv;
  104. };
  105. #define I915_FENCE_REG_NONE -1
  106. struct drm_i915_fence_reg {
  107. struct drm_gem_object *obj;
  108. struct list_head lru_list;
  109. };
  110. struct sdvo_device_mapping {
  111. u8 dvo_port;
  112. u8 slave_addr;
  113. u8 dvo_wiring;
  114. u8 initialized;
  115. u8 ddc_pin;
  116. };
  117. struct drm_i915_error_state {
  118. u32 eir;
  119. u32 pgtbl_er;
  120. u32 pipeastat;
  121. u32 pipebstat;
  122. u32 ipeir;
  123. u32 ipehr;
  124. u32 instdone;
  125. u32 acthd;
  126. u32 instpm;
  127. u32 instps;
  128. u32 instdone1;
  129. u32 seqno;
  130. u64 bbaddr;
  131. struct timeval time;
  132. struct drm_i915_error_object {
  133. int page_count;
  134. u32 gtt_offset;
  135. u32 *pages[0];
  136. } *ringbuffer, *batchbuffer[2];
  137. struct drm_i915_error_buffer {
  138. size_t size;
  139. u32 name;
  140. u32 seqno;
  141. u32 gtt_offset;
  142. u32 read_domains;
  143. u32 write_domain;
  144. u32 fence_reg;
  145. s32 pinned:2;
  146. u32 tiling:2;
  147. u32 dirty:1;
  148. u32 purgeable:1;
  149. } *active_bo;
  150. u32 active_bo_count;
  151. struct intel_overlay_error_state *overlay;
  152. };
  153. struct drm_i915_display_funcs {
  154. void (*dpms)(struct drm_crtc *crtc, int mode);
  155. bool (*fbc_enabled)(struct drm_device *dev);
  156. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  157. void (*disable_fbc)(struct drm_device *dev);
  158. int (*get_display_clock_speed)(struct drm_device *dev);
  159. int (*get_fifo_size)(struct drm_device *dev, int plane);
  160. void (*update_wm)(struct drm_device *dev, int planea_clock,
  161. int planeb_clock, int sr_hdisplay, int sr_htotal,
  162. int pixel_size);
  163. /* clock updates for mode set */
  164. /* cursor updates */
  165. /* render clock increase/decrease */
  166. /* display clock increase/decrease */
  167. /* pll clock increase/decrease */
  168. /* clock gating init */
  169. };
  170. struct intel_device_info {
  171. u8 gen;
  172. u8 is_mobile : 1;
  173. u8 is_i8xx : 1;
  174. u8 is_i85x : 1;
  175. u8 is_i915g : 1;
  176. u8 is_i9xx : 1;
  177. u8 is_i945gm : 1;
  178. u8 is_i965g : 1;
  179. u8 is_i965gm : 1;
  180. u8 is_g33 : 1;
  181. u8 need_gfx_hws : 1;
  182. u8 is_g4x : 1;
  183. u8 is_pineview : 1;
  184. u8 is_broadwater : 1;
  185. u8 is_crestline : 1;
  186. u8 is_ironlake : 1;
  187. u8 has_fbc : 1;
  188. u8 has_rc6 : 1;
  189. u8 has_pipe_cxsr : 1;
  190. u8 has_hotplug : 1;
  191. u8 cursor_needs_physical : 1;
  192. };
  193. enum no_fbc_reason {
  194. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  195. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  196. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  197. FBC_BAD_PLANE, /* fbc not supported on plane */
  198. FBC_NOT_TILED, /* buffer not tiled */
  199. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  200. };
  201. enum intel_pch {
  202. PCH_IBX, /* Ibexpeak PCH */
  203. PCH_CPT, /* Cougarpoint PCH */
  204. };
  205. #define QUIRK_PIPEA_FORCE (1<<0)
  206. struct intel_fbdev;
  207. typedef struct drm_i915_private {
  208. struct drm_device *dev;
  209. const struct intel_device_info *info;
  210. int has_gem;
  211. void __iomem *regs;
  212. struct pci_dev *bridge_dev;
  213. struct intel_ring_buffer render_ring;
  214. struct intel_ring_buffer bsd_ring;
  215. uint32_t next_seqno;
  216. drm_dma_handle_t *status_page_dmah;
  217. void *seqno_page;
  218. dma_addr_t dma_status_page;
  219. uint32_t counter;
  220. unsigned int seqno_gfx_addr;
  221. drm_local_map_t hws_map;
  222. struct drm_gem_object *seqno_obj;
  223. struct drm_gem_object *pwrctx;
  224. struct drm_gem_object *renderctx;
  225. struct resource mch_res;
  226. unsigned int cpp;
  227. int back_offset;
  228. int front_offset;
  229. int current_page;
  230. int page_flipping;
  231. wait_queue_head_t irq_queue;
  232. atomic_t irq_received;
  233. /** Protects user_irq_refcount and irq_mask_reg */
  234. spinlock_t user_irq_lock;
  235. u32 trace_irq_seqno;
  236. /** Cached value of IMR to avoid reads in updating the bitfield */
  237. u32 irq_mask_reg;
  238. u32 pipestat[2];
  239. /** splitted irq regs for graphics and display engine on Ironlake,
  240. irq_mask_reg is still used for display irq. */
  241. u32 gt_irq_mask_reg;
  242. u32 gt_irq_enable_reg;
  243. u32 de_irq_enable_reg;
  244. u32 pch_irq_mask_reg;
  245. u32 pch_irq_enable_reg;
  246. u32 hotplug_supported_mask;
  247. struct work_struct hotplug_work;
  248. int tex_lru_log_granularity;
  249. int allow_batchbuffer;
  250. struct mem_block *agp_heap;
  251. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  252. int vblank_pipe;
  253. int num_pipe;
  254. u32 flush_rings;
  255. #define FLUSH_RENDER_RING 0x1
  256. #define FLUSH_BSD_RING 0x2
  257. /* For hangcheck timer */
  258. #define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
  259. struct timer_list hangcheck_timer;
  260. int hangcheck_count;
  261. uint32_t last_acthd;
  262. uint32_t last_instdone;
  263. uint32_t last_instdone1;
  264. struct drm_mm vram;
  265. unsigned long cfb_size;
  266. unsigned long cfb_pitch;
  267. int cfb_fence;
  268. int cfb_plane;
  269. int irq_enabled;
  270. struct intel_opregion opregion;
  271. /* overlay */
  272. struct intel_overlay *overlay;
  273. /* LVDS info */
  274. int backlight_duty_cycle; /* restore backlight to this value */
  275. bool panel_wants_dither;
  276. struct drm_display_mode *panel_fixed_mode;
  277. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  278. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  279. /* Feature bits from the VBIOS */
  280. unsigned int int_tv_support:1;
  281. unsigned int lvds_dither:1;
  282. unsigned int lvds_vbt:1;
  283. unsigned int int_crt_support:1;
  284. unsigned int lvds_use_ssc:1;
  285. unsigned int edp_support:1;
  286. int lvds_ssc_freq;
  287. int edp_bpp;
  288. struct notifier_block lid_notifier;
  289. int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
  290. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  291. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  292. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  293. unsigned int fsb_freq, mem_freq, is_ddr3;
  294. spinlock_t error_lock;
  295. struct drm_i915_error_state *first_error;
  296. struct work_struct error_work;
  297. struct workqueue_struct *wq;
  298. /* Display functions */
  299. struct drm_i915_display_funcs display;
  300. /* PCH chipset type */
  301. enum intel_pch pch_type;
  302. unsigned long quirks;
  303. /* Register state */
  304. bool modeset_on_lid;
  305. u8 saveLBB;
  306. u32 saveDSPACNTR;
  307. u32 saveDSPBCNTR;
  308. u32 saveDSPARB;
  309. u32 saveHWS;
  310. u32 savePIPEACONF;
  311. u32 savePIPEBCONF;
  312. u32 savePIPEASRC;
  313. u32 savePIPEBSRC;
  314. u32 saveFPA0;
  315. u32 saveFPA1;
  316. u32 saveDPLL_A;
  317. u32 saveDPLL_A_MD;
  318. u32 saveHTOTAL_A;
  319. u32 saveHBLANK_A;
  320. u32 saveHSYNC_A;
  321. u32 saveVTOTAL_A;
  322. u32 saveVBLANK_A;
  323. u32 saveVSYNC_A;
  324. u32 saveBCLRPAT_A;
  325. u32 saveTRANSACONF;
  326. u32 saveTRANS_HTOTAL_A;
  327. u32 saveTRANS_HBLANK_A;
  328. u32 saveTRANS_HSYNC_A;
  329. u32 saveTRANS_VTOTAL_A;
  330. u32 saveTRANS_VBLANK_A;
  331. u32 saveTRANS_VSYNC_A;
  332. u32 savePIPEASTAT;
  333. u32 saveDSPASTRIDE;
  334. u32 saveDSPASIZE;
  335. u32 saveDSPAPOS;
  336. u32 saveDSPAADDR;
  337. u32 saveDSPASURF;
  338. u32 saveDSPATILEOFF;
  339. u32 savePFIT_PGM_RATIOS;
  340. u32 saveBLC_HIST_CTL;
  341. u32 saveBLC_PWM_CTL;
  342. u32 saveBLC_PWM_CTL2;
  343. u32 saveBLC_CPU_PWM_CTL;
  344. u32 saveBLC_CPU_PWM_CTL2;
  345. u32 saveFPB0;
  346. u32 saveFPB1;
  347. u32 saveDPLL_B;
  348. u32 saveDPLL_B_MD;
  349. u32 saveHTOTAL_B;
  350. u32 saveHBLANK_B;
  351. u32 saveHSYNC_B;
  352. u32 saveVTOTAL_B;
  353. u32 saveVBLANK_B;
  354. u32 saveVSYNC_B;
  355. u32 saveBCLRPAT_B;
  356. u32 saveTRANSBCONF;
  357. u32 saveTRANS_HTOTAL_B;
  358. u32 saveTRANS_HBLANK_B;
  359. u32 saveTRANS_HSYNC_B;
  360. u32 saveTRANS_VTOTAL_B;
  361. u32 saveTRANS_VBLANK_B;
  362. u32 saveTRANS_VSYNC_B;
  363. u32 savePIPEBSTAT;
  364. u32 saveDSPBSTRIDE;
  365. u32 saveDSPBSIZE;
  366. u32 saveDSPBPOS;
  367. u32 saveDSPBADDR;
  368. u32 saveDSPBSURF;
  369. u32 saveDSPBTILEOFF;
  370. u32 saveVGA0;
  371. u32 saveVGA1;
  372. u32 saveVGA_PD;
  373. u32 saveVGACNTRL;
  374. u32 saveADPA;
  375. u32 saveLVDS;
  376. u32 savePP_ON_DELAYS;
  377. u32 savePP_OFF_DELAYS;
  378. u32 saveDVOA;
  379. u32 saveDVOB;
  380. u32 saveDVOC;
  381. u32 savePP_ON;
  382. u32 savePP_OFF;
  383. u32 savePP_CONTROL;
  384. u32 savePP_DIVISOR;
  385. u32 savePFIT_CONTROL;
  386. u32 save_palette_a[256];
  387. u32 save_palette_b[256];
  388. u32 saveDPFC_CB_BASE;
  389. u32 saveFBC_CFB_BASE;
  390. u32 saveFBC_LL_BASE;
  391. u32 saveFBC_CONTROL;
  392. u32 saveFBC_CONTROL2;
  393. u32 saveIER;
  394. u32 saveIIR;
  395. u32 saveIMR;
  396. u32 saveDEIER;
  397. u32 saveDEIMR;
  398. u32 saveGTIER;
  399. u32 saveGTIMR;
  400. u32 saveFDI_RXA_IMR;
  401. u32 saveFDI_RXB_IMR;
  402. u32 saveCACHE_MODE_0;
  403. u32 saveMI_ARB_STATE;
  404. u32 saveSWF0[16];
  405. u32 saveSWF1[16];
  406. u32 saveSWF2[3];
  407. u8 saveMSR;
  408. u8 saveSR[8];
  409. u8 saveGR[25];
  410. u8 saveAR_INDEX;
  411. u8 saveAR[21];
  412. u8 saveDACMASK;
  413. u8 saveCR[37];
  414. uint64_t saveFENCE[16];
  415. u32 saveCURACNTR;
  416. u32 saveCURAPOS;
  417. u32 saveCURABASE;
  418. u32 saveCURBCNTR;
  419. u32 saveCURBPOS;
  420. u32 saveCURBBASE;
  421. u32 saveCURSIZE;
  422. u32 saveDP_B;
  423. u32 saveDP_C;
  424. u32 saveDP_D;
  425. u32 savePIPEA_GMCH_DATA_M;
  426. u32 savePIPEB_GMCH_DATA_M;
  427. u32 savePIPEA_GMCH_DATA_N;
  428. u32 savePIPEB_GMCH_DATA_N;
  429. u32 savePIPEA_DP_LINK_M;
  430. u32 savePIPEB_DP_LINK_M;
  431. u32 savePIPEA_DP_LINK_N;
  432. u32 savePIPEB_DP_LINK_N;
  433. u32 saveFDI_RXA_CTL;
  434. u32 saveFDI_TXA_CTL;
  435. u32 saveFDI_RXB_CTL;
  436. u32 saveFDI_TXB_CTL;
  437. u32 savePFA_CTL_1;
  438. u32 savePFB_CTL_1;
  439. u32 savePFA_WIN_SZ;
  440. u32 savePFB_WIN_SZ;
  441. u32 savePFA_WIN_POS;
  442. u32 savePFB_WIN_POS;
  443. u32 savePCH_DREF_CONTROL;
  444. u32 saveDISP_ARB_CTL;
  445. u32 savePIPEA_DATA_M1;
  446. u32 savePIPEA_DATA_N1;
  447. u32 savePIPEA_LINK_M1;
  448. u32 savePIPEA_LINK_N1;
  449. u32 savePIPEB_DATA_M1;
  450. u32 savePIPEB_DATA_N1;
  451. u32 savePIPEB_LINK_M1;
  452. u32 savePIPEB_LINK_N1;
  453. u32 saveMCHBAR_RENDER_STANDBY;
  454. struct {
  455. struct drm_mm gtt_space;
  456. struct io_mapping *gtt_mapping;
  457. int gtt_mtrr;
  458. /**
  459. * Membership on list of all loaded devices, used to evict
  460. * inactive buffers under memory pressure.
  461. *
  462. * Modifications should only be done whilst holding the
  463. * shrink_list_lock spinlock.
  464. */
  465. struct list_head shrink_list;
  466. spinlock_t active_list_lock;
  467. /**
  468. * List of objects which are not in the ringbuffer but which
  469. * still have a write_domain which needs to be flushed before
  470. * unbinding.
  471. *
  472. * last_rendering_seqno is 0 while an object is in this list.
  473. *
  474. * A reference is held on the buffer while on this list.
  475. */
  476. struct list_head flushing_list;
  477. /**
  478. * List of objects currently pending a GPU write flush.
  479. *
  480. * All elements on this list will belong to either the
  481. * active_list or flushing_list, last_rendering_seqno can
  482. * be used to differentiate between the two elements.
  483. */
  484. struct list_head gpu_write_list;
  485. /**
  486. * LRU list of objects which are not in the ringbuffer and
  487. * are ready to unbind, but are still in the GTT.
  488. *
  489. * last_rendering_seqno is 0 while an object is in this list.
  490. *
  491. * A reference is not held on the buffer while on this list,
  492. * as merely being GTT-bound shouldn't prevent its being
  493. * freed, and we'll pull it off the list in the free path.
  494. */
  495. struct list_head inactive_list;
  496. /** LRU list of objects with fence regs on them. */
  497. struct list_head fence_list;
  498. /**
  499. * List of objects currently pending being freed.
  500. *
  501. * These objects are no longer in use, but due to a signal
  502. * we were prevented from freeing them at the appointed time.
  503. */
  504. struct list_head deferred_free_list;
  505. /**
  506. * We leave the user IRQ off as much as possible,
  507. * but this means that requests will finish and never
  508. * be retired once the system goes idle. Set a timer to
  509. * fire periodically while the ring is running. When it
  510. * fires, go retire requests.
  511. */
  512. struct delayed_work retire_work;
  513. /**
  514. * Waiting sequence number, if any
  515. */
  516. uint32_t waiting_gem_seqno;
  517. /**
  518. * Last seq seen at irq time
  519. */
  520. uint32_t irq_gem_seqno;
  521. /**
  522. * Flag if the X Server, and thus DRM, is not currently in
  523. * control of the device.
  524. *
  525. * This is set between LeaveVT and EnterVT. It needs to be
  526. * replaced with a semaphore. It also needs to be
  527. * transitioned away from for kernel modesetting.
  528. */
  529. int suspended;
  530. /**
  531. * Flag if the hardware appears to be wedged.
  532. *
  533. * This is set when attempts to idle the device timeout.
  534. * It prevents command submission from occuring and makes
  535. * every pending request fail
  536. */
  537. atomic_t wedged;
  538. /** Bit 6 swizzling required for X tiling */
  539. uint32_t bit_6_swizzle_x;
  540. /** Bit 6 swizzling required for Y tiling */
  541. uint32_t bit_6_swizzle_y;
  542. /* storage for physical objects */
  543. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  544. } mm;
  545. struct sdvo_device_mapping sdvo_mappings[2];
  546. /* indicate whether the LVDS_BORDER should be enabled or not */
  547. unsigned int lvds_border_bits;
  548. /* Panel fitter placement and size for Ironlake+ */
  549. u32 pch_pf_pos, pch_pf_size;
  550. struct drm_crtc *plane_to_crtc_mapping[2];
  551. struct drm_crtc *pipe_to_crtc_mapping[2];
  552. wait_queue_head_t pending_flip_queue;
  553. bool flip_pending_is_done;
  554. /* Reclocking support */
  555. bool render_reclock_avail;
  556. bool lvds_downclock_avail;
  557. /* indicate whether the LVDS EDID is OK */
  558. bool lvds_edid_good;
  559. /* indicates the reduced downclock for LVDS*/
  560. int lvds_downclock;
  561. struct work_struct idle_work;
  562. struct timer_list idle_timer;
  563. bool busy;
  564. u16 orig_clock;
  565. int child_dev_num;
  566. struct child_device_config *child_dev;
  567. struct drm_connector *int_lvds_connector;
  568. bool mchbar_need_disable;
  569. u8 cur_delay;
  570. u8 min_delay;
  571. u8 max_delay;
  572. u8 fmax;
  573. u8 fstart;
  574. u64 last_count1;
  575. unsigned long last_time1;
  576. u64 last_count2;
  577. struct timespec last_time2;
  578. unsigned long gfx_power;
  579. int c_m;
  580. int r_t;
  581. u8 corr;
  582. spinlock_t *mchdev_lock;
  583. enum no_fbc_reason no_fbc_reason;
  584. struct drm_mm_node *compressed_fb;
  585. struct drm_mm_node *compressed_llb;
  586. /* list of fbdev register on this device */
  587. struct intel_fbdev *fbdev;
  588. } drm_i915_private_t;
  589. /** driver private structure attached to each drm_gem_object */
  590. struct drm_i915_gem_object {
  591. struct drm_gem_object base;
  592. /** Current space allocated to this object in the GTT, if any. */
  593. struct drm_mm_node *gtt_space;
  594. /** This object's place on the active/flushing/inactive lists */
  595. struct list_head list;
  596. /** This object's place on GPU write list */
  597. struct list_head gpu_write_list;
  598. /** This object's place on eviction list */
  599. struct list_head evict_list;
  600. /**
  601. * This is set if the object is on the active or flushing lists
  602. * (has pending rendering), and is not set if it's on inactive (ready
  603. * to be unbound).
  604. */
  605. unsigned int active : 1;
  606. /**
  607. * This is set if the object has been written to since last bound
  608. * to the GTT
  609. */
  610. unsigned int dirty : 1;
  611. /**
  612. * Fence register bits (if any) for this object. Will be set
  613. * as needed when mapped into the GTT.
  614. * Protected by dev->struct_mutex.
  615. *
  616. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  617. */
  618. signed int fence_reg : 5;
  619. /**
  620. * Used for checking the object doesn't appear more than once
  621. * in an execbuffer object list.
  622. */
  623. unsigned int in_execbuffer : 1;
  624. /**
  625. * Advice: are the backing pages purgeable?
  626. */
  627. unsigned int madv : 2;
  628. /**
  629. * Refcount for the pages array. With the current locking scheme, there
  630. * are at most two concurrent users: Binding a bo to the gtt and
  631. * pwrite/pread using physical addresses. So two bits for a maximum
  632. * of two users are enough.
  633. */
  634. unsigned int pages_refcount : 2;
  635. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  636. /**
  637. * Current tiling mode for the object.
  638. */
  639. unsigned int tiling_mode : 2;
  640. /** How many users have pinned this object in GTT space. The following
  641. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  642. * (via user_pin_count), execbuffer (objects are not allowed multiple
  643. * times for the same batchbuffer), and the framebuffer code. When
  644. * switching/pageflipping, the framebuffer code has at most two buffers
  645. * pinned per crtc.
  646. *
  647. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  648. * bits with absolutely no headroom. So use 4 bits. */
  649. unsigned int pin_count : 4;
  650. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  651. /** AGP memory structure for our GTT binding. */
  652. DRM_AGP_MEM *agp_mem;
  653. struct page **pages;
  654. /**
  655. * Current offset of the object in GTT space.
  656. *
  657. * This is the same as gtt_space->start
  658. */
  659. uint32_t gtt_offset;
  660. /* Which ring is refering to is this object */
  661. struct intel_ring_buffer *ring;
  662. /**
  663. * Fake offset for use by mmap(2)
  664. */
  665. uint64_t mmap_offset;
  666. /** Breadcrumb of last rendering to the buffer. */
  667. uint32_t last_rendering_seqno;
  668. /** Current tiling stride for the object, if it's tiled. */
  669. uint32_t stride;
  670. /** Record of address bit 17 of each page at last unbind. */
  671. unsigned long *bit_17;
  672. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  673. uint32_t agp_type;
  674. /**
  675. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  676. * flags which individual pages are valid.
  677. */
  678. uint8_t *page_cpu_valid;
  679. /** User space pin count and filp owning the pin */
  680. uint32_t user_pin_count;
  681. struct drm_file *pin_filp;
  682. /** for phy allocated objects */
  683. struct drm_i915_gem_phys_object *phys_obj;
  684. /**
  685. * Number of crtcs where this object is currently the fb, but
  686. * will be page flipped away on the next vblank. When it
  687. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  688. */
  689. atomic_t pending_flip;
  690. };
  691. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  692. /**
  693. * Request queue structure.
  694. *
  695. * The request queue allows us to note sequence numbers that have been emitted
  696. * and may be associated with active buffers to be retired.
  697. *
  698. * By keeping this list, we can avoid having to do questionable
  699. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  700. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  701. */
  702. struct drm_i915_gem_request {
  703. /** On Which ring this request was generated */
  704. struct intel_ring_buffer *ring;
  705. /** GEM sequence number associated with this request. */
  706. uint32_t seqno;
  707. /** Time at which this request was emitted, in jiffies. */
  708. unsigned long emitted_jiffies;
  709. /** global list entry for this request */
  710. struct list_head list;
  711. /** file_priv list entry for this request */
  712. struct list_head client_list;
  713. };
  714. struct drm_i915_file_private {
  715. struct {
  716. struct list_head request_list;
  717. } mm;
  718. };
  719. enum intel_chip_family {
  720. CHIP_I8XX = 0x01,
  721. CHIP_I9XX = 0x02,
  722. CHIP_I915 = 0x04,
  723. CHIP_I965 = 0x08,
  724. };
  725. extern struct drm_ioctl_desc i915_ioctls[];
  726. extern int i915_max_ioctl;
  727. extern unsigned int i915_fbpercrtc;
  728. extern unsigned int i915_powersave;
  729. extern unsigned int i915_lvds_downclock;
  730. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  731. extern int i915_resume(struct drm_device *dev);
  732. extern void i915_save_display(struct drm_device *dev);
  733. extern void i915_restore_display(struct drm_device *dev);
  734. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  735. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  736. /* i915_dma.c */
  737. extern void i915_kernel_lost_context(struct drm_device * dev);
  738. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  739. extern int i915_driver_unload(struct drm_device *);
  740. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  741. extern void i915_driver_lastclose(struct drm_device * dev);
  742. extern void i915_driver_preclose(struct drm_device *dev,
  743. struct drm_file *file_priv);
  744. extern void i915_driver_postclose(struct drm_device *dev,
  745. struct drm_file *file_priv);
  746. extern int i915_driver_device_is_agp(struct drm_device * dev);
  747. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  748. unsigned long arg);
  749. extern int i915_emit_box(struct drm_device *dev,
  750. struct drm_clip_rect *boxes,
  751. int i, int DR1, int DR4);
  752. extern int i965_reset(struct drm_device *dev, u8 flags);
  753. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  754. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  755. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  756. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  757. /* i915_irq.c */
  758. void i915_hangcheck_elapsed(unsigned long data);
  759. void i915_destroy_error_state(struct drm_device *dev);
  760. extern int i915_irq_emit(struct drm_device *dev, void *data,
  761. struct drm_file *file_priv);
  762. extern int i915_irq_wait(struct drm_device *dev, void *data,
  763. struct drm_file *file_priv);
  764. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  765. extern void i915_enable_interrupt (struct drm_device *dev);
  766. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  767. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  768. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  769. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  770. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  771. struct drm_file *file_priv);
  772. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  773. struct drm_file *file_priv);
  774. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  775. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  776. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  777. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  778. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  779. struct drm_file *file_priv);
  780. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  781. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  782. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  783. u32 mask);
  784. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  785. u32 mask);
  786. void
  787. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  788. void
  789. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  790. void intel_enable_asle (struct drm_device *dev);
  791. /* i915_mem.c */
  792. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  793. struct drm_file *file_priv);
  794. extern int i915_mem_free(struct drm_device *dev, void *data,
  795. struct drm_file *file_priv);
  796. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  797. struct drm_file *file_priv);
  798. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  799. struct drm_file *file_priv);
  800. extern void i915_mem_takedown(struct mem_block **heap);
  801. extern void i915_mem_release(struct drm_device * dev,
  802. struct drm_file *file_priv, struct mem_block *heap);
  803. /* i915_gem.c */
  804. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  805. struct drm_file *file_priv);
  806. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  807. struct drm_file *file_priv);
  808. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  809. struct drm_file *file_priv);
  810. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  811. struct drm_file *file_priv);
  812. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  813. struct drm_file *file_priv);
  814. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  815. struct drm_file *file_priv);
  816. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  817. struct drm_file *file_priv);
  818. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  819. struct drm_file *file_priv);
  820. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  821. struct drm_file *file_priv);
  822. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  823. struct drm_file *file_priv);
  824. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  825. struct drm_file *file_priv);
  826. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  827. struct drm_file *file_priv);
  828. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  829. struct drm_file *file_priv);
  830. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  831. struct drm_file *file_priv);
  832. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  833. struct drm_file *file_priv);
  834. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  835. struct drm_file *file_priv);
  836. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  837. struct drm_file *file_priv);
  838. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  839. struct drm_file *file_priv);
  840. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  841. struct drm_file *file_priv);
  842. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  843. struct drm_file *file_priv);
  844. void i915_gem_load(struct drm_device *dev);
  845. int i915_gem_init_object(struct drm_gem_object *obj);
  846. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  847. size_t size);
  848. void i915_gem_free_object(struct drm_gem_object *obj);
  849. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  850. void i915_gem_object_unpin(struct drm_gem_object *obj);
  851. int i915_gem_object_unbind(struct drm_gem_object *obj);
  852. void i915_gem_release_mmap(struct drm_gem_object *obj);
  853. void i915_gem_lastclose(struct drm_device *dev);
  854. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  855. struct intel_ring_buffer *ring);
  856. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  857. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
  858. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
  859. void i915_gem_retire_requests(struct drm_device *dev);
  860. void i915_gem_retire_work_handler(struct work_struct *work);
  861. void i915_gem_clflush_object(struct drm_gem_object *obj);
  862. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  863. uint32_t read_domains,
  864. uint32_t write_domain);
  865. int i915_gem_init_ringbuffer(struct drm_device *dev);
  866. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  867. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  868. unsigned long end);
  869. int i915_gpu_idle(struct drm_device *dev);
  870. int i915_gem_idle(struct drm_device *dev);
  871. uint32_t i915_add_request(struct drm_device *dev,
  872. struct drm_file *file_priv,
  873. uint32_t flush_domains,
  874. struct intel_ring_buffer *ring);
  875. int i915_do_wait_request(struct drm_device *dev,
  876. uint32_t seqno, int interruptible,
  877. struct intel_ring_buffer *ring);
  878. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  879. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  880. int write);
  881. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
  882. int i915_gem_attach_phys_object(struct drm_device *dev,
  883. struct drm_gem_object *obj,
  884. int id,
  885. int align);
  886. void i915_gem_detach_phys_object(struct drm_device *dev,
  887. struct drm_gem_object *obj);
  888. void i915_gem_free_all_phys_object(struct drm_device *dev);
  889. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  890. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  891. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  892. int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
  893. void i915_gem_shrinker_init(void);
  894. void i915_gem_shrinker_exit(void);
  895. /* i915_gem_evict.c */
  896. int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
  897. int i915_gem_evict_everything(struct drm_device *dev);
  898. int i915_gem_evict_inactive(struct drm_device *dev);
  899. /* i915_gem_tiling.c */
  900. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  901. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  902. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  903. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  904. int tiling_mode);
  905. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  906. int tiling_mode);
  907. /* i915_gem_debug.c */
  908. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  909. const char *where, uint32_t mark);
  910. #if WATCH_INACTIVE
  911. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  912. #else
  913. #define i915_verify_inactive(dev, file, line)
  914. #endif
  915. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  916. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  917. const char *where, uint32_t mark);
  918. void i915_dump_lru(struct drm_device *dev, const char *where);
  919. /* i915_debugfs.c */
  920. int i915_debugfs_init(struct drm_minor *minor);
  921. void i915_debugfs_cleanup(struct drm_minor *minor);
  922. /* i915_suspend.c */
  923. extern int i915_save_state(struct drm_device *dev);
  924. extern int i915_restore_state(struct drm_device *dev);
  925. /* i915_suspend.c */
  926. extern int i915_save_state(struct drm_device *dev);
  927. extern int i915_restore_state(struct drm_device *dev);
  928. #ifdef CONFIG_ACPI
  929. /* i915_opregion.c */
  930. extern int intel_opregion_init(struct drm_device *dev, int resume);
  931. extern void intel_opregion_free(struct drm_device *dev, int suspend);
  932. extern void opregion_asle_intr(struct drm_device *dev);
  933. extern void ironlake_opregion_gse_intr(struct drm_device *dev);
  934. extern void opregion_enable_asle(struct drm_device *dev);
  935. #else
  936. static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
  937. static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
  938. static inline void opregion_asle_intr(struct drm_device *dev) { return; }
  939. static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
  940. static inline void opregion_enable_asle(struct drm_device *dev) { return; }
  941. #endif
  942. /* modesetting */
  943. extern void intel_modeset_init(struct drm_device *dev);
  944. extern void intel_modeset_cleanup(struct drm_device *dev);
  945. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  946. extern void i8xx_disable_fbc(struct drm_device *dev);
  947. extern void g4x_disable_fbc(struct drm_device *dev);
  948. extern void ironlake_disable_fbc(struct drm_device *dev);
  949. extern void intel_disable_fbc(struct drm_device *dev);
  950. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  951. extern bool intel_fbc_enabled(struct drm_device *dev);
  952. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  953. extern void intel_detect_pch (struct drm_device *dev);
  954. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  955. /* overlay */
  956. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  957. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  958. /**
  959. * Lock test for when it's just for synchronization of ring access.
  960. *
  961. * In that case, we don't need to do it when GEM is initialized as nobody else
  962. * has access to the ring.
  963. */
  964. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  965. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  966. == NULL) \
  967. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  968. } while (0)
  969. #define I915_READ(reg) readl(dev_priv->regs + (reg))
  970. #define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
  971. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  972. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  973. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  974. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  975. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  976. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  977. #define POSTING_READ(reg) (void)I915_READ(reg)
  978. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  979. #define I915_VERBOSE 0
  980. #define BEGIN_LP_RING(n) do { \
  981. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  982. if (I915_VERBOSE) \
  983. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  984. intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
  985. } while (0)
  986. #define OUT_RING(x) do { \
  987. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  988. if (I915_VERBOSE) \
  989. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  990. intel_ring_emit(dev, &dev_priv__->render_ring, x); \
  991. } while (0)
  992. #define ADVANCE_LP_RING() do { \
  993. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  994. if (I915_VERBOSE) \
  995. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  996. dev_priv__->render_ring.tail); \
  997. intel_ring_advance(dev, &dev_priv__->render_ring); \
  998. } while(0)
  999. /**
  1000. * Reads a dword out of the status page, which is written to from the command
  1001. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1002. * MI_STORE_DATA_IMM.
  1003. *
  1004. * The following dwords have a reserved meaning:
  1005. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1006. * 0x04: ring 0 head pointer
  1007. * 0x05: ring 1 head pointer (915-class)
  1008. * 0x06: ring 2 head pointer (915-class)
  1009. * 0x10-0x1b: Context status DWords (GM45)
  1010. * 0x1f: Last written status offset. (GM45)
  1011. *
  1012. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1013. */
  1014. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1015. (dev_priv->render_ring.status_page.page_addr))[reg])
  1016. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1017. #define I915_GEM_HWS_INDEX 0x20
  1018. #define I915_BREADCRUMB_INDEX 0x21
  1019. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1020. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1021. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1022. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1023. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1024. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1025. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1026. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1027. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1028. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  1029. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  1030. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1031. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1032. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1033. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1034. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1035. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1036. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1037. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1038. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1039. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1040. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1041. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  1042. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1043. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1044. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1045. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1046. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1047. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1048. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1049. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1050. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1051. * rows, which changed the alignment requirements and fence programming.
  1052. */
  1053. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  1054. IS_I915GM(dev)))
  1055. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  1056. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1057. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1058. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1059. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1060. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1061. !IS_GEN6(dev))
  1062. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1063. /* dsparb controlled by hw only */
  1064. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1065. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1066. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1067. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1068. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1069. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1070. IS_GEN6(dev))
  1071. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1072. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1073. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1074. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1075. #endif