i915_debugfs.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #define DRM_I915_RING_DEBUG 1
  37. #if defined(CONFIG_DEBUG_FS)
  38. #define ACTIVE_LIST 1
  39. #define FLUSHING_LIST 2
  40. #define INACTIVE_LIST 3
  41. static const char *get_pin_flag(struct drm_i915_gem_object *obj_priv)
  42. {
  43. if (obj_priv->user_pin_count > 0)
  44. return "P";
  45. else if (obj_priv->pin_count > 0)
  46. return "p";
  47. else
  48. return " ";
  49. }
  50. static const char *get_tiling_flag(struct drm_i915_gem_object *obj_priv)
  51. {
  52. switch (obj_priv->tiling_mode) {
  53. default:
  54. case I915_TILING_NONE: return " ";
  55. case I915_TILING_X: return "X";
  56. case I915_TILING_Y: return "Y";
  57. }
  58. }
  59. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  60. {
  61. struct drm_info_node *node = (struct drm_info_node *) m->private;
  62. uintptr_t list = (uintptr_t) node->info_ent->data;
  63. struct list_head *head;
  64. struct drm_device *dev = node->minor->dev;
  65. drm_i915_private_t *dev_priv = dev->dev_private;
  66. struct drm_i915_gem_object *obj_priv;
  67. spinlock_t *lock = NULL;
  68. switch (list) {
  69. case ACTIVE_LIST:
  70. seq_printf(m, "Active:\n");
  71. lock = &dev_priv->mm.active_list_lock;
  72. head = &dev_priv->render_ring.active_list;
  73. break;
  74. case INACTIVE_LIST:
  75. seq_printf(m, "Inactive:\n");
  76. head = &dev_priv->mm.inactive_list;
  77. break;
  78. case FLUSHING_LIST:
  79. seq_printf(m, "Flushing:\n");
  80. head = &dev_priv->mm.flushing_list;
  81. break;
  82. default:
  83. DRM_INFO("Ooops, unexpected list\n");
  84. return 0;
  85. }
  86. if (lock)
  87. spin_lock(lock);
  88. list_for_each_entry(obj_priv, head, list)
  89. {
  90. seq_printf(m, " %p: %s %8zd %08x %08x %d%s%s",
  91. &obj_priv->base,
  92. get_pin_flag(obj_priv),
  93. obj_priv->base.size,
  94. obj_priv->base.read_domains,
  95. obj_priv->base.write_domain,
  96. obj_priv->last_rendering_seqno,
  97. obj_priv->dirty ? " dirty" : "",
  98. obj_priv->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  99. if (obj_priv->base.name)
  100. seq_printf(m, " (name: %d)", obj_priv->base.name);
  101. if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
  102. seq_printf(m, " (fence: %d)", obj_priv->fence_reg);
  103. if (obj_priv->gtt_space != NULL)
  104. seq_printf(m, " (gtt_offset: %08x)", obj_priv->gtt_offset);
  105. seq_printf(m, "\n");
  106. }
  107. if (lock)
  108. spin_unlock(lock);
  109. return 0;
  110. }
  111. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  112. {
  113. struct drm_info_node *node = (struct drm_info_node *) m->private;
  114. struct drm_device *dev = node->minor->dev;
  115. unsigned long flags;
  116. struct intel_crtc *crtc;
  117. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  118. const char *pipe = crtc->pipe ? "B" : "A";
  119. const char *plane = crtc->plane ? "B" : "A";
  120. struct intel_unpin_work *work;
  121. spin_lock_irqsave(&dev->event_lock, flags);
  122. work = crtc->unpin_work;
  123. if (work == NULL) {
  124. seq_printf(m, "No flip due on pipe %s (plane %s)\n",
  125. pipe, plane);
  126. } else {
  127. if (!work->pending) {
  128. seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
  129. pipe, plane);
  130. } else {
  131. seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
  132. pipe, plane);
  133. }
  134. if (work->enable_stall_check)
  135. seq_printf(m, "Stall check enabled, ");
  136. else
  137. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  138. seq_printf(m, "%d prepares\n", work->pending);
  139. if (work->old_fb_obj) {
  140. struct drm_i915_gem_object *obj_priv = to_intel_bo(work->old_fb_obj);
  141. if(obj_priv)
  142. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
  143. }
  144. if (work->pending_flip_obj) {
  145. struct drm_i915_gem_object *obj_priv = to_intel_bo(work->pending_flip_obj);
  146. if(obj_priv)
  147. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
  148. }
  149. }
  150. spin_unlock_irqrestore(&dev->event_lock, flags);
  151. }
  152. return 0;
  153. }
  154. static int i915_gem_request_info(struct seq_file *m, void *data)
  155. {
  156. struct drm_info_node *node = (struct drm_info_node *) m->private;
  157. struct drm_device *dev = node->minor->dev;
  158. drm_i915_private_t *dev_priv = dev->dev_private;
  159. struct drm_i915_gem_request *gem_request;
  160. seq_printf(m, "Request:\n");
  161. list_for_each_entry(gem_request, &dev_priv->render_ring.request_list,
  162. list) {
  163. seq_printf(m, " %d @ %d\n",
  164. gem_request->seqno,
  165. (int) (jiffies - gem_request->emitted_jiffies));
  166. }
  167. return 0;
  168. }
  169. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  170. {
  171. struct drm_info_node *node = (struct drm_info_node *) m->private;
  172. struct drm_device *dev = node->minor->dev;
  173. drm_i915_private_t *dev_priv = dev->dev_private;
  174. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  175. seq_printf(m, "Current sequence: %d\n",
  176. i915_get_gem_seqno(dev, &dev_priv->render_ring));
  177. } else {
  178. seq_printf(m, "Current sequence: hws uninitialized\n");
  179. }
  180. seq_printf(m, "Waiter sequence: %d\n",
  181. dev_priv->mm.waiting_gem_seqno);
  182. seq_printf(m, "IRQ sequence: %d\n", dev_priv->mm.irq_gem_seqno);
  183. return 0;
  184. }
  185. static int i915_interrupt_info(struct seq_file *m, void *data)
  186. {
  187. struct drm_info_node *node = (struct drm_info_node *) m->private;
  188. struct drm_device *dev = node->minor->dev;
  189. drm_i915_private_t *dev_priv = dev->dev_private;
  190. if (!HAS_PCH_SPLIT(dev)) {
  191. seq_printf(m, "Interrupt enable: %08x\n",
  192. I915_READ(IER));
  193. seq_printf(m, "Interrupt identity: %08x\n",
  194. I915_READ(IIR));
  195. seq_printf(m, "Interrupt mask: %08x\n",
  196. I915_READ(IMR));
  197. seq_printf(m, "Pipe A stat: %08x\n",
  198. I915_READ(PIPEASTAT));
  199. seq_printf(m, "Pipe B stat: %08x\n",
  200. I915_READ(PIPEBSTAT));
  201. } else {
  202. seq_printf(m, "North Display Interrupt enable: %08x\n",
  203. I915_READ(DEIER));
  204. seq_printf(m, "North Display Interrupt identity: %08x\n",
  205. I915_READ(DEIIR));
  206. seq_printf(m, "North Display Interrupt mask: %08x\n",
  207. I915_READ(DEIMR));
  208. seq_printf(m, "South Display Interrupt enable: %08x\n",
  209. I915_READ(SDEIER));
  210. seq_printf(m, "South Display Interrupt identity: %08x\n",
  211. I915_READ(SDEIIR));
  212. seq_printf(m, "South Display Interrupt mask: %08x\n",
  213. I915_READ(SDEIMR));
  214. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  215. I915_READ(GTIER));
  216. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  217. I915_READ(GTIIR));
  218. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  219. I915_READ(GTIMR));
  220. }
  221. seq_printf(m, "Interrupts received: %d\n",
  222. atomic_read(&dev_priv->irq_received));
  223. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  224. seq_printf(m, "Current sequence: %d\n",
  225. i915_get_gem_seqno(dev, &dev_priv->render_ring));
  226. } else {
  227. seq_printf(m, "Current sequence: hws uninitialized\n");
  228. }
  229. seq_printf(m, "Waiter sequence: %d\n",
  230. dev_priv->mm.waiting_gem_seqno);
  231. seq_printf(m, "IRQ sequence: %d\n",
  232. dev_priv->mm.irq_gem_seqno);
  233. return 0;
  234. }
  235. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  236. {
  237. struct drm_info_node *node = (struct drm_info_node *) m->private;
  238. struct drm_device *dev = node->minor->dev;
  239. drm_i915_private_t *dev_priv = dev->dev_private;
  240. int i;
  241. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  242. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  243. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  244. struct drm_gem_object *obj = dev_priv->fence_regs[i].obj;
  245. if (obj == NULL) {
  246. seq_printf(m, "Fenced object[%2d] = unused\n", i);
  247. } else {
  248. struct drm_i915_gem_object *obj_priv;
  249. obj_priv = to_intel_bo(obj);
  250. seq_printf(m, "Fenced object[%2d] = %p: %s "
  251. "%08x %08zx %08x %s %08x %08x %d",
  252. i, obj, get_pin_flag(obj_priv),
  253. obj_priv->gtt_offset,
  254. obj->size, obj_priv->stride,
  255. get_tiling_flag(obj_priv),
  256. obj->read_domains, obj->write_domain,
  257. obj_priv->last_rendering_seqno);
  258. if (obj->name)
  259. seq_printf(m, " (name: %d)", obj->name);
  260. seq_printf(m, "\n");
  261. }
  262. }
  263. return 0;
  264. }
  265. static int i915_hws_info(struct seq_file *m, void *data)
  266. {
  267. struct drm_info_node *node = (struct drm_info_node *) m->private;
  268. struct drm_device *dev = node->minor->dev;
  269. drm_i915_private_t *dev_priv = dev->dev_private;
  270. int i;
  271. volatile u32 *hws;
  272. hws = (volatile u32 *)dev_priv->render_ring.status_page.page_addr;
  273. if (hws == NULL)
  274. return 0;
  275. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  276. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  277. i * 4,
  278. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  279. }
  280. return 0;
  281. }
  282. static void i915_dump_pages(struct seq_file *m, struct page **pages, int page_count)
  283. {
  284. int page, i;
  285. uint32_t *mem;
  286. for (page = 0; page < page_count; page++) {
  287. mem = kmap_atomic(pages[page], KM_USER0);
  288. for (i = 0; i < PAGE_SIZE; i += 4)
  289. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  290. kunmap_atomic(mem, KM_USER0);
  291. }
  292. }
  293. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  294. {
  295. struct drm_info_node *node = (struct drm_info_node *) m->private;
  296. struct drm_device *dev = node->minor->dev;
  297. drm_i915_private_t *dev_priv = dev->dev_private;
  298. struct drm_gem_object *obj;
  299. struct drm_i915_gem_object *obj_priv;
  300. int ret;
  301. spin_lock(&dev_priv->mm.active_list_lock);
  302. list_for_each_entry(obj_priv, &dev_priv->render_ring.active_list,
  303. list) {
  304. obj = &obj_priv->base;
  305. if (obj->read_domains & I915_GEM_DOMAIN_COMMAND) {
  306. ret = i915_gem_object_get_pages(obj, 0);
  307. if (ret) {
  308. DRM_ERROR("Failed to get pages: %d\n", ret);
  309. spin_unlock(&dev_priv->mm.active_list_lock);
  310. return ret;
  311. }
  312. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj_priv->gtt_offset);
  313. i915_dump_pages(m, obj_priv->pages, obj->size / PAGE_SIZE);
  314. i915_gem_object_put_pages(obj);
  315. }
  316. }
  317. spin_unlock(&dev_priv->mm.active_list_lock);
  318. return 0;
  319. }
  320. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  321. {
  322. struct drm_info_node *node = (struct drm_info_node *) m->private;
  323. struct drm_device *dev = node->minor->dev;
  324. drm_i915_private_t *dev_priv = dev->dev_private;
  325. u8 *virt;
  326. uint32_t *ptr, off;
  327. if (!dev_priv->render_ring.gem_object) {
  328. seq_printf(m, "No ringbuffer setup\n");
  329. return 0;
  330. }
  331. virt = dev_priv->render_ring.virtual_start;
  332. for (off = 0; off < dev_priv->render_ring.size; off += 4) {
  333. ptr = (uint32_t *)(virt + off);
  334. seq_printf(m, "%08x : %08x\n", off, *ptr);
  335. }
  336. return 0;
  337. }
  338. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  339. {
  340. struct drm_info_node *node = (struct drm_info_node *) m->private;
  341. struct drm_device *dev = node->minor->dev;
  342. drm_i915_private_t *dev_priv = dev->dev_private;
  343. unsigned int head, tail;
  344. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  345. tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  346. seq_printf(m, "RingHead : %08x\n", head);
  347. seq_printf(m, "RingTail : %08x\n", tail);
  348. seq_printf(m, "RingSize : %08lx\n", dev_priv->render_ring.size);
  349. seq_printf(m, "Acthd : %08x\n", I915_READ(IS_I965G(dev) ? ACTHD_I965 : ACTHD));
  350. return 0;
  351. }
  352. static const char *pin_flag(int pinned)
  353. {
  354. if (pinned > 0)
  355. return " P";
  356. else if (pinned < 0)
  357. return " p";
  358. else
  359. return "";
  360. }
  361. static const char *tiling_flag(int tiling)
  362. {
  363. switch (tiling) {
  364. default:
  365. case I915_TILING_NONE: return "";
  366. case I915_TILING_X: return " X";
  367. case I915_TILING_Y: return " Y";
  368. }
  369. }
  370. static const char *dirty_flag(int dirty)
  371. {
  372. return dirty ? " dirty" : "";
  373. }
  374. static const char *purgeable_flag(int purgeable)
  375. {
  376. return purgeable ? " purgeable" : "";
  377. }
  378. static int i915_error_state(struct seq_file *m, void *unused)
  379. {
  380. struct drm_info_node *node = (struct drm_info_node *) m->private;
  381. struct drm_device *dev = node->minor->dev;
  382. drm_i915_private_t *dev_priv = dev->dev_private;
  383. struct drm_i915_error_state *error;
  384. unsigned long flags;
  385. int i, page, offset, elt;
  386. spin_lock_irqsave(&dev_priv->error_lock, flags);
  387. if (!dev_priv->first_error) {
  388. seq_printf(m, "no error state collected\n");
  389. goto out;
  390. }
  391. error = dev_priv->first_error;
  392. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  393. error->time.tv_usec);
  394. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  395. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  396. seq_printf(m, " PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  397. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  398. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
  399. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
  400. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
  401. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
  402. if (IS_I965G(dev)) {
  403. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  404. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  405. }
  406. seq_printf(m, "seqno: 0x%08x\n", error->seqno);
  407. if (error->active_bo_count) {
  408. seq_printf(m, "Buffers [%d]:\n", error->active_bo_count);
  409. for (i = 0; i < error->active_bo_count; i++) {
  410. seq_printf(m, " %08x %8zd %08x %08x %08x%s%s%s%s",
  411. error->active_bo[i].gtt_offset,
  412. error->active_bo[i].size,
  413. error->active_bo[i].read_domains,
  414. error->active_bo[i].write_domain,
  415. error->active_bo[i].seqno,
  416. pin_flag(error->active_bo[i].pinned),
  417. tiling_flag(error->active_bo[i].tiling),
  418. dirty_flag(error->active_bo[i].dirty),
  419. purgeable_flag(error->active_bo[i].purgeable));
  420. if (error->active_bo[i].name)
  421. seq_printf(m, " (name: %d)", error->active_bo[i].name);
  422. if (error->active_bo[i].fence_reg != I915_FENCE_REG_NONE)
  423. seq_printf(m, " (fence: %d)", error->active_bo[i].fence_reg);
  424. seq_printf(m, "\n");
  425. }
  426. }
  427. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  428. if (error->batchbuffer[i]) {
  429. struct drm_i915_error_object *obj = error->batchbuffer[i];
  430. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  431. offset = 0;
  432. for (page = 0; page < obj->page_count; page++) {
  433. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  434. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  435. offset += 4;
  436. }
  437. }
  438. }
  439. }
  440. if (error->ringbuffer) {
  441. struct drm_i915_error_object *obj = error->ringbuffer;
  442. seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
  443. offset = 0;
  444. for (page = 0; page < obj->page_count; page++) {
  445. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  446. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  447. offset += 4;
  448. }
  449. }
  450. }
  451. if (error->overlay)
  452. intel_overlay_print_error_state(m, error->overlay);
  453. out:
  454. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  455. return 0;
  456. }
  457. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  458. {
  459. struct drm_info_node *node = (struct drm_info_node *) m->private;
  460. struct drm_device *dev = node->minor->dev;
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. u16 crstanddelay = I915_READ16(CRSTANDVID);
  463. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  464. return 0;
  465. }
  466. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  467. {
  468. struct drm_info_node *node = (struct drm_info_node *) m->private;
  469. struct drm_device *dev = node->minor->dev;
  470. drm_i915_private_t *dev_priv = dev->dev_private;
  471. u16 rgvswctl = I915_READ16(MEMSWCTL);
  472. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  473. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  474. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  475. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  476. MEMSTAT_VID_SHIFT);
  477. seq_printf(m, "Current P-state: %d\n",
  478. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  479. return 0;
  480. }
  481. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  482. {
  483. struct drm_info_node *node = (struct drm_info_node *) m->private;
  484. struct drm_device *dev = node->minor->dev;
  485. drm_i915_private_t *dev_priv = dev->dev_private;
  486. u32 delayfreq;
  487. int i;
  488. for (i = 0; i < 16; i++) {
  489. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  490. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  491. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  492. }
  493. return 0;
  494. }
  495. static inline int MAP_TO_MV(int map)
  496. {
  497. return 1250 - (map * 25);
  498. }
  499. static int i915_inttoext_table(struct seq_file *m, void *unused)
  500. {
  501. struct drm_info_node *node = (struct drm_info_node *) m->private;
  502. struct drm_device *dev = node->minor->dev;
  503. drm_i915_private_t *dev_priv = dev->dev_private;
  504. u32 inttoext;
  505. int i;
  506. for (i = 1; i <= 32; i++) {
  507. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  508. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  509. }
  510. return 0;
  511. }
  512. static int i915_drpc_info(struct seq_file *m, void *unused)
  513. {
  514. struct drm_info_node *node = (struct drm_info_node *) m->private;
  515. struct drm_device *dev = node->minor->dev;
  516. drm_i915_private_t *dev_priv = dev->dev_private;
  517. u32 rgvmodectl = I915_READ(MEMMODECTL);
  518. u32 rstdbyctl = I915_READ(MCHBAR_RENDER_STANDBY);
  519. u16 crstandvid = I915_READ16(CRSTANDVID);
  520. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  521. "yes" : "no");
  522. seq_printf(m, "Boost freq: %d\n",
  523. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  524. MEMMODE_BOOST_FREQ_SHIFT);
  525. seq_printf(m, "HW control enabled: %s\n",
  526. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  527. seq_printf(m, "SW control enabled: %s\n",
  528. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  529. seq_printf(m, "Gated voltage change: %s\n",
  530. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  531. seq_printf(m, "Starting frequency: P%d\n",
  532. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  533. seq_printf(m, "Max P-state: P%d\n",
  534. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  535. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  536. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  537. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  538. seq_printf(m, "Render standby enabled: %s\n",
  539. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  540. return 0;
  541. }
  542. static int i915_fbc_status(struct seq_file *m, void *unused)
  543. {
  544. struct drm_info_node *node = (struct drm_info_node *) m->private;
  545. struct drm_device *dev = node->minor->dev;
  546. drm_i915_private_t *dev_priv = dev->dev_private;
  547. if (!I915_HAS_FBC(dev)) {
  548. seq_printf(m, "FBC unsupported on this chipset\n");
  549. return 0;
  550. }
  551. if (intel_fbc_enabled(dev)) {
  552. seq_printf(m, "FBC enabled\n");
  553. } else {
  554. seq_printf(m, "FBC disabled: ");
  555. switch (dev_priv->no_fbc_reason) {
  556. case FBC_STOLEN_TOO_SMALL:
  557. seq_printf(m, "not enough stolen memory");
  558. break;
  559. case FBC_UNSUPPORTED_MODE:
  560. seq_printf(m, "mode not supported");
  561. break;
  562. case FBC_MODE_TOO_LARGE:
  563. seq_printf(m, "mode too large");
  564. break;
  565. case FBC_BAD_PLANE:
  566. seq_printf(m, "FBC unsupported on plane");
  567. break;
  568. case FBC_NOT_TILED:
  569. seq_printf(m, "scanout buffer not tiled");
  570. break;
  571. case FBC_MULTIPLE_PIPES:
  572. seq_printf(m, "multiple pipes are enabled");
  573. break;
  574. default:
  575. seq_printf(m, "unknown reason");
  576. }
  577. seq_printf(m, "\n");
  578. }
  579. return 0;
  580. }
  581. static int i915_sr_status(struct seq_file *m, void *unused)
  582. {
  583. struct drm_info_node *node = (struct drm_info_node *) m->private;
  584. struct drm_device *dev = node->minor->dev;
  585. drm_i915_private_t *dev_priv = dev->dev_private;
  586. bool sr_enabled = false;
  587. if (IS_I965GM(dev) || IS_I945G(dev) || IS_I945GM(dev))
  588. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  589. else if (IS_I915GM(dev))
  590. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  591. else if (IS_PINEVIEW(dev))
  592. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  593. seq_printf(m, "self-refresh: %s\n", sr_enabled ? "enabled" :
  594. "disabled");
  595. return 0;
  596. }
  597. static int i915_emon_status(struct seq_file *m, void *unused)
  598. {
  599. struct drm_info_node *node = (struct drm_info_node *) m->private;
  600. struct drm_device *dev = node->minor->dev;
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. unsigned long temp, chipset, gfx;
  603. temp = i915_mch_val(dev_priv);
  604. chipset = i915_chipset_val(dev_priv);
  605. gfx = i915_gfx_val(dev_priv);
  606. seq_printf(m, "GMCH temp: %ld\n", temp);
  607. seq_printf(m, "Chipset power: %ld\n", chipset);
  608. seq_printf(m, "GFX power: %ld\n", gfx);
  609. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  610. return 0;
  611. }
  612. static int i915_gfxec(struct seq_file *m, void *unused)
  613. {
  614. struct drm_info_node *node = (struct drm_info_node *) m->private;
  615. struct drm_device *dev = node->minor->dev;
  616. drm_i915_private_t *dev_priv = dev->dev_private;
  617. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  618. return 0;
  619. }
  620. static int
  621. i915_wedged_open(struct inode *inode,
  622. struct file *filp)
  623. {
  624. filp->private_data = inode->i_private;
  625. return 0;
  626. }
  627. static ssize_t
  628. i915_wedged_read(struct file *filp,
  629. char __user *ubuf,
  630. size_t max,
  631. loff_t *ppos)
  632. {
  633. struct drm_device *dev = filp->private_data;
  634. drm_i915_private_t *dev_priv = dev->dev_private;
  635. char buf[80];
  636. int len;
  637. len = snprintf(buf, sizeof (buf),
  638. "wedged : %d\n",
  639. atomic_read(&dev_priv->mm.wedged));
  640. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  641. }
  642. static ssize_t
  643. i915_wedged_write(struct file *filp,
  644. const char __user *ubuf,
  645. size_t cnt,
  646. loff_t *ppos)
  647. {
  648. struct drm_device *dev = filp->private_data;
  649. drm_i915_private_t *dev_priv = dev->dev_private;
  650. char buf[20];
  651. int val = 1;
  652. if (cnt > 0) {
  653. if (cnt > sizeof (buf) - 1)
  654. return -EINVAL;
  655. if (copy_from_user(buf, ubuf, cnt))
  656. return -EFAULT;
  657. buf[cnt] = 0;
  658. val = simple_strtoul(buf, NULL, 0);
  659. }
  660. DRM_INFO("Manually setting wedged to %d\n", val);
  661. atomic_set(&dev_priv->mm.wedged, val);
  662. if (val) {
  663. DRM_WAKEUP(&dev_priv->irq_queue);
  664. queue_work(dev_priv->wq, &dev_priv->error_work);
  665. }
  666. return cnt;
  667. }
  668. static const struct file_operations i915_wedged_fops = {
  669. .owner = THIS_MODULE,
  670. .open = i915_wedged_open,
  671. .read = i915_wedged_read,
  672. .write = i915_wedged_write,
  673. };
  674. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  675. * allocated we need to hook into the minor for release. */
  676. static int
  677. drm_add_fake_info_node(struct drm_minor *minor,
  678. struct dentry *ent,
  679. const void *key)
  680. {
  681. struct drm_info_node *node;
  682. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  683. if (node == NULL) {
  684. debugfs_remove(ent);
  685. return -ENOMEM;
  686. }
  687. node->minor = minor;
  688. node->dent = ent;
  689. node->info_ent = (void *) key;
  690. list_add(&node->list, &minor->debugfs_nodes.list);
  691. return 0;
  692. }
  693. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  694. {
  695. struct drm_device *dev = minor->dev;
  696. struct dentry *ent;
  697. ent = debugfs_create_file("i915_wedged",
  698. S_IRUGO | S_IWUSR,
  699. root, dev,
  700. &i915_wedged_fops);
  701. if (IS_ERR(ent))
  702. return PTR_ERR(ent);
  703. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  704. }
  705. static struct drm_info_list i915_debugfs_list[] = {
  706. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  707. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  708. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  709. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  710. {"i915_gem_request", i915_gem_request_info, 0},
  711. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  712. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  713. {"i915_gem_interrupt", i915_interrupt_info, 0},
  714. {"i915_gem_hws", i915_hws_info, 0},
  715. {"i915_ringbuffer_data", i915_ringbuffer_data, 0},
  716. {"i915_ringbuffer_info", i915_ringbuffer_info, 0},
  717. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  718. {"i915_error_state", i915_error_state, 0},
  719. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  720. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  721. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  722. {"i915_inttoext_table", i915_inttoext_table, 0},
  723. {"i915_drpc_info", i915_drpc_info, 0},
  724. {"i915_emon_status", i915_emon_status, 0},
  725. {"i915_gfxec", i915_gfxec, 0},
  726. {"i915_fbc_status", i915_fbc_status, 0},
  727. {"i915_sr_status", i915_sr_status, 0},
  728. };
  729. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  730. int i915_debugfs_init(struct drm_minor *minor)
  731. {
  732. int ret;
  733. ret = i915_wedged_create(minor->debugfs_root, minor);
  734. if (ret)
  735. return ret;
  736. return drm_debugfs_create_files(i915_debugfs_list,
  737. I915_DEBUGFS_ENTRIES,
  738. minor->debugfs_root, minor);
  739. }
  740. void i915_debugfs_cleanup(struct drm_minor *minor)
  741. {
  742. drm_debugfs_remove_files(i915_debugfs_list,
  743. I915_DEBUGFS_ENTRIES, minor);
  744. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  745. 1, minor);
  746. }
  747. #endif /* CONFIG_DEBUG_FS */