talitos.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2010 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. /* request fifo */
  93. struct talitos_request *fifo;
  94. /* number of requests pending in channel h/w fifo */
  95. atomic_t submit_count ____cacheline_aligned;
  96. /* request submission (head) lock */
  97. spinlock_t head_lock ____cacheline_aligned;
  98. /* index to next free descriptor request */
  99. int head;
  100. /* request release (tail) lock */
  101. spinlock_t tail_lock ____cacheline_aligned;
  102. /* index to next in-progress/done descriptor request */
  103. int tail;
  104. };
  105. struct talitos_private {
  106. struct device *dev;
  107. struct platform_device *ofdev;
  108. void __iomem *reg;
  109. int irq;
  110. /* SEC version geometry (from device tree node) */
  111. unsigned int num_channels;
  112. unsigned int chfifo_len;
  113. unsigned int exec_units;
  114. unsigned int desc_types;
  115. /* SEC Compatibility info */
  116. unsigned long features;
  117. /*
  118. * length of the request fifo
  119. * fifo_len is chfifo_len rounded up to next power of 2
  120. * so we can use bitwise ops to wrap
  121. */
  122. unsigned int fifo_len;
  123. struct talitos_channel *chan;
  124. /* next channel to be assigned next incoming descriptor */
  125. atomic_t last_chan ____cacheline_aligned;
  126. /* request callback tasklet */
  127. struct tasklet_struct done_task;
  128. /* list of registered algorithms */
  129. struct list_head alg_list;
  130. /* hwrng device */
  131. struct hwrng rng;
  132. };
  133. /* .features flag */
  134. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  135. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  136. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  137. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  138. {
  139. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  140. talitos_ptr->eptr = cpu_to_be32(upper_32_bits(dma_addr));
  141. }
  142. /*
  143. * map virtual single (contiguous) pointer to h/w descriptor pointer
  144. */
  145. static void map_single_talitos_ptr(struct device *dev,
  146. struct talitos_ptr *talitos_ptr,
  147. unsigned short len, void *data,
  148. unsigned char extent,
  149. enum dma_data_direction dir)
  150. {
  151. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  152. talitos_ptr->len = cpu_to_be16(len);
  153. to_talitos_ptr(talitos_ptr, dma_addr);
  154. talitos_ptr->j_extent = extent;
  155. }
  156. /*
  157. * unmap bus single (contiguous) h/w descriptor pointer
  158. */
  159. static void unmap_single_talitos_ptr(struct device *dev,
  160. struct talitos_ptr *talitos_ptr,
  161. enum dma_data_direction dir)
  162. {
  163. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  164. be16_to_cpu(talitos_ptr->len), dir);
  165. }
  166. static int reset_channel(struct device *dev, int ch)
  167. {
  168. struct talitos_private *priv = dev_get_drvdata(dev);
  169. unsigned int timeout = TALITOS_TIMEOUT;
  170. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  171. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  172. && --timeout)
  173. cpu_relax();
  174. if (timeout == 0) {
  175. dev_err(dev, "failed to reset channel %d\n", ch);
  176. return -EIO;
  177. }
  178. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  179. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  180. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  181. /* and ICCR writeback, if available */
  182. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  183. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  184. TALITOS_CCCR_LO_IWSE);
  185. return 0;
  186. }
  187. static int reset_device(struct device *dev)
  188. {
  189. struct talitos_private *priv = dev_get_drvdata(dev);
  190. unsigned int timeout = TALITOS_TIMEOUT;
  191. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  192. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  193. && --timeout)
  194. cpu_relax();
  195. if (timeout == 0) {
  196. dev_err(dev, "failed to reset device\n");
  197. return -EIO;
  198. }
  199. return 0;
  200. }
  201. /*
  202. * Reset and initialize the device
  203. */
  204. static int init_device(struct device *dev)
  205. {
  206. struct talitos_private *priv = dev_get_drvdata(dev);
  207. int ch, err;
  208. /*
  209. * Master reset
  210. * errata documentation: warning: certain SEC interrupts
  211. * are not fully cleared by writing the MCR:SWR bit,
  212. * set bit twice to completely reset
  213. */
  214. err = reset_device(dev);
  215. if (err)
  216. return err;
  217. err = reset_device(dev);
  218. if (err)
  219. return err;
  220. /* reset channels */
  221. for (ch = 0; ch < priv->num_channels; ch++) {
  222. err = reset_channel(dev, ch);
  223. if (err)
  224. return err;
  225. }
  226. /* enable channel done and error interrupts */
  227. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  228. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  229. /* disable integrity check error interrupts (use writeback instead) */
  230. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  231. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  232. TALITOS_MDEUICR_LO_ICE);
  233. return 0;
  234. }
  235. /**
  236. * talitos_submit - submits a descriptor to the device for processing
  237. * @dev: the SEC device to be used
  238. * @desc: the descriptor to be processed by the device
  239. * @callback: whom to call when processing is complete
  240. * @context: a handle for use by caller (optional)
  241. *
  242. * desc must contain valid dma-mapped (bus physical) address pointers.
  243. * callback must check err and feedback in descriptor header
  244. * for device processing status.
  245. */
  246. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  247. void (*callback)(struct device *dev,
  248. struct talitos_desc *desc,
  249. void *context, int error),
  250. void *context)
  251. {
  252. struct talitos_private *priv = dev_get_drvdata(dev);
  253. struct talitos_request *request;
  254. unsigned long flags, ch;
  255. int head;
  256. /* select done notification */
  257. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  258. /* emulate SEC's round-robin channel fifo polling scheme */
  259. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  260. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  261. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  262. /* h/w fifo is full */
  263. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  264. return -EAGAIN;
  265. }
  266. head = priv->chan[ch].head;
  267. request = &priv->chan[ch].fifo[head];
  268. /* map descriptor and save caller data */
  269. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  270. DMA_BIDIRECTIONAL);
  271. request->callback = callback;
  272. request->context = context;
  273. /* increment fifo head */
  274. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  275. smp_wmb();
  276. request->desc = desc;
  277. /* GO! */
  278. wmb();
  279. out_be32(priv->reg + TALITOS_FF(ch),
  280. cpu_to_be32(upper_32_bits(request->dma_desc)));
  281. out_be32(priv->reg + TALITOS_FF_LO(ch),
  282. cpu_to_be32(lower_32_bits(request->dma_desc)));
  283. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  284. return -EINPROGRESS;
  285. }
  286. /*
  287. * process what was done, notify callback of error if not
  288. */
  289. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  290. {
  291. struct talitos_private *priv = dev_get_drvdata(dev);
  292. struct talitos_request *request, saved_req;
  293. unsigned long flags;
  294. int tail, status;
  295. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  296. tail = priv->chan[ch].tail;
  297. while (priv->chan[ch].fifo[tail].desc) {
  298. request = &priv->chan[ch].fifo[tail];
  299. /* descriptors with their done bits set don't get the error */
  300. rmb();
  301. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  302. status = 0;
  303. else
  304. if (!error)
  305. break;
  306. else
  307. status = error;
  308. dma_unmap_single(dev, request->dma_desc,
  309. sizeof(struct talitos_desc),
  310. DMA_BIDIRECTIONAL);
  311. /* copy entries so we can call callback outside lock */
  312. saved_req.desc = request->desc;
  313. saved_req.callback = request->callback;
  314. saved_req.context = request->context;
  315. /* release request entry in fifo */
  316. smp_wmb();
  317. request->desc = NULL;
  318. /* increment fifo tail */
  319. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  320. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  321. atomic_dec(&priv->chan[ch].submit_count);
  322. saved_req.callback(dev, saved_req.desc, saved_req.context,
  323. status);
  324. /* channel may resume processing in single desc error case */
  325. if (error && !reset_ch && status == error)
  326. return;
  327. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  328. tail = priv->chan[ch].tail;
  329. }
  330. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  331. }
  332. /*
  333. * process completed requests for channels that have done status
  334. */
  335. static void talitos_done(unsigned long data)
  336. {
  337. struct device *dev = (struct device *)data;
  338. struct talitos_private *priv = dev_get_drvdata(dev);
  339. int ch;
  340. for (ch = 0; ch < priv->num_channels; ch++)
  341. flush_channel(dev, ch, 0, 0);
  342. /* At this point, all completed channels have been processed.
  343. * Unmask done interrupts for channels completed later on.
  344. */
  345. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  346. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  347. }
  348. /*
  349. * locate current (offending) descriptor
  350. */
  351. static struct talitos_desc *current_desc(struct device *dev, int ch)
  352. {
  353. struct talitos_private *priv = dev_get_drvdata(dev);
  354. int tail = priv->chan[ch].tail;
  355. dma_addr_t cur_desc;
  356. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  357. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  358. tail = (tail + 1) & (priv->fifo_len - 1);
  359. if (tail == priv->chan[ch].tail) {
  360. dev_err(dev, "couldn't locate current descriptor\n");
  361. return NULL;
  362. }
  363. }
  364. return priv->chan[ch].fifo[tail].desc;
  365. }
  366. /*
  367. * user diagnostics; report root cause of error based on execution unit status
  368. */
  369. static void report_eu_error(struct device *dev, int ch,
  370. struct talitos_desc *desc)
  371. {
  372. struct talitos_private *priv = dev_get_drvdata(dev);
  373. int i;
  374. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  375. case DESC_HDR_SEL0_AFEU:
  376. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  377. in_be32(priv->reg + TALITOS_AFEUISR),
  378. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  379. break;
  380. case DESC_HDR_SEL0_DEU:
  381. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  382. in_be32(priv->reg + TALITOS_DEUISR),
  383. in_be32(priv->reg + TALITOS_DEUISR_LO));
  384. break;
  385. case DESC_HDR_SEL0_MDEUA:
  386. case DESC_HDR_SEL0_MDEUB:
  387. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  388. in_be32(priv->reg + TALITOS_MDEUISR),
  389. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  390. break;
  391. case DESC_HDR_SEL0_RNG:
  392. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  393. in_be32(priv->reg + TALITOS_RNGUISR),
  394. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  395. break;
  396. case DESC_HDR_SEL0_PKEU:
  397. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  398. in_be32(priv->reg + TALITOS_PKEUISR),
  399. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  400. break;
  401. case DESC_HDR_SEL0_AESU:
  402. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  403. in_be32(priv->reg + TALITOS_AESUISR),
  404. in_be32(priv->reg + TALITOS_AESUISR_LO));
  405. break;
  406. case DESC_HDR_SEL0_CRCU:
  407. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  408. in_be32(priv->reg + TALITOS_CRCUISR),
  409. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  410. break;
  411. case DESC_HDR_SEL0_KEU:
  412. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  413. in_be32(priv->reg + TALITOS_KEUISR),
  414. in_be32(priv->reg + TALITOS_KEUISR_LO));
  415. break;
  416. }
  417. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  418. case DESC_HDR_SEL1_MDEUA:
  419. case DESC_HDR_SEL1_MDEUB:
  420. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg + TALITOS_MDEUISR),
  422. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  423. break;
  424. case DESC_HDR_SEL1_CRCU:
  425. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg + TALITOS_CRCUISR),
  427. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  428. break;
  429. }
  430. for (i = 0; i < 8; i++)
  431. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  432. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  433. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  434. }
  435. /*
  436. * recover from error interrupts
  437. */
  438. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  439. {
  440. struct device *dev = (struct device *)data;
  441. struct talitos_private *priv = dev_get_drvdata(dev);
  442. unsigned int timeout = TALITOS_TIMEOUT;
  443. int ch, error, reset_dev = 0, reset_ch = 0;
  444. u32 v, v_lo;
  445. for (ch = 0; ch < priv->num_channels; ch++) {
  446. /* skip channels without errors */
  447. if (!(isr & (1 << (ch * 2 + 1))))
  448. continue;
  449. error = -EINVAL;
  450. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  451. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  452. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  453. dev_err(dev, "double fetch fifo overflow error\n");
  454. error = -EAGAIN;
  455. reset_ch = 1;
  456. }
  457. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  458. /* h/w dropped descriptor */
  459. dev_err(dev, "single fetch fifo overflow error\n");
  460. error = -EAGAIN;
  461. }
  462. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  463. dev_err(dev, "master data transfer error\n");
  464. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  465. dev_err(dev, "s/g data length zero error\n");
  466. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  467. dev_err(dev, "fetch pointer zero error\n");
  468. if (v_lo & TALITOS_CCPSR_LO_IDH)
  469. dev_err(dev, "illegal descriptor header error\n");
  470. if (v_lo & TALITOS_CCPSR_LO_IEU)
  471. dev_err(dev, "invalid execution unit error\n");
  472. if (v_lo & TALITOS_CCPSR_LO_EU)
  473. report_eu_error(dev, ch, current_desc(dev, ch));
  474. if (v_lo & TALITOS_CCPSR_LO_GB)
  475. dev_err(dev, "gather boundary error\n");
  476. if (v_lo & TALITOS_CCPSR_LO_GRL)
  477. dev_err(dev, "gather return/length error\n");
  478. if (v_lo & TALITOS_CCPSR_LO_SB)
  479. dev_err(dev, "scatter boundary error\n");
  480. if (v_lo & TALITOS_CCPSR_LO_SRL)
  481. dev_err(dev, "scatter return/length error\n");
  482. flush_channel(dev, ch, error, reset_ch);
  483. if (reset_ch) {
  484. reset_channel(dev, ch);
  485. } else {
  486. setbits32(priv->reg + TALITOS_CCCR(ch),
  487. TALITOS_CCCR_CONT);
  488. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  489. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  490. TALITOS_CCCR_CONT) && --timeout)
  491. cpu_relax();
  492. if (timeout == 0) {
  493. dev_err(dev, "failed to restart channel %d\n",
  494. ch);
  495. reset_dev = 1;
  496. }
  497. }
  498. }
  499. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  500. dev_err(dev, "done overflow, internal time out, or rngu error: "
  501. "ISR 0x%08x_%08x\n", isr, isr_lo);
  502. /* purge request queues */
  503. for (ch = 0; ch < priv->num_channels; ch++)
  504. flush_channel(dev, ch, -EIO, 1);
  505. /* reset and reinitialize the device */
  506. init_device(dev);
  507. }
  508. }
  509. static irqreturn_t talitos_interrupt(int irq, void *data)
  510. {
  511. struct device *dev = data;
  512. struct talitos_private *priv = dev_get_drvdata(dev);
  513. u32 isr, isr_lo;
  514. isr = in_be32(priv->reg + TALITOS_ISR);
  515. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  516. /* Acknowledge interrupt */
  517. out_be32(priv->reg + TALITOS_ICR, isr);
  518. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  519. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  520. talitos_error((unsigned long)data, isr, isr_lo);
  521. else
  522. if (likely(isr & TALITOS_ISR_CHDONE)) {
  523. /* mask further done interrupts. */
  524. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  525. /* done_task will unmask done interrupts at exit */
  526. tasklet_schedule(&priv->done_task);
  527. }
  528. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  529. }
  530. /*
  531. * hwrng
  532. */
  533. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  534. {
  535. struct device *dev = (struct device *)rng->priv;
  536. struct talitos_private *priv = dev_get_drvdata(dev);
  537. u32 ofl;
  538. int i;
  539. for (i = 0; i < 20; i++) {
  540. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  541. TALITOS_RNGUSR_LO_OFL;
  542. if (ofl || !wait)
  543. break;
  544. udelay(10);
  545. }
  546. return !!ofl;
  547. }
  548. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  549. {
  550. struct device *dev = (struct device *)rng->priv;
  551. struct talitos_private *priv = dev_get_drvdata(dev);
  552. /* rng fifo requires 64-bit accesses */
  553. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  554. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  555. return sizeof(u32);
  556. }
  557. static int talitos_rng_init(struct hwrng *rng)
  558. {
  559. struct device *dev = (struct device *)rng->priv;
  560. struct talitos_private *priv = dev_get_drvdata(dev);
  561. unsigned int timeout = TALITOS_TIMEOUT;
  562. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  563. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  564. && --timeout)
  565. cpu_relax();
  566. if (timeout == 0) {
  567. dev_err(dev, "failed to reset rng hw\n");
  568. return -ENODEV;
  569. }
  570. /* start generating */
  571. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  572. return 0;
  573. }
  574. static int talitos_register_rng(struct device *dev)
  575. {
  576. struct talitos_private *priv = dev_get_drvdata(dev);
  577. priv->rng.name = dev_driver_string(dev),
  578. priv->rng.init = talitos_rng_init,
  579. priv->rng.data_present = talitos_rng_data_present,
  580. priv->rng.data_read = talitos_rng_data_read,
  581. priv->rng.priv = (unsigned long)dev;
  582. return hwrng_register(&priv->rng);
  583. }
  584. static void talitos_unregister_rng(struct device *dev)
  585. {
  586. struct talitos_private *priv = dev_get_drvdata(dev);
  587. hwrng_unregister(&priv->rng);
  588. }
  589. /*
  590. * crypto alg
  591. */
  592. #define TALITOS_CRA_PRIORITY 3000
  593. #define TALITOS_MAX_KEY_SIZE 64
  594. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  595. #define MD5_BLOCK_SIZE 64
  596. struct talitos_ctx {
  597. struct device *dev;
  598. __be32 desc_hdr_template;
  599. u8 key[TALITOS_MAX_KEY_SIZE];
  600. u8 iv[TALITOS_MAX_IV_LENGTH];
  601. unsigned int keylen;
  602. unsigned int enckeylen;
  603. unsigned int authkeylen;
  604. unsigned int authsize;
  605. };
  606. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  607. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  608. struct talitos_ahash_req_ctx {
  609. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  610. unsigned int hw_context_size;
  611. u8 buf[HASH_MAX_BLOCK_SIZE];
  612. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  613. unsigned int swinit;
  614. unsigned int first;
  615. unsigned int last;
  616. unsigned int to_hash_later;
  617. u64 nbuf;
  618. struct scatterlist bufsl[2];
  619. struct scatterlist *psrc;
  620. };
  621. static int aead_setauthsize(struct crypto_aead *authenc,
  622. unsigned int authsize)
  623. {
  624. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  625. ctx->authsize = authsize;
  626. return 0;
  627. }
  628. static int aead_setkey(struct crypto_aead *authenc,
  629. const u8 *key, unsigned int keylen)
  630. {
  631. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  632. struct rtattr *rta = (void *)key;
  633. struct crypto_authenc_key_param *param;
  634. unsigned int authkeylen;
  635. unsigned int enckeylen;
  636. if (!RTA_OK(rta, keylen))
  637. goto badkey;
  638. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  639. goto badkey;
  640. if (RTA_PAYLOAD(rta) < sizeof(*param))
  641. goto badkey;
  642. param = RTA_DATA(rta);
  643. enckeylen = be32_to_cpu(param->enckeylen);
  644. key += RTA_ALIGN(rta->rta_len);
  645. keylen -= RTA_ALIGN(rta->rta_len);
  646. if (keylen < enckeylen)
  647. goto badkey;
  648. authkeylen = keylen - enckeylen;
  649. if (keylen > TALITOS_MAX_KEY_SIZE)
  650. goto badkey;
  651. memcpy(&ctx->key, key, keylen);
  652. ctx->keylen = keylen;
  653. ctx->enckeylen = enckeylen;
  654. ctx->authkeylen = authkeylen;
  655. return 0;
  656. badkey:
  657. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  658. return -EINVAL;
  659. }
  660. /*
  661. * talitos_edesc - s/w-extended descriptor
  662. * @src_nents: number of segments in input scatterlist
  663. * @dst_nents: number of segments in output scatterlist
  664. * @dma_len: length of dma mapped link_tbl space
  665. * @dma_link_tbl: bus physical address of link_tbl
  666. * @desc: h/w descriptor
  667. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  668. *
  669. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  670. * is greater than 1, an integrity check value is concatenated to the end
  671. * of link_tbl data
  672. */
  673. struct talitos_edesc {
  674. int src_nents;
  675. int dst_nents;
  676. int src_is_chained;
  677. int dst_is_chained;
  678. int dma_len;
  679. dma_addr_t dma_link_tbl;
  680. struct talitos_desc desc;
  681. struct talitos_ptr link_tbl[0];
  682. };
  683. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  684. unsigned int nents, enum dma_data_direction dir,
  685. int chained)
  686. {
  687. if (unlikely(chained))
  688. while (sg) {
  689. dma_map_sg(dev, sg, 1, dir);
  690. sg = scatterwalk_sg_next(sg);
  691. }
  692. else
  693. dma_map_sg(dev, sg, nents, dir);
  694. return nents;
  695. }
  696. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  697. enum dma_data_direction dir)
  698. {
  699. while (sg) {
  700. dma_unmap_sg(dev, sg, 1, dir);
  701. sg = scatterwalk_sg_next(sg);
  702. }
  703. }
  704. static void talitos_sg_unmap(struct device *dev,
  705. struct talitos_edesc *edesc,
  706. struct scatterlist *src,
  707. struct scatterlist *dst)
  708. {
  709. unsigned int src_nents = edesc->src_nents ? : 1;
  710. unsigned int dst_nents = edesc->dst_nents ? : 1;
  711. if (src != dst) {
  712. if (edesc->src_is_chained)
  713. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  714. else
  715. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  716. if (dst) {
  717. if (edesc->dst_is_chained)
  718. talitos_unmap_sg_chain(dev, dst,
  719. DMA_FROM_DEVICE);
  720. else
  721. dma_unmap_sg(dev, dst, dst_nents,
  722. DMA_FROM_DEVICE);
  723. }
  724. } else
  725. if (edesc->src_is_chained)
  726. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  727. else
  728. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  729. }
  730. static void ipsec_esp_unmap(struct device *dev,
  731. struct talitos_edesc *edesc,
  732. struct aead_request *areq)
  733. {
  734. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  735. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  736. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  737. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  738. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  739. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  740. if (edesc->dma_len)
  741. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  742. DMA_BIDIRECTIONAL);
  743. }
  744. /*
  745. * ipsec_esp descriptor callbacks
  746. */
  747. static void ipsec_esp_encrypt_done(struct device *dev,
  748. struct talitos_desc *desc, void *context,
  749. int err)
  750. {
  751. struct aead_request *areq = context;
  752. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  753. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  754. struct talitos_edesc *edesc;
  755. struct scatterlist *sg;
  756. void *icvdata;
  757. edesc = container_of(desc, struct talitos_edesc, desc);
  758. ipsec_esp_unmap(dev, edesc, areq);
  759. /* copy the generated ICV to dst */
  760. if (edesc->dma_len) {
  761. icvdata = &edesc->link_tbl[edesc->src_nents +
  762. edesc->dst_nents + 2];
  763. sg = sg_last(areq->dst, edesc->dst_nents);
  764. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  765. icvdata, ctx->authsize);
  766. }
  767. kfree(edesc);
  768. aead_request_complete(areq, err);
  769. }
  770. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  771. struct talitos_desc *desc,
  772. void *context, int err)
  773. {
  774. struct aead_request *req = context;
  775. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  776. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  777. struct talitos_edesc *edesc;
  778. struct scatterlist *sg;
  779. void *icvdata;
  780. edesc = container_of(desc, struct talitos_edesc, desc);
  781. ipsec_esp_unmap(dev, edesc, req);
  782. if (!err) {
  783. /* auth check */
  784. if (edesc->dma_len)
  785. icvdata = &edesc->link_tbl[edesc->src_nents +
  786. edesc->dst_nents + 2];
  787. else
  788. icvdata = &edesc->link_tbl[0];
  789. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  790. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  791. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  792. }
  793. kfree(edesc);
  794. aead_request_complete(req, err);
  795. }
  796. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  797. struct talitos_desc *desc,
  798. void *context, int err)
  799. {
  800. struct aead_request *req = context;
  801. struct talitos_edesc *edesc;
  802. edesc = container_of(desc, struct talitos_edesc, desc);
  803. ipsec_esp_unmap(dev, edesc, req);
  804. /* check ICV auth status */
  805. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  806. DESC_HDR_LO_ICCR1_PASS))
  807. err = -EBADMSG;
  808. kfree(edesc);
  809. aead_request_complete(req, err);
  810. }
  811. /*
  812. * convert scatterlist to SEC h/w link table format
  813. * stop at cryptlen bytes
  814. */
  815. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  816. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  817. {
  818. int n_sg = sg_count;
  819. while (n_sg--) {
  820. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  821. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  822. link_tbl_ptr->j_extent = 0;
  823. link_tbl_ptr++;
  824. cryptlen -= sg_dma_len(sg);
  825. sg = scatterwalk_sg_next(sg);
  826. }
  827. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  828. link_tbl_ptr--;
  829. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  830. /* Empty this entry, and move to previous one */
  831. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  832. link_tbl_ptr->len = 0;
  833. sg_count--;
  834. link_tbl_ptr--;
  835. }
  836. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  837. + cryptlen);
  838. /* tag end of link table */
  839. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  840. return sg_count;
  841. }
  842. /*
  843. * fill in and submit ipsec_esp descriptor
  844. */
  845. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  846. u8 *giv, u64 seq,
  847. void (*callback) (struct device *dev,
  848. struct talitos_desc *desc,
  849. void *context, int error))
  850. {
  851. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  852. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  853. struct device *dev = ctx->dev;
  854. struct talitos_desc *desc = &edesc->desc;
  855. unsigned int cryptlen = areq->cryptlen;
  856. unsigned int authsize = ctx->authsize;
  857. unsigned int ivsize = crypto_aead_ivsize(aead);
  858. int sg_count, ret;
  859. int sg_link_tbl_len;
  860. /* hmac key */
  861. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  862. 0, DMA_TO_DEVICE);
  863. /* hmac data */
  864. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  865. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  866. /* cipher iv */
  867. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  868. DMA_TO_DEVICE);
  869. /* cipher key */
  870. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  871. (char *)&ctx->key + ctx->authkeylen, 0,
  872. DMA_TO_DEVICE);
  873. /*
  874. * cipher in
  875. * map and adjust cipher len to aead request cryptlen.
  876. * extent is bytes of HMAC postpended to ciphertext,
  877. * typically 12 for ipsec
  878. */
  879. desc->ptr[4].len = cpu_to_be16(cryptlen);
  880. desc->ptr[4].j_extent = authsize;
  881. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  882. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  883. : DMA_TO_DEVICE,
  884. edesc->src_is_chained);
  885. if (sg_count == 1) {
  886. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  887. } else {
  888. sg_link_tbl_len = cryptlen;
  889. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  890. sg_link_tbl_len = cryptlen + authsize;
  891. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  892. &edesc->link_tbl[0]);
  893. if (sg_count > 1) {
  894. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  895. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  896. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  897. edesc->dma_len,
  898. DMA_BIDIRECTIONAL);
  899. } else {
  900. /* Only one segment now, so no link tbl needed */
  901. to_talitos_ptr(&desc->ptr[4],
  902. sg_dma_address(areq->src));
  903. }
  904. }
  905. /* cipher out */
  906. desc->ptr[5].len = cpu_to_be16(cryptlen);
  907. desc->ptr[5].j_extent = authsize;
  908. if (areq->src != areq->dst)
  909. sg_count = talitos_map_sg(dev, areq->dst,
  910. edesc->dst_nents ? : 1,
  911. DMA_FROM_DEVICE,
  912. edesc->dst_is_chained);
  913. if (sg_count == 1) {
  914. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  915. } else {
  916. struct talitos_ptr *link_tbl_ptr =
  917. &edesc->link_tbl[edesc->src_nents + 1];
  918. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  919. (edesc->src_nents + 1) *
  920. sizeof(struct talitos_ptr));
  921. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  922. link_tbl_ptr);
  923. /* Add an entry to the link table for ICV data */
  924. link_tbl_ptr += sg_count - 1;
  925. link_tbl_ptr->j_extent = 0;
  926. sg_count++;
  927. link_tbl_ptr++;
  928. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  929. link_tbl_ptr->len = cpu_to_be16(authsize);
  930. /* icv data follows link tables */
  931. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  932. (edesc->src_nents + edesc->dst_nents + 2) *
  933. sizeof(struct talitos_ptr));
  934. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  935. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  936. edesc->dma_len, DMA_BIDIRECTIONAL);
  937. }
  938. /* iv out */
  939. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  940. DMA_FROM_DEVICE);
  941. ret = talitos_submit(dev, desc, callback, areq);
  942. if (ret != -EINPROGRESS) {
  943. ipsec_esp_unmap(dev, edesc, areq);
  944. kfree(edesc);
  945. }
  946. return ret;
  947. }
  948. /*
  949. * derive number of elements in scatterlist
  950. */
  951. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  952. {
  953. struct scatterlist *sg = sg_list;
  954. int sg_nents = 0;
  955. *chained = 0;
  956. while (nbytes > 0) {
  957. sg_nents++;
  958. nbytes -= sg->length;
  959. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  960. *chained = 1;
  961. sg = scatterwalk_sg_next(sg);
  962. }
  963. return sg_nents;
  964. }
  965. /**
  966. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  967. * @sgl: The SG list
  968. * @nents: Number of SG entries
  969. * @buf: Where to copy to
  970. * @buflen: The number of bytes to copy
  971. * @skip: The number of bytes to skip before copying.
  972. * Note: skip + buflen should equal SG total size.
  973. *
  974. * Returns the number of copied bytes.
  975. *
  976. **/
  977. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  978. void *buf, size_t buflen, unsigned int skip)
  979. {
  980. unsigned int offset = 0;
  981. unsigned int boffset = 0;
  982. struct sg_mapping_iter miter;
  983. unsigned long flags;
  984. unsigned int sg_flags = SG_MITER_ATOMIC;
  985. size_t total_buffer = buflen + skip;
  986. sg_flags |= SG_MITER_FROM_SG;
  987. sg_miter_start(&miter, sgl, nents, sg_flags);
  988. local_irq_save(flags);
  989. while (sg_miter_next(&miter) && offset < total_buffer) {
  990. unsigned int len;
  991. unsigned int ignore;
  992. if ((offset + miter.length) > skip) {
  993. if (offset < skip) {
  994. /* Copy part of this segment */
  995. ignore = skip - offset;
  996. len = miter.length - ignore;
  997. if (boffset + len > buflen)
  998. len = buflen - boffset;
  999. memcpy(buf + boffset, miter.addr + ignore, len);
  1000. } else {
  1001. /* Copy all of this segment (up to buflen) */
  1002. len = miter.length;
  1003. if (boffset + len > buflen)
  1004. len = buflen - boffset;
  1005. memcpy(buf + boffset, miter.addr, len);
  1006. }
  1007. boffset += len;
  1008. }
  1009. offset += miter.length;
  1010. }
  1011. sg_miter_stop(&miter);
  1012. local_irq_restore(flags);
  1013. return boffset;
  1014. }
  1015. /*
  1016. * allocate and map the extended descriptor
  1017. */
  1018. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1019. struct scatterlist *src,
  1020. struct scatterlist *dst,
  1021. int hash_result,
  1022. unsigned int cryptlen,
  1023. unsigned int authsize,
  1024. int icv_stashing,
  1025. u32 cryptoflags)
  1026. {
  1027. struct talitos_edesc *edesc;
  1028. int src_nents, dst_nents, alloc_len, dma_len;
  1029. int src_chained, dst_chained = 0;
  1030. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1031. GFP_ATOMIC;
  1032. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1033. dev_err(dev, "length exceeds h/w max limit\n");
  1034. return ERR_PTR(-EINVAL);
  1035. }
  1036. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1037. src_nents = (src_nents == 1) ? 0 : src_nents;
  1038. if (hash_result) {
  1039. dst_nents = 0;
  1040. } else {
  1041. if (dst == src) {
  1042. dst_nents = src_nents;
  1043. } else {
  1044. dst_nents = sg_count(dst, cryptlen + authsize,
  1045. &dst_chained);
  1046. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1047. }
  1048. }
  1049. /*
  1050. * allocate space for base edesc plus the link tables,
  1051. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1052. * and the ICV data itself
  1053. */
  1054. alloc_len = sizeof(struct talitos_edesc);
  1055. if (src_nents || dst_nents) {
  1056. dma_len = (src_nents + dst_nents + 2) *
  1057. sizeof(struct talitos_ptr) + authsize;
  1058. alloc_len += dma_len;
  1059. } else {
  1060. dma_len = 0;
  1061. alloc_len += icv_stashing ? authsize : 0;
  1062. }
  1063. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1064. if (!edesc) {
  1065. dev_err(dev, "could not allocate edescriptor\n");
  1066. return ERR_PTR(-ENOMEM);
  1067. }
  1068. edesc->src_nents = src_nents;
  1069. edesc->dst_nents = dst_nents;
  1070. edesc->src_is_chained = src_chained;
  1071. edesc->dst_is_chained = dst_chained;
  1072. edesc->dma_len = dma_len;
  1073. if (dma_len)
  1074. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1075. edesc->dma_len,
  1076. DMA_BIDIRECTIONAL);
  1077. return edesc;
  1078. }
  1079. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1080. int icv_stashing)
  1081. {
  1082. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1083. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1084. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1085. areq->cryptlen, ctx->authsize, icv_stashing,
  1086. areq->base.flags);
  1087. }
  1088. static int aead_encrypt(struct aead_request *req)
  1089. {
  1090. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1091. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1092. struct talitos_edesc *edesc;
  1093. /* allocate extended descriptor */
  1094. edesc = aead_edesc_alloc(req, 0);
  1095. if (IS_ERR(edesc))
  1096. return PTR_ERR(edesc);
  1097. /* set encrypt */
  1098. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1099. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1100. }
  1101. static int aead_decrypt(struct aead_request *req)
  1102. {
  1103. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1104. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1105. unsigned int authsize = ctx->authsize;
  1106. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1107. struct talitos_edesc *edesc;
  1108. struct scatterlist *sg;
  1109. void *icvdata;
  1110. req->cryptlen -= authsize;
  1111. /* allocate extended descriptor */
  1112. edesc = aead_edesc_alloc(req, 1);
  1113. if (IS_ERR(edesc))
  1114. return PTR_ERR(edesc);
  1115. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1116. ((!edesc->src_nents && !edesc->dst_nents) ||
  1117. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1118. /* decrypt and check the ICV */
  1119. edesc->desc.hdr = ctx->desc_hdr_template |
  1120. DESC_HDR_DIR_INBOUND |
  1121. DESC_HDR_MODE1_MDEU_CICV;
  1122. /* reset integrity check result bits */
  1123. edesc->desc.hdr_lo = 0;
  1124. return ipsec_esp(edesc, req, NULL, 0,
  1125. ipsec_esp_decrypt_hwauth_done);
  1126. }
  1127. /* Have to check the ICV with software */
  1128. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1129. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1130. if (edesc->dma_len)
  1131. icvdata = &edesc->link_tbl[edesc->src_nents +
  1132. edesc->dst_nents + 2];
  1133. else
  1134. icvdata = &edesc->link_tbl[0];
  1135. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1136. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1137. ctx->authsize);
  1138. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1139. }
  1140. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1141. {
  1142. struct aead_request *areq = &req->areq;
  1143. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1144. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1145. struct talitos_edesc *edesc;
  1146. /* allocate extended descriptor */
  1147. edesc = aead_edesc_alloc(areq, 0);
  1148. if (IS_ERR(edesc))
  1149. return PTR_ERR(edesc);
  1150. /* set encrypt */
  1151. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1152. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1153. /* avoid consecutive packets going out with same IV */
  1154. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1155. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1156. ipsec_esp_encrypt_done);
  1157. }
  1158. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1159. const u8 *key, unsigned int keylen)
  1160. {
  1161. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1162. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1163. if (keylen > TALITOS_MAX_KEY_SIZE)
  1164. goto badkey;
  1165. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1166. goto badkey;
  1167. memcpy(&ctx->key, key, keylen);
  1168. ctx->keylen = keylen;
  1169. return 0;
  1170. badkey:
  1171. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1172. return -EINVAL;
  1173. }
  1174. static void common_nonsnoop_unmap(struct device *dev,
  1175. struct talitos_edesc *edesc,
  1176. struct ablkcipher_request *areq)
  1177. {
  1178. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1179. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1180. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1181. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1182. if (edesc->dma_len)
  1183. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1184. DMA_BIDIRECTIONAL);
  1185. }
  1186. static void ablkcipher_done(struct device *dev,
  1187. struct talitos_desc *desc, void *context,
  1188. int err)
  1189. {
  1190. struct ablkcipher_request *areq = context;
  1191. struct talitos_edesc *edesc;
  1192. edesc = container_of(desc, struct talitos_edesc, desc);
  1193. common_nonsnoop_unmap(dev, edesc, areq);
  1194. kfree(edesc);
  1195. areq->base.complete(&areq->base, err);
  1196. }
  1197. static int common_nonsnoop(struct talitos_edesc *edesc,
  1198. struct ablkcipher_request *areq,
  1199. u8 *giv,
  1200. void (*callback) (struct device *dev,
  1201. struct talitos_desc *desc,
  1202. void *context, int error))
  1203. {
  1204. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1205. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1206. struct device *dev = ctx->dev;
  1207. struct talitos_desc *desc = &edesc->desc;
  1208. unsigned int cryptlen = areq->nbytes;
  1209. unsigned int ivsize;
  1210. int sg_count, ret;
  1211. /* first DWORD empty */
  1212. desc->ptr[0].len = 0;
  1213. to_talitos_ptr(&desc->ptr[0], 0);
  1214. desc->ptr[0].j_extent = 0;
  1215. /* cipher iv */
  1216. ivsize = crypto_ablkcipher_ivsize(cipher);
  1217. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1218. DMA_TO_DEVICE);
  1219. /* cipher key */
  1220. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1221. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1222. /*
  1223. * cipher in
  1224. */
  1225. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1226. desc->ptr[3].j_extent = 0;
  1227. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1228. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1229. : DMA_TO_DEVICE,
  1230. edesc->src_is_chained);
  1231. if (sg_count == 1) {
  1232. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1233. } else {
  1234. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1235. &edesc->link_tbl[0]);
  1236. if (sg_count > 1) {
  1237. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1238. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1239. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1240. edesc->dma_len,
  1241. DMA_BIDIRECTIONAL);
  1242. } else {
  1243. /* Only one segment now, so no link tbl needed */
  1244. to_talitos_ptr(&desc->ptr[3],
  1245. sg_dma_address(areq->src));
  1246. }
  1247. }
  1248. /* cipher out */
  1249. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1250. desc->ptr[4].j_extent = 0;
  1251. if (areq->src != areq->dst)
  1252. sg_count = talitos_map_sg(dev, areq->dst,
  1253. edesc->dst_nents ? : 1,
  1254. DMA_FROM_DEVICE,
  1255. edesc->dst_is_chained);
  1256. if (sg_count == 1) {
  1257. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1258. } else {
  1259. struct talitos_ptr *link_tbl_ptr =
  1260. &edesc->link_tbl[edesc->src_nents + 1];
  1261. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1262. (edesc->src_nents + 1) *
  1263. sizeof(struct talitos_ptr));
  1264. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1265. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1266. link_tbl_ptr);
  1267. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1268. edesc->dma_len, DMA_BIDIRECTIONAL);
  1269. }
  1270. /* iv out */
  1271. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1272. DMA_FROM_DEVICE);
  1273. /* last DWORD empty */
  1274. desc->ptr[6].len = 0;
  1275. to_talitos_ptr(&desc->ptr[6], 0);
  1276. desc->ptr[6].j_extent = 0;
  1277. ret = talitos_submit(dev, desc, callback, areq);
  1278. if (ret != -EINPROGRESS) {
  1279. common_nonsnoop_unmap(dev, edesc, areq);
  1280. kfree(edesc);
  1281. }
  1282. return ret;
  1283. }
  1284. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1285. areq)
  1286. {
  1287. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1288. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1289. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1290. areq->nbytes, 0, 0, areq->base.flags);
  1291. }
  1292. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1293. {
  1294. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1295. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1296. struct talitos_edesc *edesc;
  1297. /* allocate extended descriptor */
  1298. edesc = ablkcipher_edesc_alloc(areq);
  1299. if (IS_ERR(edesc))
  1300. return PTR_ERR(edesc);
  1301. /* set encrypt */
  1302. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1303. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1304. }
  1305. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1306. {
  1307. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1308. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1309. struct talitos_edesc *edesc;
  1310. /* allocate extended descriptor */
  1311. edesc = ablkcipher_edesc_alloc(areq);
  1312. if (IS_ERR(edesc))
  1313. return PTR_ERR(edesc);
  1314. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1315. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1316. }
  1317. static void common_nonsnoop_hash_unmap(struct device *dev,
  1318. struct talitos_edesc *edesc,
  1319. struct ahash_request *areq)
  1320. {
  1321. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1322. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1323. /* When using hashctx-in, must unmap it. */
  1324. if (edesc->desc.ptr[1].len)
  1325. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1326. DMA_TO_DEVICE);
  1327. if (edesc->desc.ptr[2].len)
  1328. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1329. DMA_TO_DEVICE);
  1330. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1331. if (edesc->dma_len)
  1332. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1333. DMA_BIDIRECTIONAL);
  1334. }
  1335. static void ahash_done(struct device *dev,
  1336. struct talitos_desc *desc, void *context,
  1337. int err)
  1338. {
  1339. struct ahash_request *areq = context;
  1340. struct talitos_edesc *edesc =
  1341. container_of(desc, struct talitos_edesc, desc);
  1342. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1343. if (!req_ctx->last && req_ctx->to_hash_later) {
  1344. /* Position any partial block for next update/final/finup */
  1345. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1346. req_ctx->nbuf = req_ctx->to_hash_later;
  1347. }
  1348. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1349. kfree(edesc);
  1350. areq->base.complete(&areq->base, err);
  1351. }
  1352. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1353. struct ahash_request *areq, unsigned int length,
  1354. void (*callback) (struct device *dev,
  1355. struct talitos_desc *desc,
  1356. void *context, int error))
  1357. {
  1358. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1359. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1360. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1361. struct device *dev = ctx->dev;
  1362. struct talitos_desc *desc = &edesc->desc;
  1363. int sg_count, ret;
  1364. /* first DWORD empty */
  1365. desc->ptr[0] = zero_entry;
  1366. /* hash context in */
  1367. if (!req_ctx->first || req_ctx->swinit) {
  1368. map_single_talitos_ptr(dev, &desc->ptr[1],
  1369. req_ctx->hw_context_size,
  1370. (char *)req_ctx->hw_context, 0,
  1371. DMA_TO_DEVICE);
  1372. req_ctx->swinit = 0;
  1373. } else {
  1374. desc->ptr[1] = zero_entry;
  1375. /* Indicate next op is not the first. */
  1376. req_ctx->first = 0;
  1377. }
  1378. /* HMAC key */
  1379. if (ctx->keylen)
  1380. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1381. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1382. else
  1383. desc->ptr[2] = zero_entry;
  1384. /*
  1385. * data in
  1386. */
  1387. desc->ptr[3].len = cpu_to_be16(length);
  1388. desc->ptr[3].j_extent = 0;
  1389. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1390. edesc->src_nents ? : 1,
  1391. DMA_TO_DEVICE,
  1392. edesc->src_is_chained);
  1393. if (sg_count == 1) {
  1394. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1395. } else {
  1396. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1397. &edesc->link_tbl[0]);
  1398. if (sg_count > 1) {
  1399. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1400. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1401. dma_sync_single_for_device(ctx->dev,
  1402. edesc->dma_link_tbl,
  1403. edesc->dma_len,
  1404. DMA_BIDIRECTIONAL);
  1405. } else {
  1406. /* Only one segment now, so no link tbl needed */
  1407. to_talitos_ptr(&desc->ptr[3],
  1408. sg_dma_address(req_ctx->psrc));
  1409. }
  1410. }
  1411. /* fifth DWORD empty */
  1412. desc->ptr[4] = zero_entry;
  1413. /* hash/HMAC out -or- hash context out */
  1414. if (req_ctx->last)
  1415. map_single_talitos_ptr(dev, &desc->ptr[5],
  1416. crypto_ahash_digestsize(tfm),
  1417. areq->result, 0, DMA_FROM_DEVICE);
  1418. else
  1419. map_single_talitos_ptr(dev, &desc->ptr[5],
  1420. req_ctx->hw_context_size,
  1421. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1422. /* last DWORD empty */
  1423. desc->ptr[6] = zero_entry;
  1424. ret = talitos_submit(dev, desc, callback, areq);
  1425. if (ret != -EINPROGRESS) {
  1426. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1427. kfree(edesc);
  1428. }
  1429. return ret;
  1430. }
  1431. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1432. unsigned int nbytes)
  1433. {
  1434. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1435. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1436. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1437. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1438. nbytes, 0, 0, areq->base.flags);
  1439. }
  1440. static int ahash_init(struct ahash_request *areq)
  1441. {
  1442. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1443. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1444. /* Initialize the context */
  1445. req_ctx->nbuf = 0;
  1446. req_ctx->first = 1; /* first indicates h/w must init its context */
  1447. req_ctx->swinit = 0; /* assume h/w init of context */
  1448. req_ctx->hw_context_size =
  1449. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1450. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1451. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1452. return 0;
  1453. }
  1454. /*
  1455. * on h/w without explicit sha224 support, we initialize h/w context
  1456. * manually with sha224 constants, and tell it to run sha256.
  1457. */
  1458. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1459. {
  1460. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1461. ahash_init(areq);
  1462. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1463. req_ctx->hw_context[0] = cpu_to_be32(SHA224_H0);
  1464. req_ctx->hw_context[1] = cpu_to_be32(SHA224_H1);
  1465. req_ctx->hw_context[2] = cpu_to_be32(SHA224_H2);
  1466. req_ctx->hw_context[3] = cpu_to_be32(SHA224_H3);
  1467. req_ctx->hw_context[4] = cpu_to_be32(SHA224_H4);
  1468. req_ctx->hw_context[5] = cpu_to_be32(SHA224_H5);
  1469. req_ctx->hw_context[6] = cpu_to_be32(SHA224_H6);
  1470. req_ctx->hw_context[7] = cpu_to_be32(SHA224_H7);
  1471. /* init 64-bit count */
  1472. req_ctx->hw_context[8] = 0;
  1473. req_ctx->hw_context[9] = 0;
  1474. return 0;
  1475. }
  1476. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1477. {
  1478. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1479. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1480. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1481. struct talitos_edesc *edesc;
  1482. unsigned int blocksize =
  1483. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1484. unsigned int nbytes_to_hash;
  1485. unsigned int to_hash_later;
  1486. unsigned int nsg;
  1487. int chained;
  1488. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1489. /* Buffer up to one whole block */
  1490. sg_copy_to_buffer(areq->src,
  1491. sg_count(areq->src, nbytes, &chained),
  1492. req_ctx->buf + req_ctx->nbuf, nbytes);
  1493. req_ctx->nbuf += nbytes;
  1494. return 0;
  1495. }
  1496. /* At least (blocksize + 1) bytes are available to hash */
  1497. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1498. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1499. if (req_ctx->last)
  1500. to_hash_later = 0;
  1501. else if (to_hash_later)
  1502. /* There is a partial block. Hash the full block(s) now */
  1503. nbytes_to_hash -= to_hash_later;
  1504. else {
  1505. /* Keep one block buffered */
  1506. nbytes_to_hash -= blocksize;
  1507. to_hash_later = blocksize;
  1508. }
  1509. /* Chain in any previously buffered data */
  1510. if (req_ctx->nbuf) {
  1511. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1512. sg_init_table(req_ctx->bufsl, nsg);
  1513. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1514. if (nsg > 1)
  1515. scatterwalk_sg_chain(req_ctx->bufsl, 2, areq->src);
  1516. req_ctx->psrc = req_ctx->bufsl;
  1517. } else
  1518. req_ctx->psrc = areq->src;
  1519. if (to_hash_later) {
  1520. int nents = sg_count(areq->src, nbytes, &chained);
  1521. sg_copy_end_to_buffer(areq->src, nents,
  1522. req_ctx->bufnext,
  1523. to_hash_later,
  1524. nbytes - to_hash_later);
  1525. }
  1526. req_ctx->to_hash_later = to_hash_later;
  1527. /* Allocate extended descriptor */
  1528. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1529. if (IS_ERR(edesc))
  1530. return PTR_ERR(edesc);
  1531. edesc->desc.hdr = ctx->desc_hdr_template;
  1532. /* On last one, request SEC to pad; otherwise continue */
  1533. if (req_ctx->last)
  1534. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1535. else
  1536. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1537. /* request SEC to INIT hash. */
  1538. if (req_ctx->first && !req_ctx->swinit)
  1539. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1540. /* When the tfm context has a keylen, it's an HMAC.
  1541. * A first or last (ie. not middle) descriptor must request HMAC.
  1542. */
  1543. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1544. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1545. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1546. ahash_done);
  1547. }
  1548. static int ahash_update(struct ahash_request *areq)
  1549. {
  1550. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1551. req_ctx->last = 0;
  1552. return ahash_process_req(areq, areq->nbytes);
  1553. }
  1554. static int ahash_final(struct ahash_request *areq)
  1555. {
  1556. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1557. req_ctx->last = 1;
  1558. return ahash_process_req(areq, 0);
  1559. }
  1560. static int ahash_finup(struct ahash_request *areq)
  1561. {
  1562. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1563. req_ctx->last = 1;
  1564. return ahash_process_req(areq, areq->nbytes);
  1565. }
  1566. static int ahash_digest(struct ahash_request *areq)
  1567. {
  1568. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1569. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1570. ahash->init(areq);
  1571. req_ctx->last = 1;
  1572. return ahash_process_req(areq, areq->nbytes);
  1573. }
  1574. struct talitos_alg_template {
  1575. u32 type;
  1576. union {
  1577. struct crypto_alg crypto;
  1578. struct ahash_alg hash;
  1579. } alg;
  1580. __be32 desc_hdr_template;
  1581. };
  1582. static struct talitos_alg_template driver_algs[] = {
  1583. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1584. { .type = CRYPTO_ALG_TYPE_AEAD,
  1585. .alg.crypto = {
  1586. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1587. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1588. .cra_blocksize = AES_BLOCK_SIZE,
  1589. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1590. .cra_type = &crypto_aead_type,
  1591. .cra_aead = {
  1592. .setkey = aead_setkey,
  1593. .setauthsize = aead_setauthsize,
  1594. .encrypt = aead_encrypt,
  1595. .decrypt = aead_decrypt,
  1596. .givencrypt = aead_givencrypt,
  1597. .geniv = "<built-in>",
  1598. .ivsize = AES_BLOCK_SIZE,
  1599. .maxauthsize = SHA1_DIGEST_SIZE,
  1600. }
  1601. },
  1602. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1603. DESC_HDR_SEL0_AESU |
  1604. DESC_HDR_MODE0_AESU_CBC |
  1605. DESC_HDR_SEL1_MDEUA |
  1606. DESC_HDR_MODE1_MDEU_INIT |
  1607. DESC_HDR_MODE1_MDEU_PAD |
  1608. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1609. },
  1610. { .type = CRYPTO_ALG_TYPE_AEAD,
  1611. .alg.crypto = {
  1612. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1613. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1614. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1615. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1616. .cra_type = &crypto_aead_type,
  1617. .cra_aead = {
  1618. .setkey = aead_setkey,
  1619. .setauthsize = aead_setauthsize,
  1620. .encrypt = aead_encrypt,
  1621. .decrypt = aead_decrypt,
  1622. .givencrypt = aead_givencrypt,
  1623. .geniv = "<built-in>",
  1624. .ivsize = DES3_EDE_BLOCK_SIZE,
  1625. .maxauthsize = SHA1_DIGEST_SIZE,
  1626. }
  1627. },
  1628. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1629. DESC_HDR_SEL0_DEU |
  1630. DESC_HDR_MODE0_DEU_CBC |
  1631. DESC_HDR_MODE0_DEU_3DES |
  1632. DESC_HDR_SEL1_MDEUA |
  1633. DESC_HDR_MODE1_MDEU_INIT |
  1634. DESC_HDR_MODE1_MDEU_PAD |
  1635. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1636. },
  1637. { .type = CRYPTO_ALG_TYPE_AEAD,
  1638. .alg.crypto = {
  1639. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1640. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1641. .cra_blocksize = AES_BLOCK_SIZE,
  1642. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1643. .cra_type = &crypto_aead_type,
  1644. .cra_aead = {
  1645. .setkey = aead_setkey,
  1646. .setauthsize = aead_setauthsize,
  1647. .encrypt = aead_encrypt,
  1648. .decrypt = aead_decrypt,
  1649. .givencrypt = aead_givencrypt,
  1650. .geniv = "<built-in>",
  1651. .ivsize = AES_BLOCK_SIZE,
  1652. .maxauthsize = SHA256_DIGEST_SIZE,
  1653. }
  1654. },
  1655. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1656. DESC_HDR_SEL0_AESU |
  1657. DESC_HDR_MODE0_AESU_CBC |
  1658. DESC_HDR_SEL1_MDEUA |
  1659. DESC_HDR_MODE1_MDEU_INIT |
  1660. DESC_HDR_MODE1_MDEU_PAD |
  1661. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1662. },
  1663. { .type = CRYPTO_ALG_TYPE_AEAD,
  1664. .alg.crypto = {
  1665. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1666. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1667. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1668. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1669. .cra_type = &crypto_aead_type,
  1670. .cra_aead = {
  1671. .setkey = aead_setkey,
  1672. .setauthsize = aead_setauthsize,
  1673. .encrypt = aead_encrypt,
  1674. .decrypt = aead_decrypt,
  1675. .givencrypt = aead_givencrypt,
  1676. .geniv = "<built-in>",
  1677. .ivsize = DES3_EDE_BLOCK_SIZE,
  1678. .maxauthsize = SHA256_DIGEST_SIZE,
  1679. }
  1680. },
  1681. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1682. DESC_HDR_SEL0_DEU |
  1683. DESC_HDR_MODE0_DEU_CBC |
  1684. DESC_HDR_MODE0_DEU_3DES |
  1685. DESC_HDR_SEL1_MDEUA |
  1686. DESC_HDR_MODE1_MDEU_INIT |
  1687. DESC_HDR_MODE1_MDEU_PAD |
  1688. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1689. },
  1690. { .type = CRYPTO_ALG_TYPE_AEAD,
  1691. .alg.crypto = {
  1692. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1693. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1694. .cra_blocksize = AES_BLOCK_SIZE,
  1695. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1696. .cra_type = &crypto_aead_type,
  1697. .cra_aead = {
  1698. .setkey = aead_setkey,
  1699. .setauthsize = aead_setauthsize,
  1700. .encrypt = aead_encrypt,
  1701. .decrypt = aead_decrypt,
  1702. .givencrypt = aead_givencrypt,
  1703. .geniv = "<built-in>",
  1704. .ivsize = AES_BLOCK_SIZE,
  1705. .maxauthsize = MD5_DIGEST_SIZE,
  1706. }
  1707. },
  1708. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1709. DESC_HDR_SEL0_AESU |
  1710. DESC_HDR_MODE0_AESU_CBC |
  1711. DESC_HDR_SEL1_MDEUA |
  1712. DESC_HDR_MODE1_MDEU_INIT |
  1713. DESC_HDR_MODE1_MDEU_PAD |
  1714. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1715. },
  1716. { .type = CRYPTO_ALG_TYPE_AEAD,
  1717. .alg.crypto = {
  1718. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1719. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1720. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1721. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1722. .cra_type = &crypto_aead_type,
  1723. .cra_aead = {
  1724. .setkey = aead_setkey,
  1725. .setauthsize = aead_setauthsize,
  1726. .encrypt = aead_encrypt,
  1727. .decrypt = aead_decrypt,
  1728. .givencrypt = aead_givencrypt,
  1729. .geniv = "<built-in>",
  1730. .ivsize = DES3_EDE_BLOCK_SIZE,
  1731. .maxauthsize = MD5_DIGEST_SIZE,
  1732. }
  1733. },
  1734. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1735. DESC_HDR_SEL0_DEU |
  1736. DESC_HDR_MODE0_DEU_CBC |
  1737. DESC_HDR_MODE0_DEU_3DES |
  1738. DESC_HDR_SEL1_MDEUA |
  1739. DESC_HDR_MODE1_MDEU_INIT |
  1740. DESC_HDR_MODE1_MDEU_PAD |
  1741. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1742. },
  1743. /* ABLKCIPHER algorithms. */
  1744. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1745. .alg.crypto = {
  1746. .cra_name = "cbc(aes)",
  1747. .cra_driver_name = "cbc-aes-talitos",
  1748. .cra_blocksize = AES_BLOCK_SIZE,
  1749. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1750. CRYPTO_ALG_ASYNC,
  1751. .cra_type = &crypto_ablkcipher_type,
  1752. .cra_ablkcipher = {
  1753. .setkey = ablkcipher_setkey,
  1754. .encrypt = ablkcipher_encrypt,
  1755. .decrypt = ablkcipher_decrypt,
  1756. .geniv = "eseqiv",
  1757. .min_keysize = AES_MIN_KEY_SIZE,
  1758. .max_keysize = AES_MAX_KEY_SIZE,
  1759. .ivsize = AES_BLOCK_SIZE,
  1760. }
  1761. },
  1762. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1763. DESC_HDR_SEL0_AESU |
  1764. DESC_HDR_MODE0_AESU_CBC,
  1765. },
  1766. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1767. .alg.crypto = {
  1768. .cra_name = "cbc(des3_ede)",
  1769. .cra_driver_name = "cbc-3des-talitos",
  1770. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1771. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1772. CRYPTO_ALG_ASYNC,
  1773. .cra_type = &crypto_ablkcipher_type,
  1774. .cra_ablkcipher = {
  1775. .setkey = ablkcipher_setkey,
  1776. .encrypt = ablkcipher_encrypt,
  1777. .decrypt = ablkcipher_decrypt,
  1778. .geniv = "eseqiv",
  1779. .min_keysize = DES3_EDE_KEY_SIZE,
  1780. .max_keysize = DES3_EDE_KEY_SIZE,
  1781. .ivsize = DES3_EDE_BLOCK_SIZE,
  1782. }
  1783. },
  1784. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1785. DESC_HDR_SEL0_DEU |
  1786. DESC_HDR_MODE0_DEU_CBC |
  1787. DESC_HDR_MODE0_DEU_3DES,
  1788. },
  1789. /* AHASH algorithms. */
  1790. { .type = CRYPTO_ALG_TYPE_AHASH,
  1791. .alg.hash = {
  1792. .init = ahash_init,
  1793. .update = ahash_update,
  1794. .final = ahash_final,
  1795. .finup = ahash_finup,
  1796. .digest = ahash_digest,
  1797. .halg.digestsize = MD5_DIGEST_SIZE,
  1798. .halg.base = {
  1799. .cra_name = "md5",
  1800. .cra_driver_name = "md5-talitos",
  1801. .cra_blocksize = MD5_BLOCK_SIZE,
  1802. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1803. CRYPTO_ALG_ASYNC,
  1804. .cra_type = &crypto_ahash_type
  1805. }
  1806. },
  1807. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1808. DESC_HDR_SEL0_MDEUA |
  1809. DESC_HDR_MODE0_MDEU_MD5,
  1810. },
  1811. { .type = CRYPTO_ALG_TYPE_AHASH,
  1812. .alg.hash = {
  1813. .init = ahash_init,
  1814. .update = ahash_update,
  1815. .final = ahash_final,
  1816. .finup = ahash_finup,
  1817. .digest = ahash_digest,
  1818. .halg.digestsize = SHA1_DIGEST_SIZE,
  1819. .halg.base = {
  1820. .cra_name = "sha1",
  1821. .cra_driver_name = "sha1-talitos",
  1822. .cra_blocksize = SHA1_BLOCK_SIZE,
  1823. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1824. CRYPTO_ALG_ASYNC,
  1825. .cra_type = &crypto_ahash_type
  1826. }
  1827. },
  1828. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1829. DESC_HDR_SEL0_MDEUA |
  1830. DESC_HDR_MODE0_MDEU_SHA1,
  1831. },
  1832. { .type = CRYPTO_ALG_TYPE_AHASH,
  1833. .alg.hash = {
  1834. .init = ahash_init,
  1835. .update = ahash_update,
  1836. .final = ahash_final,
  1837. .finup = ahash_finup,
  1838. .digest = ahash_digest,
  1839. .halg.digestsize = SHA224_DIGEST_SIZE,
  1840. .halg.base = {
  1841. .cra_name = "sha224",
  1842. .cra_driver_name = "sha224-talitos",
  1843. .cra_blocksize = SHA224_BLOCK_SIZE,
  1844. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1845. CRYPTO_ALG_ASYNC,
  1846. .cra_type = &crypto_ahash_type
  1847. }
  1848. },
  1849. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1850. DESC_HDR_SEL0_MDEUA |
  1851. DESC_HDR_MODE0_MDEU_SHA224,
  1852. },
  1853. { .type = CRYPTO_ALG_TYPE_AHASH,
  1854. .alg.hash = {
  1855. .init = ahash_init,
  1856. .update = ahash_update,
  1857. .final = ahash_final,
  1858. .finup = ahash_finup,
  1859. .digest = ahash_digest,
  1860. .halg.digestsize = SHA256_DIGEST_SIZE,
  1861. .halg.base = {
  1862. .cra_name = "sha256",
  1863. .cra_driver_name = "sha256-talitos",
  1864. .cra_blocksize = SHA256_BLOCK_SIZE,
  1865. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1866. CRYPTO_ALG_ASYNC,
  1867. .cra_type = &crypto_ahash_type
  1868. }
  1869. },
  1870. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1871. DESC_HDR_SEL0_MDEUA |
  1872. DESC_HDR_MODE0_MDEU_SHA256,
  1873. },
  1874. { .type = CRYPTO_ALG_TYPE_AHASH,
  1875. .alg.hash = {
  1876. .init = ahash_init,
  1877. .update = ahash_update,
  1878. .final = ahash_final,
  1879. .finup = ahash_finup,
  1880. .digest = ahash_digest,
  1881. .halg.digestsize = SHA384_DIGEST_SIZE,
  1882. .halg.base = {
  1883. .cra_name = "sha384",
  1884. .cra_driver_name = "sha384-talitos",
  1885. .cra_blocksize = SHA384_BLOCK_SIZE,
  1886. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1887. CRYPTO_ALG_ASYNC,
  1888. .cra_type = &crypto_ahash_type
  1889. }
  1890. },
  1891. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1892. DESC_HDR_SEL0_MDEUB |
  1893. DESC_HDR_MODE0_MDEUB_SHA384,
  1894. },
  1895. { .type = CRYPTO_ALG_TYPE_AHASH,
  1896. .alg.hash = {
  1897. .init = ahash_init,
  1898. .update = ahash_update,
  1899. .final = ahash_final,
  1900. .finup = ahash_finup,
  1901. .digest = ahash_digest,
  1902. .halg.digestsize = SHA512_DIGEST_SIZE,
  1903. .halg.base = {
  1904. .cra_name = "sha512",
  1905. .cra_driver_name = "sha512-talitos",
  1906. .cra_blocksize = SHA512_BLOCK_SIZE,
  1907. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1908. CRYPTO_ALG_ASYNC,
  1909. .cra_type = &crypto_ahash_type
  1910. }
  1911. },
  1912. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1913. DESC_HDR_SEL0_MDEUB |
  1914. DESC_HDR_MODE0_MDEUB_SHA512,
  1915. },
  1916. };
  1917. struct talitos_crypto_alg {
  1918. struct list_head entry;
  1919. struct device *dev;
  1920. struct talitos_alg_template algt;
  1921. };
  1922. static int talitos_cra_init(struct crypto_tfm *tfm)
  1923. {
  1924. struct crypto_alg *alg = tfm->__crt_alg;
  1925. struct talitos_crypto_alg *talitos_alg;
  1926. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1927. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  1928. talitos_alg = container_of(__crypto_ahash_alg(alg),
  1929. struct talitos_crypto_alg,
  1930. algt.alg.hash);
  1931. else
  1932. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  1933. algt.alg.crypto);
  1934. /* update context with ptr to dev */
  1935. ctx->dev = talitos_alg->dev;
  1936. /* copy descriptor header template value */
  1937. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  1938. return 0;
  1939. }
  1940. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  1941. {
  1942. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1943. talitos_cra_init(tfm);
  1944. /* random first IV */
  1945. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1946. return 0;
  1947. }
  1948. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  1949. {
  1950. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1951. talitos_cra_init(tfm);
  1952. ctx->keylen = 0;
  1953. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1954. sizeof(struct talitos_ahash_req_ctx));
  1955. return 0;
  1956. }
  1957. /*
  1958. * given the alg's descriptor header template, determine whether descriptor
  1959. * type and primary/secondary execution units required match the hw
  1960. * capabilities description provided in the device tree node.
  1961. */
  1962. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1963. {
  1964. struct talitos_private *priv = dev_get_drvdata(dev);
  1965. int ret;
  1966. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1967. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1968. if (SECONDARY_EU(desc_hdr_template))
  1969. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1970. & priv->exec_units);
  1971. return ret;
  1972. }
  1973. static int talitos_remove(struct platform_device *ofdev)
  1974. {
  1975. struct device *dev = &ofdev->dev;
  1976. struct talitos_private *priv = dev_get_drvdata(dev);
  1977. struct talitos_crypto_alg *t_alg, *n;
  1978. int i;
  1979. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1980. switch (t_alg->algt.type) {
  1981. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1982. case CRYPTO_ALG_TYPE_AEAD:
  1983. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  1984. break;
  1985. case CRYPTO_ALG_TYPE_AHASH:
  1986. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  1987. break;
  1988. }
  1989. list_del(&t_alg->entry);
  1990. kfree(t_alg);
  1991. }
  1992. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1993. talitos_unregister_rng(dev);
  1994. for (i = 0; i < priv->num_channels; i++)
  1995. if (priv->chan[i].fifo)
  1996. kfree(priv->chan[i].fifo);
  1997. kfree(priv->chan);
  1998. if (priv->irq != NO_IRQ) {
  1999. free_irq(priv->irq, dev);
  2000. irq_dispose_mapping(priv->irq);
  2001. }
  2002. tasklet_kill(&priv->done_task);
  2003. iounmap(priv->reg);
  2004. dev_set_drvdata(dev, NULL);
  2005. kfree(priv);
  2006. return 0;
  2007. }
  2008. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2009. struct talitos_alg_template
  2010. *template)
  2011. {
  2012. struct talitos_private *priv = dev_get_drvdata(dev);
  2013. struct talitos_crypto_alg *t_alg;
  2014. struct crypto_alg *alg;
  2015. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2016. if (!t_alg)
  2017. return ERR_PTR(-ENOMEM);
  2018. t_alg->algt = *template;
  2019. switch (t_alg->algt.type) {
  2020. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2021. alg = &t_alg->algt.alg.crypto;
  2022. alg->cra_init = talitos_cra_init;
  2023. break;
  2024. case CRYPTO_ALG_TYPE_AEAD:
  2025. alg = &t_alg->algt.alg.crypto;
  2026. alg->cra_init = talitos_cra_init_aead;
  2027. break;
  2028. case CRYPTO_ALG_TYPE_AHASH:
  2029. alg = &t_alg->algt.alg.hash.halg.base;
  2030. alg->cra_init = talitos_cra_init_ahash;
  2031. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2032. !strcmp(alg->cra_name, "sha224")) {
  2033. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2034. t_alg->algt.desc_hdr_template =
  2035. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2036. DESC_HDR_SEL0_MDEUA |
  2037. DESC_HDR_MODE0_MDEU_SHA256;
  2038. }
  2039. break;
  2040. }
  2041. alg->cra_module = THIS_MODULE;
  2042. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2043. alg->cra_alignmask = 0;
  2044. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2045. t_alg->dev = dev;
  2046. return t_alg;
  2047. }
  2048. static int talitos_probe(struct platform_device *ofdev,
  2049. const struct of_device_id *match)
  2050. {
  2051. struct device *dev = &ofdev->dev;
  2052. struct device_node *np = ofdev->dev.of_node;
  2053. struct talitos_private *priv;
  2054. const unsigned int *prop;
  2055. int i, err;
  2056. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2057. if (!priv)
  2058. return -ENOMEM;
  2059. dev_set_drvdata(dev, priv);
  2060. priv->ofdev = ofdev;
  2061. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  2062. INIT_LIST_HEAD(&priv->alg_list);
  2063. priv->irq = irq_of_parse_and_map(np, 0);
  2064. if (priv->irq == NO_IRQ) {
  2065. dev_err(dev, "failed to map irq\n");
  2066. err = -EINVAL;
  2067. goto err_out;
  2068. }
  2069. /* get the irq line */
  2070. err = request_irq(priv->irq, talitos_interrupt, 0,
  2071. dev_driver_string(dev), dev);
  2072. if (err) {
  2073. dev_err(dev, "failed to request irq %d\n", priv->irq);
  2074. irq_dispose_mapping(priv->irq);
  2075. priv->irq = NO_IRQ;
  2076. goto err_out;
  2077. }
  2078. priv->reg = of_iomap(np, 0);
  2079. if (!priv->reg) {
  2080. dev_err(dev, "failed to of_iomap\n");
  2081. err = -ENOMEM;
  2082. goto err_out;
  2083. }
  2084. /* get SEC version capabilities from device tree */
  2085. prop = of_get_property(np, "fsl,num-channels", NULL);
  2086. if (prop)
  2087. priv->num_channels = *prop;
  2088. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2089. if (prop)
  2090. priv->chfifo_len = *prop;
  2091. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2092. if (prop)
  2093. priv->exec_units = *prop;
  2094. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2095. if (prop)
  2096. priv->desc_types = *prop;
  2097. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2098. !priv->exec_units || !priv->desc_types) {
  2099. dev_err(dev, "invalid property data in device tree node\n");
  2100. err = -EINVAL;
  2101. goto err_out;
  2102. }
  2103. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2104. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2105. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2106. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2107. TALITOS_FTR_SHA224_HWINIT;
  2108. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2109. priv->num_channels, GFP_KERNEL);
  2110. if (!priv->chan) {
  2111. dev_err(dev, "failed to allocate channel management space\n");
  2112. err = -ENOMEM;
  2113. goto err_out;
  2114. }
  2115. for (i = 0; i < priv->num_channels; i++) {
  2116. spin_lock_init(&priv->chan[i].head_lock);
  2117. spin_lock_init(&priv->chan[i].tail_lock);
  2118. }
  2119. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2120. for (i = 0; i < priv->num_channels; i++) {
  2121. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2122. priv->fifo_len, GFP_KERNEL);
  2123. if (!priv->chan[i].fifo) {
  2124. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2125. err = -ENOMEM;
  2126. goto err_out;
  2127. }
  2128. }
  2129. for (i = 0; i < priv->num_channels; i++)
  2130. atomic_set(&priv->chan[i].submit_count,
  2131. -(priv->chfifo_len - 1));
  2132. dma_set_mask(dev, DMA_BIT_MASK(36));
  2133. /* reset and initialize the h/w */
  2134. err = init_device(dev);
  2135. if (err) {
  2136. dev_err(dev, "failed to initialize device\n");
  2137. goto err_out;
  2138. }
  2139. /* register the RNG, if available */
  2140. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2141. err = talitos_register_rng(dev);
  2142. if (err) {
  2143. dev_err(dev, "failed to register hwrng: %d\n", err);
  2144. goto err_out;
  2145. } else
  2146. dev_info(dev, "hwrng\n");
  2147. }
  2148. /* register crypto algorithms the device supports */
  2149. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2150. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2151. struct talitos_crypto_alg *t_alg;
  2152. char *name = NULL;
  2153. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2154. if (IS_ERR(t_alg)) {
  2155. err = PTR_ERR(t_alg);
  2156. goto err_out;
  2157. }
  2158. switch (t_alg->algt.type) {
  2159. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2160. case CRYPTO_ALG_TYPE_AEAD:
  2161. err = crypto_register_alg(
  2162. &t_alg->algt.alg.crypto);
  2163. name = t_alg->algt.alg.crypto.cra_driver_name;
  2164. break;
  2165. case CRYPTO_ALG_TYPE_AHASH:
  2166. err = crypto_register_ahash(
  2167. &t_alg->algt.alg.hash);
  2168. name =
  2169. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2170. break;
  2171. }
  2172. if (err) {
  2173. dev_err(dev, "%s alg registration failed\n",
  2174. name);
  2175. kfree(t_alg);
  2176. } else {
  2177. list_add_tail(&t_alg->entry, &priv->alg_list);
  2178. dev_info(dev, "%s\n", name);
  2179. }
  2180. }
  2181. }
  2182. return 0;
  2183. err_out:
  2184. talitos_remove(ofdev);
  2185. return err;
  2186. }
  2187. static const struct of_device_id talitos_match[] = {
  2188. {
  2189. .compatible = "fsl,sec2.0",
  2190. },
  2191. {},
  2192. };
  2193. MODULE_DEVICE_TABLE(of, talitos_match);
  2194. static struct of_platform_driver talitos_driver = {
  2195. .driver = {
  2196. .name = "talitos",
  2197. .owner = THIS_MODULE,
  2198. .of_match_table = talitos_match,
  2199. },
  2200. .probe = talitos_probe,
  2201. .remove = talitos_remove,
  2202. };
  2203. static int __init talitos_init(void)
  2204. {
  2205. return of_register_platform_driver(&talitos_driver);
  2206. }
  2207. module_init(talitos_init);
  2208. static void __exit talitos_exit(void)
  2209. {
  2210. of_unregister_platform_driver(&talitos_driver);
  2211. }
  2212. module_exit(talitos_exit);
  2213. MODULE_LICENSE("GPL");
  2214. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2215. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");