omap-sham.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258
  1. /*
  2. * Cryptographic API.
  3. *
  4. * Support for OMAP SHA1/MD5 HW acceleration.
  5. *
  6. * Copyright (c) 2010 Nokia Corporation
  7. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as published
  11. * by the Free Software Foundation.
  12. *
  13. * Some ideas are from old omap-sha1-md5.c driver.
  14. */
  15. #define pr_fmt(fmt) "%s: " fmt, __func__
  16. #include <linux/err.h>
  17. #include <linux/device.h>
  18. #include <linux/module.h>
  19. #include <linux/init.h>
  20. #include <linux/errno.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/kernel.h>
  23. #include <linux/clk.h>
  24. #include <linux/irq.h>
  25. #include <linux/io.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/scatterlist.h>
  28. #include <linux/dma-mapping.h>
  29. #include <linux/delay.h>
  30. #include <linux/crypto.h>
  31. #include <linux/cryptohash.h>
  32. #include <crypto/scatterwalk.h>
  33. #include <crypto/algapi.h>
  34. #include <crypto/sha.h>
  35. #include <crypto/hash.h>
  36. #include <crypto/internal/hash.h>
  37. #include <plat/cpu.h>
  38. #include <plat/dma.h>
  39. #include <mach/irqs.h>
  40. #define SHA_REG_DIGEST(x) (0x00 + ((x) * 0x04))
  41. #define SHA_REG_DIN(x) (0x1C + ((x) * 0x04))
  42. #define SHA1_MD5_BLOCK_SIZE SHA1_BLOCK_SIZE
  43. #define MD5_DIGEST_SIZE 16
  44. #define SHA_REG_DIGCNT 0x14
  45. #define SHA_REG_CTRL 0x18
  46. #define SHA_REG_CTRL_LENGTH (0xFFFFFFFF << 5)
  47. #define SHA_REG_CTRL_CLOSE_HASH (1 << 4)
  48. #define SHA_REG_CTRL_ALGO_CONST (1 << 3)
  49. #define SHA_REG_CTRL_ALGO (1 << 2)
  50. #define SHA_REG_CTRL_INPUT_READY (1 << 1)
  51. #define SHA_REG_CTRL_OUTPUT_READY (1 << 0)
  52. #define SHA_REG_REV 0x5C
  53. #define SHA_REG_REV_MAJOR 0xF0
  54. #define SHA_REG_REV_MINOR 0x0F
  55. #define SHA_REG_MASK 0x60
  56. #define SHA_REG_MASK_DMA_EN (1 << 3)
  57. #define SHA_REG_MASK_IT_EN (1 << 2)
  58. #define SHA_REG_MASK_SOFTRESET (1 << 1)
  59. #define SHA_REG_AUTOIDLE (1 << 0)
  60. #define SHA_REG_SYSSTATUS 0x64
  61. #define SHA_REG_SYSSTATUS_RESETDONE (1 << 0)
  62. #define DEFAULT_TIMEOUT_INTERVAL HZ
  63. #define FLAGS_FIRST 0x0001
  64. #define FLAGS_FINUP 0x0002
  65. #define FLAGS_FINAL 0x0004
  66. #define FLAGS_FAST 0x0008
  67. #define FLAGS_SHA1 0x0010
  68. #define FLAGS_DMA_ACTIVE 0x0020
  69. #define FLAGS_OUTPUT_READY 0x0040
  70. #define FLAGS_CLEAN 0x0080
  71. #define FLAGS_INIT 0x0100
  72. #define FLAGS_CPU 0x0200
  73. #define FLAGS_HMAC 0x0400
  74. /* 3rd byte */
  75. #define FLAGS_BUSY 16
  76. #define OP_UPDATE 1
  77. #define OP_FINAL 2
  78. struct omap_sham_dev;
  79. struct omap_sham_reqctx {
  80. struct omap_sham_dev *dd;
  81. unsigned long flags;
  82. unsigned long op;
  83. size_t digcnt;
  84. u8 *buffer;
  85. size_t bufcnt;
  86. size_t buflen;
  87. dma_addr_t dma_addr;
  88. /* walk state */
  89. struct scatterlist *sg;
  90. unsigned int offset; /* offset in current sg */
  91. unsigned int total; /* total request */
  92. };
  93. struct omap_sham_hmac_ctx {
  94. struct crypto_shash *shash;
  95. u8 ipad[SHA1_MD5_BLOCK_SIZE];
  96. u8 opad[SHA1_MD5_BLOCK_SIZE];
  97. };
  98. struct omap_sham_ctx {
  99. struct omap_sham_dev *dd;
  100. unsigned long flags;
  101. /* fallback stuff */
  102. struct crypto_shash *fallback;
  103. struct omap_sham_hmac_ctx base[0];
  104. };
  105. #define OMAP_SHAM_QUEUE_LENGTH 1
  106. struct omap_sham_dev {
  107. struct list_head list;
  108. unsigned long phys_base;
  109. struct device *dev;
  110. void __iomem *io_base;
  111. int irq;
  112. struct clk *iclk;
  113. spinlock_t lock;
  114. int dma;
  115. int dma_lch;
  116. struct tasklet_struct done_task;
  117. struct tasklet_struct queue_task;
  118. unsigned long flags;
  119. struct crypto_queue queue;
  120. struct ahash_request *req;
  121. };
  122. struct omap_sham_drv {
  123. struct list_head dev_list;
  124. spinlock_t lock;
  125. unsigned long flags;
  126. };
  127. static struct omap_sham_drv sham = {
  128. .dev_list = LIST_HEAD_INIT(sham.dev_list),
  129. .lock = __SPIN_LOCK_UNLOCKED(sham.lock),
  130. };
  131. static inline u32 omap_sham_read(struct omap_sham_dev *dd, u32 offset)
  132. {
  133. return __raw_readl(dd->io_base + offset);
  134. }
  135. static inline void omap_sham_write(struct omap_sham_dev *dd,
  136. u32 offset, u32 value)
  137. {
  138. __raw_writel(value, dd->io_base + offset);
  139. }
  140. static inline void omap_sham_write_mask(struct omap_sham_dev *dd, u32 address,
  141. u32 value, u32 mask)
  142. {
  143. u32 val;
  144. val = omap_sham_read(dd, address);
  145. val &= ~mask;
  146. val |= value;
  147. omap_sham_write(dd, address, val);
  148. }
  149. static inline int omap_sham_wait(struct omap_sham_dev *dd, u32 offset, u32 bit)
  150. {
  151. unsigned long timeout = jiffies + DEFAULT_TIMEOUT_INTERVAL;
  152. while (!(omap_sham_read(dd, offset) & bit)) {
  153. if (time_is_before_jiffies(timeout))
  154. return -ETIMEDOUT;
  155. }
  156. return 0;
  157. }
  158. static void omap_sham_copy_hash(struct ahash_request *req, int out)
  159. {
  160. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  161. u32 *hash = (u32 *)req->result;
  162. int i;
  163. if (likely(ctx->flags & FLAGS_SHA1)) {
  164. /* SHA1 results are in big endian */
  165. for (i = 0; i < SHA1_DIGEST_SIZE / sizeof(u32); i++)
  166. if (out)
  167. hash[i] = be32_to_cpu(omap_sham_read(ctx->dd,
  168. SHA_REG_DIGEST(i)));
  169. else
  170. omap_sham_write(ctx->dd, SHA_REG_DIGEST(i),
  171. cpu_to_be32(hash[i]));
  172. } else {
  173. /* MD5 results are in little endian */
  174. for (i = 0; i < MD5_DIGEST_SIZE / sizeof(u32); i++)
  175. if (out)
  176. hash[i] = le32_to_cpu(omap_sham_read(ctx->dd,
  177. SHA_REG_DIGEST(i)));
  178. else
  179. omap_sham_write(ctx->dd, SHA_REG_DIGEST(i),
  180. cpu_to_le32(hash[i]));
  181. }
  182. }
  183. static int omap_sham_write_ctrl(struct omap_sham_dev *dd, size_t length,
  184. int final, int dma)
  185. {
  186. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  187. u32 val = length << 5, mask;
  188. if (unlikely(!ctx->digcnt)) {
  189. clk_enable(dd->iclk);
  190. if (!(dd->flags & FLAGS_INIT)) {
  191. omap_sham_write_mask(dd, SHA_REG_MASK,
  192. SHA_REG_MASK_SOFTRESET, SHA_REG_MASK_SOFTRESET);
  193. if (omap_sham_wait(dd, SHA_REG_SYSSTATUS,
  194. SHA_REG_SYSSTATUS_RESETDONE))
  195. return -ETIMEDOUT;
  196. dd->flags |= FLAGS_INIT;
  197. }
  198. } else {
  199. omap_sham_write(dd, SHA_REG_DIGCNT, ctx->digcnt);
  200. }
  201. omap_sham_write_mask(dd, SHA_REG_MASK,
  202. SHA_REG_MASK_IT_EN | (dma ? SHA_REG_MASK_DMA_EN : 0),
  203. SHA_REG_MASK_IT_EN | SHA_REG_MASK_DMA_EN);
  204. /*
  205. * Setting ALGO_CONST only for the first iteration
  206. * and CLOSE_HASH only for the last one.
  207. */
  208. if (ctx->flags & FLAGS_SHA1)
  209. val |= SHA_REG_CTRL_ALGO;
  210. if (!ctx->digcnt)
  211. val |= SHA_REG_CTRL_ALGO_CONST;
  212. if (final)
  213. val |= SHA_REG_CTRL_CLOSE_HASH;
  214. mask = SHA_REG_CTRL_ALGO_CONST | SHA_REG_CTRL_CLOSE_HASH |
  215. SHA_REG_CTRL_ALGO | SHA_REG_CTRL_LENGTH;
  216. omap_sham_write_mask(dd, SHA_REG_CTRL, val, mask);
  217. return 0;
  218. }
  219. static int omap_sham_xmit_cpu(struct omap_sham_dev *dd, const u8 *buf,
  220. size_t length, int final)
  221. {
  222. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  223. int err, count, len32;
  224. const u32 *buffer = (const u32 *)buf;
  225. dev_dbg(dd->dev, "xmit_cpu: digcnt: %d, length: %d, final: %d\n",
  226. ctx->digcnt, length, final);
  227. err = omap_sham_write_ctrl(dd, length, final, 0);
  228. if (err)
  229. return err;
  230. if (omap_sham_wait(dd, SHA_REG_CTRL, SHA_REG_CTRL_INPUT_READY))
  231. return -ETIMEDOUT;
  232. ctx->digcnt += length;
  233. if (final)
  234. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  235. len32 = DIV_ROUND_UP(length, sizeof(u32));
  236. for (count = 0; count < len32; count++)
  237. omap_sham_write(dd, SHA_REG_DIN(count), buffer[count]);
  238. return -EINPROGRESS;
  239. }
  240. static int omap_sham_xmit_dma(struct omap_sham_dev *dd, dma_addr_t dma_addr,
  241. size_t length, int final)
  242. {
  243. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  244. int err, len32;
  245. dev_dbg(dd->dev, "xmit_dma: digcnt: %d, length: %d, final: %d\n",
  246. ctx->digcnt, length, final);
  247. /* flush cache entries related to our page */
  248. if (dma_addr == ctx->dma_addr)
  249. dma_sync_single_for_device(dd->dev, dma_addr, length,
  250. DMA_TO_DEVICE);
  251. len32 = DIV_ROUND_UP(length, sizeof(u32));
  252. omap_set_dma_transfer_params(dd->dma_lch, OMAP_DMA_DATA_TYPE_S32, len32,
  253. 1, OMAP_DMA_SYNC_PACKET, dd->dma, OMAP_DMA_DST_SYNC);
  254. omap_set_dma_src_params(dd->dma_lch, 0, OMAP_DMA_AMODE_POST_INC,
  255. dma_addr, 0, 0);
  256. err = omap_sham_write_ctrl(dd, length, final, 1);
  257. if (err)
  258. return err;
  259. ctx->digcnt += length;
  260. if (final)
  261. ctx->flags |= FLAGS_FINAL; /* catch last interrupt */
  262. dd->flags |= FLAGS_DMA_ACTIVE;
  263. omap_start_dma(dd->dma_lch);
  264. return -EINPROGRESS;
  265. }
  266. static size_t omap_sham_append_buffer(struct omap_sham_reqctx *ctx,
  267. const u8 *data, size_t length)
  268. {
  269. size_t count = min(length, ctx->buflen - ctx->bufcnt);
  270. count = min(count, ctx->total);
  271. if (count <= 0)
  272. return 0;
  273. memcpy(ctx->buffer + ctx->bufcnt, data, count);
  274. ctx->bufcnt += count;
  275. return count;
  276. }
  277. static size_t omap_sham_append_sg(struct omap_sham_reqctx *ctx)
  278. {
  279. size_t count;
  280. while (ctx->sg) {
  281. count = omap_sham_append_buffer(ctx,
  282. sg_virt(ctx->sg) + ctx->offset,
  283. ctx->sg->length - ctx->offset);
  284. if (!count)
  285. break;
  286. ctx->offset += count;
  287. ctx->total -= count;
  288. if (ctx->offset == ctx->sg->length) {
  289. ctx->sg = sg_next(ctx->sg);
  290. if (ctx->sg)
  291. ctx->offset = 0;
  292. else
  293. ctx->total = 0;
  294. }
  295. }
  296. return 0;
  297. }
  298. static int omap_sham_update_dma_slow(struct omap_sham_dev *dd)
  299. {
  300. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  301. unsigned int final;
  302. size_t count;
  303. if (!ctx->total)
  304. return 0;
  305. omap_sham_append_sg(ctx);
  306. final = (ctx->flags & FLAGS_FINUP) && !ctx->total;
  307. dev_dbg(dd->dev, "slow: bufcnt: %u, digcnt: %d, final: %d\n",
  308. ctx->bufcnt, ctx->digcnt, final);
  309. if (final || (ctx->bufcnt == ctx->buflen && ctx->total)) {
  310. count = ctx->bufcnt;
  311. ctx->bufcnt = 0;
  312. return omap_sham_xmit_dma(dd, ctx->dma_addr, count, final);
  313. }
  314. return 0;
  315. }
  316. static int omap_sham_update_dma_fast(struct omap_sham_dev *dd)
  317. {
  318. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  319. unsigned int length;
  320. ctx->flags |= FLAGS_FAST;
  321. length = min(ctx->total, sg_dma_len(ctx->sg));
  322. ctx->total = length;
  323. if (!dma_map_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE)) {
  324. dev_err(dd->dev, "dma_map_sg error\n");
  325. return -EINVAL;
  326. }
  327. ctx->total -= length;
  328. return omap_sham_xmit_dma(dd, sg_dma_address(ctx->sg), length, 1);
  329. }
  330. static int omap_sham_update_cpu(struct omap_sham_dev *dd)
  331. {
  332. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  333. int bufcnt;
  334. omap_sham_append_sg(ctx);
  335. bufcnt = ctx->bufcnt;
  336. ctx->bufcnt = 0;
  337. return omap_sham_xmit_cpu(dd, ctx->buffer, bufcnt, 1);
  338. }
  339. static int omap_sham_update_dma_stop(struct omap_sham_dev *dd)
  340. {
  341. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  342. omap_stop_dma(dd->dma_lch);
  343. if (ctx->flags & FLAGS_FAST)
  344. dma_unmap_sg(dd->dev, ctx->sg, 1, DMA_TO_DEVICE);
  345. return 0;
  346. }
  347. static void omap_sham_cleanup(struct ahash_request *req)
  348. {
  349. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  350. struct omap_sham_dev *dd = ctx->dd;
  351. unsigned long flags;
  352. spin_lock_irqsave(&dd->lock, flags);
  353. if (ctx->flags & FLAGS_CLEAN) {
  354. spin_unlock_irqrestore(&dd->lock, flags);
  355. return;
  356. }
  357. ctx->flags |= FLAGS_CLEAN;
  358. spin_unlock_irqrestore(&dd->lock, flags);
  359. if (ctx->digcnt)
  360. clk_disable(dd->iclk);
  361. if (ctx->dma_addr)
  362. dma_unmap_single(dd->dev, ctx->dma_addr, ctx->buflen,
  363. DMA_TO_DEVICE);
  364. if (ctx->buffer)
  365. free_page((unsigned long)ctx->buffer);
  366. dev_dbg(dd->dev, "digcnt: %d, bufcnt: %d\n", ctx->digcnt, ctx->bufcnt);
  367. }
  368. static int omap_sham_init(struct ahash_request *req)
  369. {
  370. struct crypto_ahash *tfm = crypto_ahash_reqtfm(req);
  371. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  372. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  373. struct omap_sham_dev *dd = NULL, *tmp;
  374. spin_lock_bh(&sham.lock);
  375. if (!tctx->dd) {
  376. list_for_each_entry(tmp, &sham.dev_list, list) {
  377. dd = tmp;
  378. break;
  379. }
  380. tctx->dd = dd;
  381. } else {
  382. dd = tctx->dd;
  383. }
  384. spin_unlock_bh(&sham.lock);
  385. ctx->dd = dd;
  386. ctx->flags = 0;
  387. ctx->flags |= FLAGS_FIRST;
  388. dev_dbg(dd->dev, "init: digest size: %d\n",
  389. crypto_ahash_digestsize(tfm));
  390. if (crypto_ahash_digestsize(tfm) == SHA1_DIGEST_SIZE)
  391. ctx->flags |= FLAGS_SHA1;
  392. ctx->bufcnt = 0;
  393. ctx->digcnt = 0;
  394. ctx->buflen = PAGE_SIZE;
  395. ctx->buffer = (void *)__get_free_page(
  396. (req->base.flags & CRYPTO_TFM_REQ_MAY_SLEEP) ?
  397. GFP_KERNEL : GFP_ATOMIC);
  398. if (!ctx->buffer)
  399. return -ENOMEM;
  400. ctx->dma_addr = dma_map_single(dd->dev, ctx->buffer, ctx->buflen,
  401. DMA_TO_DEVICE);
  402. if (dma_mapping_error(dd->dev, ctx->dma_addr)) {
  403. dev_err(dd->dev, "dma %u bytes error\n", ctx->buflen);
  404. free_page((unsigned long)ctx->buffer);
  405. return -EINVAL;
  406. }
  407. if (tctx->flags & FLAGS_HMAC) {
  408. struct omap_sham_hmac_ctx *bctx = tctx->base;
  409. memcpy(ctx->buffer, bctx->ipad, SHA1_MD5_BLOCK_SIZE);
  410. ctx->bufcnt = SHA1_MD5_BLOCK_SIZE;
  411. ctx->flags |= FLAGS_HMAC;
  412. }
  413. return 0;
  414. }
  415. static int omap_sham_update_req(struct omap_sham_dev *dd)
  416. {
  417. struct ahash_request *req = dd->req;
  418. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  419. int err;
  420. dev_dbg(dd->dev, "update_req: total: %u, digcnt: %d, finup: %d\n",
  421. ctx->total, ctx->digcnt, (ctx->flags & FLAGS_FINUP) != 0);
  422. if (ctx->flags & FLAGS_CPU)
  423. err = omap_sham_update_cpu(dd);
  424. else if (ctx->flags & FLAGS_FAST)
  425. err = omap_sham_update_dma_fast(dd);
  426. else
  427. err = omap_sham_update_dma_slow(dd);
  428. /* wait for dma completion before can take more data */
  429. dev_dbg(dd->dev, "update: err: %d, digcnt: %d\n", err, ctx->digcnt);
  430. return err;
  431. }
  432. static int omap_sham_final_req(struct omap_sham_dev *dd)
  433. {
  434. struct ahash_request *req = dd->req;
  435. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  436. int err = 0, use_dma = 1;
  437. if (ctx->bufcnt <= 64)
  438. /* faster to handle last block with cpu */
  439. use_dma = 0;
  440. if (use_dma)
  441. err = omap_sham_xmit_dma(dd, ctx->dma_addr, ctx->bufcnt, 1);
  442. else
  443. err = omap_sham_xmit_cpu(dd, ctx->buffer, ctx->bufcnt, 1);
  444. ctx->bufcnt = 0;
  445. if (err != -EINPROGRESS)
  446. omap_sham_cleanup(req);
  447. dev_dbg(dd->dev, "final_req: err: %d\n", err);
  448. return err;
  449. }
  450. static int omap_sham_finish_req_hmac(struct ahash_request *req)
  451. {
  452. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  453. struct omap_sham_hmac_ctx *bctx = tctx->base;
  454. int bs = crypto_shash_blocksize(bctx->shash);
  455. int ds = crypto_shash_digestsize(bctx->shash);
  456. struct {
  457. struct shash_desc shash;
  458. char ctx[crypto_shash_descsize(bctx->shash)];
  459. } desc;
  460. desc.shash.tfm = bctx->shash;
  461. desc.shash.flags = 0; /* not CRYPTO_TFM_REQ_MAY_SLEEP */
  462. return crypto_shash_init(&desc.shash) ?:
  463. crypto_shash_update(&desc.shash, bctx->opad, bs) ?:
  464. crypto_shash_finup(&desc.shash, req->result, ds, req->result);
  465. }
  466. static void omap_sham_finish_req(struct ahash_request *req, int err)
  467. {
  468. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  469. if (!err) {
  470. omap_sham_copy_hash(ctx->dd->req, 1);
  471. if (ctx->flags & FLAGS_HMAC)
  472. err = omap_sham_finish_req_hmac(req);
  473. }
  474. if (ctx->flags & FLAGS_FINAL)
  475. omap_sham_cleanup(req);
  476. clear_bit(FLAGS_BUSY, &ctx->dd->flags);
  477. if (req->base.complete)
  478. req->base.complete(&req->base, err);
  479. }
  480. static int omap_sham_handle_queue(struct omap_sham_dev *dd)
  481. {
  482. struct crypto_async_request *async_req, *backlog;
  483. struct omap_sham_reqctx *ctx;
  484. struct ahash_request *req, *prev_req;
  485. unsigned long flags;
  486. int err = 0;
  487. if (test_and_set_bit(FLAGS_BUSY, &dd->flags))
  488. return 0;
  489. spin_lock_irqsave(&dd->lock, flags);
  490. backlog = crypto_get_backlog(&dd->queue);
  491. async_req = crypto_dequeue_request(&dd->queue);
  492. if (!async_req)
  493. clear_bit(FLAGS_BUSY, &dd->flags);
  494. spin_unlock_irqrestore(&dd->lock, flags);
  495. if (!async_req)
  496. return 0;
  497. if (backlog)
  498. backlog->complete(backlog, -EINPROGRESS);
  499. req = ahash_request_cast(async_req);
  500. prev_req = dd->req;
  501. dd->req = req;
  502. ctx = ahash_request_ctx(req);
  503. dev_dbg(dd->dev, "handling new req, op: %lu, nbytes: %d\n",
  504. ctx->op, req->nbytes);
  505. if (req != prev_req && ctx->digcnt)
  506. /* request has changed - restore hash */
  507. omap_sham_copy_hash(req, 0);
  508. if (ctx->op == OP_UPDATE) {
  509. err = omap_sham_update_req(dd);
  510. if (err != -EINPROGRESS && (ctx->flags & FLAGS_FINUP))
  511. /* no final() after finup() */
  512. err = omap_sham_final_req(dd);
  513. } else if (ctx->op == OP_FINAL) {
  514. err = omap_sham_final_req(dd);
  515. }
  516. if (err != -EINPROGRESS) {
  517. /* done_task will not finish it, so do it here */
  518. omap_sham_finish_req(req, err);
  519. tasklet_schedule(&dd->queue_task);
  520. }
  521. dev_dbg(dd->dev, "exit, err: %d\n", err);
  522. return err;
  523. }
  524. static int omap_sham_enqueue(struct ahash_request *req, unsigned int op)
  525. {
  526. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  527. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  528. struct omap_sham_dev *dd = tctx->dd;
  529. unsigned long flags;
  530. int err;
  531. ctx->op = op;
  532. spin_lock_irqsave(&dd->lock, flags);
  533. err = ahash_enqueue_request(&dd->queue, req);
  534. spin_unlock_irqrestore(&dd->lock, flags);
  535. omap_sham_handle_queue(dd);
  536. return err;
  537. }
  538. static int omap_sham_update(struct ahash_request *req)
  539. {
  540. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  541. if (!req->nbytes)
  542. return 0;
  543. ctx->total = req->nbytes;
  544. ctx->sg = req->src;
  545. ctx->offset = 0;
  546. if (ctx->flags & FLAGS_FINUP) {
  547. if ((ctx->digcnt + ctx->bufcnt + ctx->total) < 9) {
  548. /*
  549. * OMAP HW accel works only with buffers >= 9
  550. * will switch to bypass in final()
  551. * final has the same request and data
  552. */
  553. omap_sham_append_sg(ctx);
  554. return 0;
  555. } else if (ctx->bufcnt + ctx->total <= 64) {
  556. ctx->flags |= FLAGS_CPU;
  557. } else if (!ctx->bufcnt && sg_is_last(ctx->sg)) {
  558. /* may be can use faster functions */
  559. int aligned = IS_ALIGNED((u32)ctx->sg->offset,
  560. sizeof(u32));
  561. if (aligned && (ctx->flags & FLAGS_FIRST))
  562. /* digest: first and final */
  563. ctx->flags |= FLAGS_FAST;
  564. ctx->flags &= ~FLAGS_FIRST;
  565. }
  566. } else if (ctx->bufcnt + ctx->total <= ctx->buflen) {
  567. /* if not finaup -> not fast */
  568. omap_sham_append_sg(ctx);
  569. return 0;
  570. }
  571. return omap_sham_enqueue(req, OP_UPDATE);
  572. }
  573. static int omap_sham_shash_digest(struct crypto_shash *shash, u32 flags,
  574. const u8 *data, unsigned int len, u8 *out)
  575. {
  576. struct {
  577. struct shash_desc shash;
  578. char ctx[crypto_shash_descsize(shash)];
  579. } desc;
  580. desc.shash.tfm = shash;
  581. desc.shash.flags = flags & CRYPTO_TFM_REQ_MAY_SLEEP;
  582. return crypto_shash_digest(&desc.shash, data, len, out);
  583. }
  584. static int omap_sham_final_shash(struct ahash_request *req)
  585. {
  586. struct omap_sham_ctx *tctx = crypto_tfm_ctx(req->base.tfm);
  587. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  588. return omap_sham_shash_digest(tctx->fallback, req->base.flags,
  589. ctx->buffer, ctx->bufcnt, req->result);
  590. }
  591. static int omap_sham_final(struct ahash_request *req)
  592. {
  593. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  594. int err = 0;
  595. ctx->flags |= FLAGS_FINUP;
  596. /* OMAP HW accel works only with buffers >= 9 */
  597. /* HMAC is always >= 9 because of ipad */
  598. if ((ctx->digcnt + ctx->bufcnt) < 9)
  599. err = omap_sham_final_shash(req);
  600. else if (ctx->bufcnt)
  601. return omap_sham_enqueue(req, OP_FINAL);
  602. omap_sham_cleanup(req);
  603. return err;
  604. }
  605. static int omap_sham_finup(struct ahash_request *req)
  606. {
  607. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  608. int err1, err2;
  609. ctx->flags |= FLAGS_FINUP;
  610. err1 = omap_sham_update(req);
  611. if (err1 == -EINPROGRESS)
  612. return err1;
  613. /*
  614. * final() has to be always called to cleanup resources
  615. * even if udpate() failed, except EINPROGRESS
  616. */
  617. err2 = omap_sham_final(req);
  618. return err1 ?: err2;
  619. }
  620. static int omap_sham_digest(struct ahash_request *req)
  621. {
  622. return omap_sham_init(req) ?: omap_sham_finup(req);
  623. }
  624. static int omap_sham_setkey(struct crypto_ahash *tfm, const u8 *key,
  625. unsigned int keylen)
  626. {
  627. struct omap_sham_ctx *tctx = crypto_ahash_ctx(tfm);
  628. struct omap_sham_hmac_ctx *bctx = tctx->base;
  629. int bs = crypto_shash_blocksize(bctx->shash);
  630. int ds = crypto_shash_digestsize(bctx->shash);
  631. int err, i;
  632. err = crypto_shash_setkey(tctx->fallback, key, keylen);
  633. if (err)
  634. return err;
  635. if (keylen > bs) {
  636. err = omap_sham_shash_digest(bctx->shash,
  637. crypto_shash_get_flags(bctx->shash),
  638. key, keylen, bctx->ipad);
  639. if (err)
  640. return err;
  641. keylen = ds;
  642. } else {
  643. memcpy(bctx->ipad, key, keylen);
  644. }
  645. memset(bctx->ipad + keylen, 0, bs - keylen);
  646. memcpy(bctx->opad, bctx->ipad, bs);
  647. for (i = 0; i < bs; i++) {
  648. bctx->ipad[i] ^= 0x36;
  649. bctx->opad[i] ^= 0x5c;
  650. }
  651. return err;
  652. }
  653. static int omap_sham_cra_init_alg(struct crypto_tfm *tfm, const char *alg_base)
  654. {
  655. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  656. const char *alg_name = crypto_tfm_alg_name(tfm);
  657. /* Allocate a fallback and abort if it failed. */
  658. tctx->fallback = crypto_alloc_shash(alg_name, 0,
  659. CRYPTO_ALG_NEED_FALLBACK);
  660. if (IS_ERR(tctx->fallback)) {
  661. pr_err("omap-sham: fallback driver '%s' "
  662. "could not be loaded.\n", alg_name);
  663. return PTR_ERR(tctx->fallback);
  664. }
  665. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  666. sizeof(struct omap_sham_reqctx));
  667. if (alg_base) {
  668. struct omap_sham_hmac_ctx *bctx = tctx->base;
  669. tctx->flags |= FLAGS_HMAC;
  670. bctx->shash = crypto_alloc_shash(alg_base, 0,
  671. CRYPTO_ALG_NEED_FALLBACK);
  672. if (IS_ERR(bctx->shash)) {
  673. pr_err("omap-sham: base driver '%s' "
  674. "could not be loaded.\n", alg_base);
  675. crypto_free_shash(tctx->fallback);
  676. return PTR_ERR(bctx->shash);
  677. }
  678. }
  679. return 0;
  680. }
  681. static int omap_sham_cra_init(struct crypto_tfm *tfm)
  682. {
  683. return omap_sham_cra_init_alg(tfm, NULL);
  684. }
  685. static int omap_sham_cra_sha1_init(struct crypto_tfm *tfm)
  686. {
  687. return omap_sham_cra_init_alg(tfm, "sha1");
  688. }
  689. static int omap_sham_cra_md5_init(struct crypto_tfm *tfm)
  690. {
  691. return omap_sham_cra_init_alg(tfm, "md5");
  692. }
  693. static void omap_sham_cra_exit(struct crypto_tfm *tfm)
  694. {
  695. struct omap_sham_ctx *tctx = crypto_tfm_ctx(tfm);
  696. crypto_free_shash(tctx->fallback);
  697. tctx->fallback = NULL;
  698. if (tctx->flags & FLAGS_HMAC) {
  699. struct omap_sham_hmac_ctx *bctx = tctx->base;
  700. crypto_free_shash(bctx->shash);
  701. }
  702. }
  703. static struct ahash_alg algs[] = {
  704. {
  705. .init = omap_sham_init,
  706. .update = omap_sham_update,
  707. .final = omap_sham_final,
  708. .finup = omap_sham_finup,
  709. .digest = omap_sham_digest,
  710. .halg.digestsize = SHA1_DIGEST_SIZE,
  711. .halg.base = {
  712. .cra_name = "sha1",
  713. .cra_driver_name = "omap-sha1",
  714. .cra_priority = 100,
  715. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  716. CRYPTO_ALG_ASYNC |
  717. CRYPTO_ALG_NEED_FALLBACK,
  718. .cra_blocksize = SHA1_BLOCK_SIZE,
  719. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  720. .cra_alignmask = 0,
  721. .cra_module = THIS_MODULE,
  722. .cra_init = omap_sham_cra_init,
  723. .cra_exit = omap_sham_cra_exit,
  724. }
  725. },
  726. {
  727. .init = omap_sham_init,
  728. .update = omap_sham_update,
  729. .final = omap_sham_final,
  730. .finup = omap_sham_finup,
  731. .digest = omap_sham_digest,
  732. .halg.digestsize = MD5_DIGEST_SIZE,
  733. .halg.base = {
  734. .cra_name = "md5",
  735. .cra_driver_name = "omap-md5",
  736. .cra_priority = 100,
  737. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  738. CRYPTO_ALG_ASYNC |
  739. CRYPTO_ALG_NEED_FALLBACK,
  740. .cra_blocksize = SHA1_BLOCK_SIZE,
  741. .cra_ctxsize = sizeof(struct omap_sham_ctx),
  742. .cra_alignmask = 0,
  743. .cra_module = THIS_MODULE,
  744. .cra_init = omap_sham_cra_init,
  745. .cra_exit = omap_sham_cra_exit,
  746. }
  747. },
  748. {
  749. .init = omap_sham_init,
  750. .update = omap_sham_update,
  751. .final = omap_sham_final,
  752. .finup = omap_sham_finup,
  753. .digest = omap_sham_digest,
  754. .setkey = omap_sham_setkey,
  755. .halg.digestsize = SHA1_DIGEST_SIZE,
  756. .halg.base = {
  757. .cra_name = "hmac(sha1)",
  758. .cra_driver_name = "omap-hmac-sha1",
  759. .cra_priority = 100,
  760. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  761. CRYPTO_ALG_ASYNC |
  762. CRYPTO_ALG_NEED_FALLBACK,
  763. .cra_blocksize = SHA1_BLOCK_SIZE,
  764. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  765. sizeof(struct omap_sham_hmac_ctx),
  766. .cra_alignmask = 0,
  767. .cra_module = THIS_MODULE,
  768. .cra_init = omap_sham_cra_sha1_init,
  769. .cra_exit = omap_sham_cra_exit,
  770. }
  771. },
  772. {
  773. .init = omap_sham_init,
  774. .update = omap_sham_update,
  775. .final = omap_sham_final,
  776. .finup = omap_sham_finup,
  777. .digest = omap_sham_digest,
  778. .setkey = omap_sham_setkey,
  779. .halg.digestsize = MD5_DIGEST_SIZE,
  780. .halg.base = {
  781. .cra_name = "hmac(md5)",
  782. .cra_driver_name = "omap-hmac-md5",
  783. .cra_priority = 100,
  784. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  785. CRYPTO_ALG_ASYNC |
  786. CRYPTO_ALG_NEED_FALLBACK,
  787. .cra_blocksize = SHA1_BLOCK_SIZE,
  788. .cra_ctxsize = sizeof(struct omap_sham_ctx) +
  789. sizeof(struct omap_sham_hmac_ctx),
  790. .cra_alignmask = 0,
  791. .cra_module = THIS_MODULE,
  792. .cra_init = omap_sham_cra_md5_init,
  793. .cra_exit = omap_sham_cra_exit,
  794. }
  795. }
  796. };
  797. static void omap_sham_done_task(unsigned long data)
  798. {
  799. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  800. struct ahash_request *req = dd->req;
  801. struct omap_sham_reqctx *ctx = ahash_request_ctx(req);
  802. int ready = 1;
  803. if (ctx->flags & FLAGS_OUTPUT_READY) {
  804. ctx->flags &= ~FLAGS_OUTPUT_READY;
  805. ready = 1;
  806. }
  807. if (dd->flags & FLAGS_DMA_ACTIVE) {
  808. dd->flags &= ~FLAGS_DMA_ACTIVE;
  809. omap_sham_update_dma_stop(dd);
  810. omap_sham_update_dma_slow(dd);
  811. }
  812. if (ready && !(dd->flags & FLAGS_DMA_ACTIVE)) {
  813. dev_dbg(dd->dev, "update done\n");
  814. /* finish curent request */
  815. omap_sham_finish_req(req, 0);
  816. /* start new request */
  817. omap_sham_handle_queue(dd);
  818. }
  819. }
  820. static void omap_sham_queue_task(unsigned long data)
  821. {
  822. struct omap_sham_dev *dd = (struct omap_sham_dev *)data;
  823. omap_sham_handle_queue(dd);
  824. }
  825. static irqreturn_t omap_sham_irq(int irq, void *dev_id)
  826. {
  827. struct omap_sham_dev *dd = dev_id;
  828. struct omap_sham_reqctx *ctx = ahash_request_ctx(dd->req);
  829. if (!ctx) {
  830. dev_err(dd->dev, "unknown interrupt.\n");
  831. return IRQ_HANDLED;
  832. }
  833. if (unlikely(ctx->flags & FLAGS_FINAL))
  834. /* final -> allow device to go to power-saving mode */
  835. omap_sham_write_mask(dd, SHA_REG_CTRL, 0, SHA_REG_CTRL_LENGTH);
  836. omap_sham_write_mask(dd, SHA_REG_CTRL, SHA_REG_CTRL_OUTPUT_READY,
  837. SHA_REG_CTRL_OUTPUT_READY);
  838. omap_sham_read(dd, SHA_REG_CTRL);
  839. ctx->flags |= FLAGS_OUTPUT_READY;
  840. tasklet_schedule(&dd->done_task);
  841. return IRQ_HANDLED;
  842. }
  843. static void omap_sham_dma_callback(int lch, u16 ch_status, void *data)
  844. {
  845. struct omap_sham_dev *dd = data;
  846. if (likely(lch == dd->dma_lch))
  847. tasklet_schedule(&dd->done_task);
  848. }
  849. static int omap_sham_dma_init(struct omap_sham_dev *dd)
  850. {
  851. int err;
  852. dd->dma_lch = -1;
  853. err = omap_request_dma(dd->dma, dev_name(dd->dev),
  854. omap_sham_dma_callback, dd, &dd->dma_lch);
  855. if (err) {
  856. dev_err(dd->dev, "Unable to request DMA channel\n");
  857. return err;
  858. }
  859. omap_set_dma_dest_params(dd->dma_lch, 0,
  860. OMAP_DMA_AMODE_CONSTANT,
  861. dd->phys_base + SHA_REG_DIN(0), 0, 16);
  862. omap_set_dma_dest_burst_mode(dd->dma_lch,
  863. OMAP_DMA_DATA_BURST_16);
  864. return 0;
  865. }
  866. static void omap_sham_dma_cleanup(struct omap_sham_dev *dd)
  867. {
  868. if (dd->dma_lch >= 0) {
  869. omap_free_dma(dd->dma_lch);
  870. dd->dma_lch = -1;
  871. }
  872. }
  873. static int __devinit omap_sham_probe(struct platform_device *pdev)
  874. {
  875. struct omap_sham_dev *dd;
  876. struct device *dev = &pdev->dev;
  877. struct resource *res;
  878. int err, i, j;
  879. dd = kzalloc(sizeof(struct omap_sham_dev), GFP_KERNEL);
  880. if (dd == NULL) {
  881. dev_err(dev, "unable to alloc data struct.\n");
  882. err = -ENOMEM;
  883. goto data_err;
  884. }
  885. dd->dev = dev;
  886. platform_set_drvdata(pdev, dd);
  887. INIT_LIST_HEAD(&dd->list);
  888. spin_lock_init(&dd->lock);
  889. tasklet_init(&dd->done_task, omap_sham_done_task, (unsigned long)dd);
  890. tasklet_init(&dd->queue_task, omap_sham_queue_task, (unsigned long)dd);
  891. crypto_init_queue(&dd->queue, OMAP_SHAM_QUEUE_LENGTH);
  892. dd->irq = -1;
  893. /* Get the base address */
  894. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  895. if (!res) {
  896. dev_err(dev, "no MEM resource info\n");
  897. err = -ENODEV;
  898. goto res_err;
  899. }
  900. dd->phys_base = res->start;
  901. /* Get the DMA */
  902. res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  903. if (!res) {
  904. dev_err(dev, "no DMA resource info\n");
  905. err = -ENODEV;
  906. goto res_err;
  907. }
  908. dd->dma = res->start;
  909. /* Get the IRQ */
  910. dd->irq = platform_get_irq(pdev, 0);
  911. if (dd->irq < 0) {
  912. dev_err(dev, "no IRQ resource info\n");
  913. err = dd->irq;
  914. goto res_err;
  915. }
  916. err = request_irq(dd->irq, omap_sham_irq,
  917. IRQF_TRIGGER_LOW, dev_name(dev), dd);
  918. if (err) {
  919. dev_err(dev, "unable to request irq.\n");
  920. goto res_err;
  921. }
  922. err = omap_sham_dma_init(dd);
  923. if (err)
  924. goto dma_err;
  925. /* Initializing the clock */
  926. dd->iclk = clk_get(dev, "ick");
  927. if (!dd->iclk) {
  928. dev_err(dev, "clock intialization failed.\n");
  929. err = -ENODEV;
  930. goto clk_err;
  931. }
  932. dd->io_base = ioremap(dd->phys_base, SZ_4K);
  933. if (!dd->io_base) {
  934. dev_err(dev, "can't ioremap\n");
  935. err = -ENOMEM;
  936. goto io_err;
  937. }
  938. clk_enable(dd->iclk);
  939. dev_info(dev, "hw accel on OMAP rev %u.%u\n",
  940. (omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MAJOR) >> 4,
  941. omap_sham_read(dd, SHA_REG_REV) & SHA_REG_REV_MINOR);
  942. clk_disable(dd->iclk);
  943. spin_lock(&sham.lock);
  944. list_add_tail(&dd->list, &sham.dev_list);
  945. spin_unlock(&sham.lock);
  946. for (i = 0; i < ARRAY_SIZE(algs); i++) {
  947. err = crypto_register_ahash(&algs[i]);
  948. if (err)
  949. goto err_algs;
  950. }
  951. return 0;
  952. err_algs:
  953. for (j = 0; j < i; j++)
  954. crypto_unregister_ahash(&algs[j]);
  955. iounmap(dd->io_base);
  956. io_err:
  957. clk_put(dd->iclk);
  958. clk_err:
  959. omap_sham_dma_cleanup(dd);
  960. dma_err:
  961. if (dd->irq >= 0)
  962. free_irq(dd->irq, dd);
  963. res_err:
  964. kfree(dd);
  965. dd = NULL;
  966. data_err:
  967. dev_err(dev, "initialization failed.\n");
  968. return err;
  969. }
  970. static int __devexit omap_sham_remove(struct platform_device *pdev)
  971. {
  972. static struct omap_sham_dev *dd;
  973. int i;
  974. dd = platform_get_drvdata(pdev);
  975. if (!dd)
  976. return -ENODEV;
  977. spin_lock(&sham.lock);
  978. list_del(&dd->list);
  979. spin_unlock(&sham.lock);
  980. for (i = 0; i < ARRAY_SIZE(algs); i++)
  981. crypto_unregister_ahash(&algs[i]);
  982. tasklet_kill(&dd->done_task);
  983. tasklet_kill(&dd->queue_task);
  984. iounmap(dd->io_base);
  985. clk_put(dd->iclk);
  986. omap_sham_dma_cleanup(dd);
  987. if (dd->irq >= 0)
  988. free_irq(dd->irq, dd);
  989. kfree(dd);
  990. dd = NULL;
  991. return 0;
  992. }
  993. static struct platform_driver omap_sham_driver = {
  994. .probe = omap_sham_probe,
  995. .remove = omap_sham_remove,
  996. .driver = {
  997. .name = "omap-sham",
  998. .owner = THIS_MODULE,
  999. },
  1000. };
  1001. static int __init omap_sham_mod_init(void)
  1002. {
  1003. pr_info("loading %s driver\n", "omap-sham");
  1004. if (!cpu_class_is_omap2() ||
  1005. omap_type() != OMAP2_DEVICE_TYPE_SEC) {
  1006. pr_err("Unsupported cpu\n");
  1007. return -ENODEV;
  1008. }
  1009. return platform_driver_register(&omap_sham_driver);
  1010. }
  1011. static void __exit omap_sham_mod_exit(void)
  1012. {
  1013. platform_driver_unregister(&omap_sham_driver);
  1014. }
  1015. module_init(omap_sham_mod_init);
  1016. module_exit(omap_sham_mod_exit);
  1017. MODULE_DESCRIPTION("OMAP SHA1/MD5 hw acceleration support.");
  1018. MODULE_LICENSE("GPL v2");
  1019. MODULE_AUTHOR("Dmitry Kasatkin");