intel-gtt.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. /*
  18. * If we have Intel graphics, we're not going to have anything other than
  19. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  20. * on the Intel IOMMU support (CONFIG_DMAR).
  21. * Only newer chipsets need to bother with this, of course.
  22. */
  23. #ifdef CONFIG_DMAR
  24. #define USE_PCI_DMA_API 1
  25. #endif
  26. /* Max amount of stolen space, anything above will be returned to Linux */
  27. int intel_max_stolen = 32 * 1024 * 1024;
  28. EXPORT_SYMBOL(intel_max_stolen);
  29. static const struct aper_size_info_fixed intel_i810_sizes[] =
  30. {
  31. {64, 16384, 4},
  32. /* The 32M mode still requires a 64k gatt */
  33. {32, 8192, 4}
  34. };
  35. #define AGP_DCACHE_MEMORY 1
  36. #define AGP_PHYS_MEMORY 2
  37. #define INTEL_AGP_CACHED_MEMORY 3
  38. static struct gatt_mask intel_i810_masks[] =
  39. {
  40. {.mask = I810_PTE_VALID, .type = 0},
  41. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  42. {.mask = I810_PTE_VALID, .type = 0},
  43. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  44. .type = INTEL_AGP_CACHED_MEMORY}
  45. };
  46. #define INTEL_AGP_UNCACHED_MEMORY 0
  47. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  48. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  49. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  50. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  51. static struct gatt_mask intel_gen6_masks[] =
  52. {
  53. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  54. .type = INTEL_AGP_UNCACHED_MEMORY },
  55. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  56. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  57. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  58. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  59. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  60. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  61. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  62. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  63. };
  64. static struct _intel_private {
  65. struct pci_dev *pcidev; /* device one */
  66. u8 __iomem *registers;
  67. u32 __iomem *gtt; /* I915G */
  68. int num_dcache_entries;
  69. /* gtt_entries is the number of gtt entries that are already mapped
  70. * to stolen memory. Stolen memory is larger than the memory mapped
  71. * through gtt_entries, as it includes some reserved space for the BIOS
  72. * popup and for the GTT.
  73. */
  74. int gtt_entries; /* i830+ */
  75. int gtt_total_size;
  76. union {
  77. void __iomem *i9xx_flush_page;
  78. void *i8xx_flush_page;
  79. };
  80. struct page *i8xx_page;
  81. struct resource ifp_resource;
  82. int resource_valid;
  83. } intel_private;
  84. #ifdef USE_PCI_DMA_API
  85. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  86. {
  87. *ret = pci_map_page(intel_private.pcidev, page, 0,
  88. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  89. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  90. return -EINVAL;
  91. return 0;
  92. }
  93. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  94. {
  95. pci_unmap_page(intel_private.pcidev, dma,
  96. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  97. }
  98. static void intel_agp_free_sglist(struct agp_memory *mem)
  99. {
  100. struct sg_table st;
  101. st.sgl = mem->sg_list;
  102. st.orig_nents = st.nents = mem->page_count;
  103. sg_free_table(&st);
  104. mem->sg_list = NULL;
  105. mem->num_sg = 0;
  106. }
  107. static int intel_agp_map_memory(struct agp_memory *mem)
  108. {
  109. struct sg_table st;
  110. struct scatterlist *sg;
  111. int i;
  112. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  113. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  114. goto err;
  115. mem->sg_list = sg = st.sgl;
  116. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  117. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  118. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  119. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  120. if (unlikely(!mem->num_sg))
  121. goto err;
  122. return 0;
  123. err:
  124. sg_free_table(&st);
  125. return -ENOMEM;
  126. }
  127. static void intel_agp_unmap_memory(struct agp_memory *mem)
  128. {
  129. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  130. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  131. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  132. intel_agp_free_sglist(mem);
  133. }
  134. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  135. off_t pg_start, int mask_type)
  136. {
  137. struct scatterlist *sg;
  138. int i, j;
  139. j = pg_start;
  140. WARN_ON(!mem->num_sg);
  141. if (mem->num_sg == mem->page_count) {
  142. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  143. writel(agp_bridge->driver->mask_memory(agp_bridge,
  144. sg_dma_address(sg), mask_type),
  145. intel_private.gtt+j);
  146. j++;
  147. }
  148. } else {
  149. /* sg may merge pages, but we have to separate
  150. * per-page addr for GTT */
  151. unsigned int len, m;
  152. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  153. len = sg_dma_len(sg) / PAGE_SIZE;
  154. for (m = 0; m < len; m++) {
  155. writel(agp_bridge->driver->mask_memory(agp_bridge,
  156. sg_dma_address(sg) + m * PAGE_SIZE,
  157. mask_type),
  158. intel_private.gtt+j);
  159. j++;
  160. }
  161. }
  162. }
  163. readl(intel_private.gtt+j-1);
  164. }
  165. #else
  166. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  167. off_t pg_start, int mask_type)
  168. {
  169. int i, j;
  170. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  171. writel(agp_bridge->driver->mask_memory(agp_bridge,
  172. page_to_phys(mem->pages[i]), mask_type),
  173. intel_private.gtt+j);
  174. }
  175. readl(intel_private.gtt+j-1);
  176. }
  177. #endif
  178. static int intel_i810_fetch_size(void)
  179. {
  180. u32 smram_miscc;
  181. struct aper_size_info_fixed *values;
  182. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  183. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  184. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  185. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  186. return 0;
  187. }
  188. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  189. agp_bridge->current_size = (void *) (values + 1);
  190. agp_bridge->aperture_size_idx = 1;
  191. return values[1].size;
  192. } else {
  193. agp_bridge->current_size = (void *) (values);
  194. agp_bridge->aperture_size_idx = 0;
  195. return values[0].size;
  196. }
  197. return 0;
  198. }
  199. static int intel_i810_configure(void)
  200. {
  201. struct aper_size_info_fixed *current_size;
  202. u32 temp;
  203. int i;
  204. current_size = A_SIZE_FIX(agp_bridge->current_size);
  205. if (!intel_private.registers) {
  206. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  207. temp &= 0xfff80000;
  208. intel_private.registers = ioremap(temp, 128 * 4096);
  209. if (!intel_private.registers) {
  210. dev_err(&intel_private.pcidev->dev,
  211. "can't remap memory\n");
  212. return -ENOMEM;
  213. }
  214. }
  215. if ((readl(intel_private.registers+I810_DRAM_CTL)
  216. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  217. /* This will need to be dynamically assigned */
  218. dev_info(&intel_private.pcidev->dev,
  219. "detected 4MB dedicated video ram\n");
  220. intel_private.num_dcache_entries = 1024;
  221. }
  222. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  223. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  224. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  225. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  226. if (agp_bridge->driver->needs_scratch_page) {
  227. for (i = 0; i < current_size->num_entries; i++) {
  228. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  229. }
  230. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  231. }
  232. global_cache_flush();
  233. return 0;
  234. }
  235. static void intel_i810_cleanup(void)
  236. {
  237. writel(0, intel_private.registers+I810_PGETBL_CTL);
  238. readl(intel_private.registers); /* PCI Posting. */
  239. iounmap(intel_private.registers);
  240. }
  241. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  242. {
  243. return;
  244. }
  245. /* Exists to support ARGB cursors */
  246. static struct page *i8xx_alloc_pages(void)
  247. {
  248. struct page *page;
  249. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  250. if (page == NULL)
  251. return NULL;
  252. if (set_pages_uc(page, 4) < 0) {
  253. set_pages_wb(page, 4);
  254. __free_pages(page, 2);
  255. return NULL;
  256. }
  257. get_page(page);
  258. atomic_inc(&agp_bridge->current_memory_agp);
  259. return page;
  260. }
  261. static void i8xx_destroy_pages(struct page *page)
  262. {
  263. if (page == NULL)
  264. return;
  265. set_pages_wb(page, 4);
  266. put_page(page);
  267. __free_pages(page, 2);
  268. atomic_dec(&agp_bridge->current_memory_agp);
  269. }
  270. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  271. int type)
  272. {
  273. if (type < AGP_USER_TYPES)
  274. return type;
  275. else if (type == AGP_USER_CACHED_MEMORY)
  276. return INTEL_AGP_CACHED_MEMORY;
  277. else
  278. return 0;
  279. }
  280. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  281. int type)
  282. {
  283. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  284. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  285. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  286. return INTEL_AGP_UNCACHED_MEMORY;
  287. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  288. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  289. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  290. else /* set 'normal'/'cached' to LLC by default */
  291. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  292. INTEL_AGP_CACHED_MEMORY_LLC;
  293. }
  294. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  295. int type)
  296. {
  297. int i, j, num_entries;
  298. void *temp;
  299. int ret = -EINVAL;
  300. int mask_type;
  301. if (mem->page_count == 0)
  302. goto out;
  303. temp = agp_bridge->current_size;
  304. num_entries = A_SIZE_FIX(temp)->num_entries;
  305. if ((pg_start + mem->page_count) > num_entries)
  306. goto out_err;
  307. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  308. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  309. ret = -EBUSY;
  310. goto out_err;
  311. }
  312. }
  313. if (type != mem->type)
  314. goto out_err;
  315. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  316. switch (mask_type) {
  317. case AGP_DCACHE_MEMORY:
  318. if (!mem->is_flushed)
  319. global_cache_flush();
  320. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  321. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  322. intel_private.registers+I810_PTE_BASE+(i*4));
  323. }
  324. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  325. break;
  326. case AGP_PHYS_MEMORY:
  327. case AGP_NORMAL_MEMORY:
  328. if (!mem->is_flushed)
  329. global_cache_flush();
  330. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  331. writel(agp_bridge->driver->mask_memory(agp_bridge,
  332. page_to_phys(mem->pages[i]), mask_type),
  333. intel_private.registers+I810_PTE_BASE+(j*4));
  334. }
  335. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  336. break;
  337. default:
  338. goto out_err;
  339. }
  340. out:
  341. ret = 0;
  342. out_err:
  343. mem->is_flushed = true;
  344. return ret;
  345. }
  346. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  347. int type)
  348. {
  349. int i;
  350. if (mem->page_count == 0)
  351. return 0;
  352. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  353. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  354. }
  355. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  356. return 0;
  357. }
  358. /*
  359. * The i810/i830 requires a physical address to program its mouse
  360. * pointer into hardware.
  361. * However the Xserver still writes to it through the agp aperture.
  362. */
  363. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  364. {
  365. struct agp_memory *new;
  366. struct page *page;
  367. switch (pg_count) {
  368. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  369. break;
  370. case 4:
  371. /* kludge to get 4 physical pages for ARGB cursor */
  372. page = i8xx_alloc_pages();
  373. break;
  374. default:
  375. return NULL;
  376. }
  377. if (page == NULL)
  378. return NULL;
  379. new = agp_create_memory(pg_count);
  380. if (new == NULL)
  381. return NULL;
  382. new->pages[0] = page;
  383. if (pg_count == 4) {
  384. /* kludge to get 4 physical pages for ARGB cursor */
  385. new->pages[1] = new->pages[0] + 1;
  386. new->pages[2] = new->pages[1] + 1;
  387. new->pages[3] = new->pages[2] + 1;
  388. }
  389. new->page_count = pg_count;
  390. new->num_scratch_pages = pg_count;
  391. new->type = AGP_PHYS_MEMORY;
  392. new->physical = page_to_phys(new->pages[0]);
  393. return new;
  394. }
  395. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  396. {
  397. struct agp_memory *new;
  398. if (type == AGP_DCACHE_MEMORY) {
  399. if (pg_count != intel_private.num_dcache_entries)
  400. return NULL;
  401. new = agp_create_memory(1);
  402. if (new == NULL)
  403. return NULL;
  404. new->type = AGP_DCACHE_MEMORY;
  405. new->page_count = pg_count;
  406. new->num_scratch_pages = 0;
  407. agp_free_page_array(new);
  408. return new;
  409. }
  410. if (type == AGP_PHYS_MEMORY)
  411. return alloc_agpphysmem_i8xx(pg_count, type);
  412. return NULL;
  413. }
  414. static void intel_i810_free_by_type(struct agp_memory *curr)
  415. {
  416. agp_free_key(curr->key);
  417. if (curr->type == AGP_PHYS_MEMORY) {
  418. if (curr->page_count == 4)
  419. i8xx_destroy_pages(curr->pages[0]);
  420. else {
  421. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  422. AGP_PAGE_DESTROY_UNMAP);
  423. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  424. AGP_PAGE_DESTROY_FREE);
  425. }
  426. agp_free_page_array(curr);
  427. }
  428. kfree(curr);
  429. }
  430. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  431. dma_addr_t addr, int type)
  432. {
  433. /* Type checking must be done elsewhere */
  434. return addr | bridge->driver->masks[type].mask;
  435. }
  436. static struct aper_size_info_fixed intel_i830_sizes[] =
  437. {
  438. {128, 32768, 5},
  439. /* The 64M mode still requires a 128k gatt */
  440. {64, 16384, 5},
  441. {256, 65536, 6},
  442. {512, 131072, 7},
  443. };
  444. static void intel_i830_init_gtt_entries(void)
  445. {
  446. u16 gmch_ctrl;
  447. int gtt_entries = 0;
  448. u8 rdct;
  449. int local = 0;
  450. static const int ddt[4] = { 0, 16, 32, 64 };
  451. int size; /* reserved space (in kb) at the top of stolen memory */
  452. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  453. if (IS_I965) {
  454. u32 pgetbl_ctl;
  455. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  456. /* The 965 has a field telling us the size of the GTT,
  457. * which may be larger than what is necessary to map the
  458. * aperture.
  459. */
  460. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  461. case I965_PGETBL_SIZE_128KB:
  462. size = 128;
  463. break;
  464. case I965_PGETBL_SIZE_256KB:
  465. size = 256;
  466. break;
  467. case I965_PGETBL_SIZE_512KB:
  468. size = 512;
  469. break;
  470. case I965_PGETBL_SIZE_1MB:
  471. size = 1024;
  472. break;
  473. case I965_PGETBL_SIZE_2MB:
  474. size = 2048;
  475. break;
  476. case I965_PGETBL_SIZE_1_5MB:
  477. size = 1024 + 512;
  478. break;
  479. default:
  480. dev_info(&intel_private.pcidev->dev,
  481. "unknown page table size, assuming 512KB\n");
  482. size = 512;
  483. }
  484. size += 4; /* add in BIOS popup space */
  485. } else if (IS_G33 && !IS_PINEVIEW) {
  486. /* G33's GTT size defined in gmch_ctrl */
  487. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  488. case G33_PGETBL_SIZE_1M:
  489. size = 1024;
  490. break;
  491. case G33_PGETBL_SIZE_2M:
  492. size = 2048;
  493. break;
  494. default:
  495. dev_info(&agp_bridge->dev->dev,
  496. "unknown page table size 0x%x, assuming 512KB\n",
  497. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  498. size = 512;
  499. }
  500. size += 4;
  501. } else if (IS_G4X || IS_PINEVIEW) {
  502. /* On 4 series hardware, GTT stolen is separate from graphics
  503. * stolen, ignore it in stolen gtt entries counting. However,
  504. * 4KB of the stolen memory doesn't get mapped to the GTT.
  505. */
  506. size = 4;
  507. } else {
  508. /* On previous hardware, the GTT size was just what was
  509. * required to map the aperture.
  510. */
  511. size = agp_bridge->driver->fetch_size() + 4;
  512. }
  513. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  514. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  515. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  516. case I830_GMCH_GMS_STOLEN_512:
  517. gtt_entries = KB(512) - KB(size);
  518. break;
  519. case I830_GMCH_GMS_STOLEN_1024:
  520. gtt_entries = MB(1) - KB(size);
  521. break;
  522. case I830_GMCH_GMS_STOLEN_8192:
  523. gtt_entries = MB(8) - KB(size);
  524. break;
  525. case I830_GMCH_GMS_LOCAL:
  526. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  527. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  528. MB(ddt[I830_RDRAM_DDT(rdct)]);
  529. local = 1;
  530. break;
  531. default:
  532. gtt_entries = 0;
  533. break;
  534. }
  535. } else if (IS_SNB) {
  536. /*
  537. * SandyBridge has new memory control reg at 0x50.w
  538. */
  539. u16 snb_gmch_ctl;
  540. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  541. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  542. case SNB_GMCH_GMS_STOLEN_32M:
  543. gtt_entries = MB(32) - KB(size);
  544. break;
  545. case SNB_GMCH_GMS_STOLEN_64M:
  546. gtt_entries = MB(64) - KB(size);
  547. break;
  548. case SNB_GMCH_GMS_STOLEN_96M:
  549. gtt_entries = MB(96) - KB(size);
  550. break;
  551. case SNB_GMCH_GMS_STOLEN_128M:
  552. gtt_entries = MB(128) - KB(size);
  553. break;
  554. case SNB_GMCH_GMS_STOLEN_160M:
  555. gtt_entries = MB(160) - KB(size);
  556. break;
  557. case SNB_GMCH_GMS_STOLEN_192M:
  558. gtt_entries = MB(192) - KB(size);
  559. break;
  560. case SNB_GMCH_GMS_STOLEN_224M:
  561. gtt_entries = MB(224) - KB(size);
  562. break;
  563. case SNB_GMCH_GMS_STOLEN_256M:
  564. gtt_entries = MB(256) - KB(size);
  565. break;
  566. case SNB_GMCH_GMS_STOLEN_288M:
  567. gtt_entries = MB(288) - KB(size);
  568. break;
  569. case SNB_GMCH_GMS_STOLEN_320M:
  570. gtt_entries = MB(320) - KB(size);
  571. break;
  572. case SNB_GMCH_GMS_STOLEN_352M:
  573. gtt_entries = MB(352) - KB(size);
  574. break;
  575. case SNB_GMCH_GMS_STOLEN_384M:
  576. gtt_entries = MB(384) - KB(size);
  577. break;
  578. case SNB_GMCH_GMS_STOLEN_416M:
  579. gtt_entries = MB(416) - KB(size);
  580. break;
  581. case SNB_GMCH_GMS_STOLEN_448M:
  582. gtt_entries = MB(448) - KB(size);
  583. break;
  584. case SNB_GMCH_GMS_STOLEN_480M:
  585. gtt_entries = MB(480) - KB(size);
  586. break;
  587. case SNB_GMCH_GMS_STOLEN_512M:
  588. gtt_entries = MB(512) - KB(size);
  589. break;
  590. }
  591. } else {
  592. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  593. case I855_GMCH_GMS_STOLEN_1M:
  594. gtt_entries = MB(1) - KB(size);
  595. break;
  596. case I855_GMCH_GMS_STOLEN_4M:
  597. gtt_entries = MB(4) - KB(size);
  598. break;
  599. case I855_GMCH_GMS_STOLEN_8M:
  600. gtt_entries = MB(8) - KB(size);
  601. break;
  602. case I855_GMCH_GMS_STOLEN_16M:
  603. gtt_entries = MB(16) - KB(size);
  604. break;
  605. case I855_GMCH_GMS_STOLEN_32M:
  606. gtt_entries = MB(32) - KB(size);
  607. break;
  608. case I915_GMCH_GMS_STOLEN_48M:
  609. /* Check it's really I915G */
  610. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  611. gtt_entries = MB(48) - KB(size);
  612. else
  613. gtt_entries = 0;
  614. break;
  615. case I915_GMCH_GMS_STOLEN_64M:
  616. /* Check it's really I915G */
  617. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  618. gtt_entries = MB(64) - KB(size);
  619. else
  620. gtt_entries = 0;
  621. break;
  622. case G33_GMCH_GMS_STOLEN_128M:
  623. if (IS_G33 || IS_I965 || IS_G4X)
  624. gtt_entries = MB(128) - KB(size);
  625. else
  626. gtt_entries = 0;
  627. break;
  628. case G33_GMCH_GMS_STOLEN_256M:
  629. if (IS_G33 || IS_I965 || IS_G4X)
  630. gtt_entries = MB(256) - KB(size);
  631. else
  632. gtt_entries = 0;
  633. break;
  634. case INTEL_GMCH_GMS_STOLEN_96M:
  635. if (IS_I965 || IS_G4X)
  636. gtt_entries = MB(96) - KB(size);
  637. else
  638. gtt_entries = 0;
  639. break;
  640. case INTEL_GMCH_GMS_STOLEN_160M:
  641. if (IS_I965 || IS_G4X)
  642. gtt_entries = MB(160) - KB(size);
  643. else
  644. gtt_entries = 0;
  645. break;
  646. case INTEL_GMCH_GMS_STOLEN_224M:
  647. if (IS_I965 || IS_G4X)
  648. gtt_entries = MB(224) - KB(size);
  649. else
  650. gtt_entries = 0;
  651. break;
  652. case INTEL_GMCH_GMS_STOLEN_352M:
  653. if (IS_I965 || IS_G4X)
  654. gtt_entries = MB(352) - KB(size);
  655. else
  656. gtt_entries = 0;
  657. break;
  658. default:
  659. gtt_entries = 0;
  660. break;
  661. }
  662. }
  663. if (!local && gtt_entries > intel_max_stolen) {
  664. dev_info(&agp_bridge->dev->dev,
  665. "detected %dK stolen memory, trimming to %dK\n",
  666. gtt_entries / KB(1), intel_max_stolen / KB(1));
  667. gtt_entries = intel_max_stolen / KB(4);
  668. } else if (gtt_entries > 0) {
  669. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  670. gtt_entries / KB(1), local ? "local" : "stolen");
  671. gtt_entries /= KB(4);
  672. } else {
  673. dev_info(&agp_bridge->dev->dev,
  674. "no pre-allocated video memory detected\n");
  675. gtt_entries = 0;
  676. }
  677. intel_private.gtt_entries = gtt_entries;
  678. }
  679. static void intel_i830_fini_flush(void)
  680. {
  681. kunmap(intel_private.i8xx_page);
  682. intel_private.i8xx_flush_page = NULL;
  683. unmap_page_from_agp(intel_private.i8xx_page);
  684. __free_page(intel_private.i8xx_page);
  685. intel_private.i8xx_page = NULL;
  686. }
  687. static void intel_i830_setup_flush(void)
  688. {
  689. /* return if we've already set the flush mechanism up */
  690. if (intel_private.i8xx_page)
  691. return;
  692. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  693. if (!intel_private.i8xx_page)
  694. return;
  695. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  696. if (!intel_private.i8xx_flush_page)
  697. intel_i830_fini_flush();
  698. }
  699. /* The chipset_flush interface needs to get data that has already been
  700. * flushed out of the CPU all the way out to main memory, because the GPU
  701. * doesn't snoop those buffers.
  702. *
  703. * The 8xx series doesn't have the same lovely interface for flushing the
  704. * chipset write buffers that the later chips do. According to the 865
  705. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  706. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  707. * that it'll push whatever was in there out. It appears to work.
  708. */
  709. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  710. {
  711. unsigned int *pg = intel_private.i8xx_flush_page;
  712. memset(pg, 0, 1024);
  713. if (cpu_has_clflush)
  714. clflush_cache_range(pg, 1024);
  715. else if (wbinvd_on_all_cpus() != 0)
  716. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  717. }
  718. /* The intel i830 automatically initializes the agp aperture during POST.
  719. * Use the memory already set aside for in the GTT.
  720. */
  721. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  722. {
  723. int page_order;
  724. struct aper_size_info_fixed *size;
  725. int num_entries;
  726. u32 temp;
  727. size = agp_bridge->current_size;
  728. page_order = size->page_order;
  729. num_entries = size->num_entries;
  730. agp_bridge->gatt_table_real = NULL;
  731. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  732. temp &= 0xfff80000;
  733. intel_private.registers = ioremap(temp, 128 * 4096);
  734. if (!intel_private.registers)
  735. return -ENOMEM;
  736. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  737. global_cache_flush(); /* FIXME: ?? */
  738. /* we have to call this as early as possible after the MMIO base address is known */
  739. intel_i830_init_gtt_entries();
  740. if (intel_private.gtt_entries == 0) {
  741. iounmap(intel_private.registers);
  742. return -ENOMEM;
  743. }
  744. agp_bridge->gatt_table = NULL;
  745. agp_bridge->gatt_bus_addr = temp;
  746. return 0;
  747. }
  748. /* Return the gatt table to a sane state. Use the top of stolen
  749. * memory for the GTT.
  750. */
  751. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  752. {
  753. return 0;
  754. }
  755. static int intel_i830_fetch_size(void)
  756. {
  757. u16 gmch_ctrl;
  758. struct aper_size_info_fixed *values;
  759. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  760. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  761. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  762. /* 855GM/852GM/865G has 128MB aperture size */
  763. agp_bridge->current_size = (void *) values;
  764. agp_bridge->aperture_size_idx = 0;
  765. return values[0].size;
  766. }
  767. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  768. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  769. agp_bridge->current_size = (void *) values;
  770. agp_bridge->aperture_size_idx = 0;
  771. return values[0].size;
  772. } else {
  773. agp_bridge->current_size = (void *) (values + 1);
  774. agp_bridge->aperture_size_idx = 1;
  775. return values[1].size;
  776. }
  777. return 0;
  778. }
  779. static int intel_i830_configure(void)
  780. {
  781. struct aper_size_info_fixed *current_size;
  782. u32 temp;
  783. u16 gmch_ctrl;
  784. int i;
  785. current_size = A_SIZE_FIX(agp_bridge->current_size);
  786. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  787. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  788. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  789. gmch_ctrl |= I830_GMCH_ENABLED;
  790. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  791. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  792. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  793. if (agp_bridge->driver->needs_scratch_page) {
  794. for (i = intel_private.gtt_entries; i < current_size->num_entries; i++) {
  795. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  796. }
  797. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  798. }
  799. global_cache_flush();
  800. intel_i830_setup_flush();
  801. return 0;
  802. }
  803. static void intel_i830_cleanup(void)
  804. {
  805. iounmap(intel_private.registers);
  806. }
  807. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  808. int type)
  809. {
  810. int i, j, num_entries;
  811. void *temp;
  812. int ret = -EINVAL;
  813. int mask_type;
  814. if (mem->page_count == 0)
  815. goto out;
  816. temp = agp_bridge->current_size;
  817. num_entries = A_SIZE_FIX(temp)->num_entries;
  818. if (pg_start < intel_private.gtt_entries) {
  819. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  820. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  821. pg_start, intel_private.gtt_entries);
  822. dev_info(&intel_private.pcidev->dev,
  823. "trying to insert into local/stolen memory\n");
  824. goto out_err;
  825. }
  826. if ((pg_start + mem->page_count) > num_entries)
  827. goto out_err;
  828. /* The i830 can't check the GTT for entries since its read only,
  829. * depend on the caller to make the correct offset decisions.
  830. */
  831. if (type != mem->type)
  832. goto out_err;
  833. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  834. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  835. mask_type != INTEL_AGP_CACHED_MEMORY)
  836. goto out_err;
  837. if (!mem->is_flushed)
  838. global_cache_flush();
  839. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  840. writel(agp_bridge->driver->mask_memory(agp_bridge,
  841. page_to_phys(mem->pages[i]), mask_type),
  842. intel_private.registers+I810_PTE_BASE+(j*4));
  843. }
  844. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  845. out:
  846. ret = 0;
  847. out_err:
  848. mem->is_flushed = true;
  849. return ret;
  850. }
  851. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  852. int type)
  853. {
  854. int i;
  855. if (mem->page_count == 0)
  856. return 0;
  857. if (pg_start < intel_private.gtt_entries) {
  858. dev_info(&intel_private.pcidev->dev,
  859. "trying to disable local/stolen memory\n");
  860. return -EINVAL;
  861. }
  862. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  863. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  864. }
  865. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  866. return 0;
  867. }
  868. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  869. {
  870. if (type == AGP_PHYS_MEMORY)
  871. return alloc_agpphysmem_i8xx(pg_count, type);
  872. /* always return NULL for other allocation types for now */
  873. return NULL;
  874. }
  875. static int intel_alloc_chipset_flush_resource(void)
  876. {
  877. int ret;
  878. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  879. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  880. pcibios_align_resource, agp_bridge->dev);
  881. return ret;
  882. }
  883. static void intel_i915_setup_chipset_flush(void)
  884. {
  885. int ret;
  886. u32 temp;
  887. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  888. if (!(temp & 0x1)) {
  889. intel_alloc_chipset_flush_resource();
  890. intel_private.resource_valid = 1;
  891. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  892. } else {
  893. temp &= ~1;
  894. intel_private.resource_valid = 1;
  895. intel_private.ifp_resource.start = temp;
  896. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  897. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  898. /* some BIOSes reserve this area in a pnp some don't */
  899. if (ret)
  900. intel_private.resource_valid = 0;
  901. }
  902. }
  903. static void intel_i965_g33_setup_chipset_flush(void)
  904. {
  905. u32 temp_hi, temp_lo;
  906. int ret;
  907. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  908. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  909. if (!(temp_lo & 0x1)) {
  910. intel_alloc_chipset_flush_resource();
  911. intel_private.resource_valid = 1;
  912. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  913. upper_32_bits(intel_private.ifp_resource.start));
  914. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  915. } else {
  916. u64 l64;
  917. temp_lo &= ~0x1;
  918. l64 = ((u64)temp_hi << 32) | temp_lo;
  919. intel_private.resource_valid = 1;
  920. intel_private.ifp_resource.start = l64;
  921. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  922. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  923. /* some BIOSes reserve this area in a pnp some don't */
  924. if (ret)
  925. intel_private.resource_valid = 0;
  926. }
  927. }
  928. static void intel_i9xx_setup_flush(void)
  929. {
  930. /* return if already configured */
  931. if (intel_private.ifp_resource.start)
  932. return;
  933. if (IS_SNB)
  934. return;
  935. /* setup a resource for this object */
  936. intel_private.ifp_resource.name = "Intel Flush Page";
  937. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  938. /* Setup chipset flush for 915 */
  939. if (IS_I965 || IS_G33 || IS_G4X) {
  940. intel_i965_g33_setup_chipset_flush();
  941. } else {
  942. intel_i915_setup_chipset_flush();
  943. }
  944. if (intel_private.ifp_resource.start)
  945. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  946. if (!intel_private.i9xx_flush_page)
  947. dev_err(&intel_private.pcidev->dev,
  948. "can't ioremap flush page - no chipset flushing\n");
  949. }
  950. static int intel_i9xx_configure(void)
  951. {
  952. struct aper_size_info_fixed *current_size;
  953. u32 temp;
  954. u16 gmch_ctrl;
  955. int i;
  956. current_size = A_SIZE_FIX(agp_bridge->current_size);
  957. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  958. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  959. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  960. gmch_ctrl |= I830_GMCH_ENABLED;
  961. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  962. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  963. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  964. if (agp_bridge->driver->needs_scratch_page) {
  965. for (i = intel_private.gtt_entries; i < intel_private.gtt_total_size; i++) {
  966. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  967. }
  968. readl(intel_private.gtt+i-1); /* PCI Posting. */
  969. }
  970. global_cache_flush();
  971. intel_i9xx_setup_flush();
  972. return 0;
  973. }
  974. static void intel_i915_cleanup(void)
  975. {
  976. if (intel_private.i9xx_flush_page)
  977. iounmap(intel_private.i9xx_flush_page);
  978. if (intel_private.resource_valid)
  979. release_resource(&intel_private.ifp_resource);
  980. intel_private.ifp_resource.start = 0;
  981. intel_private.resource_valid = 0;
  982. iounmap(intel_private.gtt);
  983. iounmap(intel_private.registers);
  984. }
  985. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  986. {
  987. if (intel_private.i9xx_flush_page)
  988. writel(1, intel_private.i9xx_flush_page);
  989. }
  990. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  991. int type)
  992. {
  993. int num_entries;
  994. void *temp;
  995. int ret = -EINVAL;
  996. int mask_type;
  997. if (mem->page_count == 0)
  998. goto out;
  999. temp = agp_bridge->current_size;
  1000. num_entries = A_SIZE_FIX(temp)->num_entries;
  1001. if (pg_start < intel_private.gtt_entries) {
  1002. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1003. "pg_start == 0x%.8lx, intel_private.gtt_entries == 0x%.8x\n",
  1004. pg_start, intel_private.gtt_entries);
  1005. dev_info(&intel_private.pcidev->dev,
  1006. "trying to insert into local/stolen memory\n");
  1007. goto out_err;
  1008. }
  1009. if ((pg_start + mem->page_count) > num_entries)
  1010. goto out_err;
  1011. /* The i915 can't check the GTT for entries since it's read only;
  1012. * depend on the caller to make the correct offset decisions.
  1013. */
  1014. if (type != mem->type)
  1015. goto out_err;
  1016. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1017. if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1018. mask_type != INTEL_AGP_CACHED_MEMORY)
  1019. goto out_err;
  1020. if (!mem->is_flushed)
  1021. global_cache_flush();
  1022. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1023. out:
  1024. ret = 0;
  1025. out_err:
  1026. mem->is_flushed = true;
  1027. return ret;
  1028. }
  1029. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1030. int type)
  1031. {
  1032. int i;
  1033. if (mem->page_count == 0)
  1034. return 0;
  1035. if (pg_start < intel_private.gtt_entries) {
  1036. dev_info(&intel_private.pcidev->dev,
  1037. "trying to disable local/stolen memory\n");
  1038. return -EINVAL;
  1039. }
  1040. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1041. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1042. readl(intel_private.gtt+i-1);
  1043. return 0;
  1044. }
  1045. /* Return the aperture size by just checking the resource length. The effect
  1046. * described in the spec of the MSAC registers is just changing of the
  1047. * resource size.
  1048. */
  1049. static int intel_i9xx_fetch_size(void)
  1050. {
  1051. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1052. int aper_size; /* size in megabytes */
  1053. int i;
  1054. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1055. for (i = 0; i < num_sizes; i++) {
  1056. if (aper_size == intel_i830_sizes[i].size) {
  1057. agp_bridge->current_size = intel_i830_sizes + i;
  1058. return aper_size;
  1059. }
  1060. }
  1061. return 0;
  1062. }
  1063. static int intel_i915_get_gtt_size(void)
  1064. {
  1065. int size;
  1066. if (IS_G33) {
  1067. u16 gmch_ctrl;
  1068. /* G33's GTT size defined in gmch_ctrl */
  1069. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1070. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1071. case I830_GMCH_GMS_STOLEN_512:
  1072. size = 512;
  1073. break;
  1074. case I830_GMCH_GMS_STOLEN_1024:
  1075. size = 1024;
  1076. break;
  1077. case I830_GMCH_GMS_STOLEN_8192:
  1078. size = 8*1024;
  1079. break;
  1080. default:
  1081. dev_info(&agp_bridge->dev->dev,
  1082. "unknown page table size 0x%x, assuming 512KB\n",
  1083. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1084. size = 512;
  1085. }
  1086. } else {
  1087. /* On previous hardware, the GTT size was just what was
  1088. * required to map the aperture.
  1089. */
  1090. size = agp_bridge->driver->fetch_size();
  1091. }
  1092. return KB(size);
  1093. }
  1094. /* The intel i915 automatically initializes the agp aperture during POST.
  1095. * Use the memory already set aside for in the GTT.
  1096. */
  1097. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1098. {
  1099. int page_order;
  1100. struct aper_size_info_fixed *size;
  1101. int num_entries;
  1102. u32 temp, temp2;
  1103. int gtt_map_size;
  1104. size = agp_bridge->current_size;
  1105. page_order = size->page_order;
  1106. num_entries = size->num_entries;
  1107. agp_bridge->gatt_table_real = NULL;
  1108. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1109. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1110. gtt_map_size = intel_i915_get_gtt_size();
  1111. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1112. if (!intel_private.gtt)
  1113. return -ENOMEM;
  1114. intel_private.gtt_total_size = gtt_map_size / 4;
  1115. temp &= 0xfff80000;
  1116. intel_private.registers = ioremap(temp, 128 * 4096);
  1117. if (!intel_private.registers) {
  1118. iounmap(intel_private.gtt);
  1119. return -ENOMEM;
  1120. }
  1121. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1122. global_cache_flush(); /* FIXME: ? */
  1123. /* we have to call this as early as possible after the MMIO base address is known */
  1124. intel_i830_init_gtt_entries();
  1125. if (intel_private.gtt_entries == 0) {
  1126. iounmap(intel_private.gtt);
  1127. iounmap(intel_private.registers);
  1128. return -ENOMEM;
  1129. }
  1130. agp_bridge->gatt_table = NULL;
  1131. agp_bridge->gatt_bus_addr = temp;
  1132. return 0;
  1133. }
  1134. /*
  1135. * The i965 supports 36-bit physical addresses, but to keep
  1136. * the format of the GTT the same, the bits that don't fit
  1137. * in a 32-bit word are shifted down to bits 4..7.
  1138. *
  1139. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1140. * is always zero on 32-bit architectures, so no need to make
  1141. * this conditional.
  1142. */
  1143. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1144. dma_addr_t addr, int type)
  1145. {
  1146. /* Shift high bits down */
  1147. addr |= (addr >> 28) & 0xf0;
  1148. /* Type checking must be done elsewhere */
  1149. return addr | bridge->driver->masks[type].mask;
  1150. }
  1151. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1152. dma_addr_t addr, int type)
  1153. {
  1154. /* gen6 has bit11-4 for physical addr bit39-32 */
  1155. addr |= (addr >> 28) & 0xff0;
  1156. /* Type checking must be done elsewhere */
  1157. return addr | bridge->driver->masks[type].mask;
  1158. }
  1159. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1160. {
  1161. u16 snb_gmch_ctl;
  1162. switch (agp_bridge->dev->device) {
  1163. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1164. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1165. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1166. case PCI_DEVICE_ID_INTEL_G45_HB:
  1167. case PCI_DEVICE_ID_INTEL_G41_HB:
  1168. case PCI_DEVICE_ID_INTEL_B43_HB:
  1169. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1170. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1171. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1172. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1173. *gtt_offset = *gtt_size = MB(2);
  1174. break;
  1175. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1176. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1177. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
  1178. *gtt_offset = MB(2);
  1179. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1180. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1181. default:
  1182. case SNB_GTT_SIZE_0M:
  1183. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1184. *gtt_size = MB(0);
  1185. break;
  1186. case SNB_GTT_SIZE_1M:
  1187. *gtt_size = MB(1);
  1188. break;
  1189. case SNB_GTT_SIZE_2M:
  1190. *gtt_size = MB(2);
  1191. break;
  1192. }
  1193. break;
  1194. default:
  1195. *gtt_offset = *gtt_size = KB(512);
  1196. }
  1197. }
  1198. /* The intel i965 automatically initializes the agp aperture during POST.
  1199. * Use the memory already set aside for in the GTT.
  1200. */
  1201. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1202. {
  1203. int page_order;
  1204. struct aper_size_info_fixed *size;
  1205. int num_entries;
  1206. u32 temp;
  1207. int gtt_offset, gtt_size;
  1208. size = agp_bridge->current_size;
  1209. page_order = size->page_order;
  1210. num_entries = size->num_entries;
  1211. agp_bridge->gatt_table_real = NULL;
  1212. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1213. temp &= 0xfff00000;
  1214. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1215. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1216. if (!intel_private.gtt)
  1217. return -ENOMEM;
  1218. intel_private.gtt_total_size = gtt_size / 4;
  1219. intel_private.registers = ioremap(temp, 128 * 4096);
  1220. if (!intel_private.registers) {
  1221. iounmap(intel_private.gtt);
  1222. return -ENOMEM;
  1223. }
  1224. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1225. global_cache_flush(); /* FIXME: ? */
  1226. /* we have to call this as early as possible after the MMIO base address is known */
  1227. intel_i830_init_gtt_entries();
  1228. if (intel_private.gtt_entries == 0) {
  1229. iounmap(intel_private.gtt);
  1230. iounmap(intel_private.registers);
  1231. return -ENOMEM;
  1232. }
  1233. agp_bridge->gatt_table = NULL;
  1234. agp_bridge->gatt_bus_addr = temp;
  1235. return 0;
  1236. }
  1237. static const struct agp_bridge_driver intel_810_driver = {
  1238. .owner = THIS_MODULE,
  1239. .aperture_sizes = intel_i810_sizes,
  1240. .size_type = FIXED_APER_SIZE,
  1241. .num_aperture_sizes = 2,
  1242. .needs_scratch_page = true,
  1243. .configure = intel_i810_configure,
  1244. .fetch_size = intel_i810_fetch_size,
  1245. .cleanup = intel_i810_cleanup,
  1246. .mask_memory = intel_i810_mask_memory,
  1247. .masks = intel_i810_masks,
  1248. .agp_enable = intel_i810_agp_enable,
  1249. .cache_flush = global_cache_flush,
  1250. .create_gatt_table = agp_generic_create_gatt_table,
  1251. .free_gatt_table = agp_generic_free_gatt_table,
  1252. .insert_memory = intel_i810_insert_entries,
  1253. .remove_memory = intel_i810_remove_entries,
  1254. .alloc_by_type = intel_i810_alloc_by_type,
  1255. .free_by_type = intel_i810_free_by_type,
  1256. .agp_alloc_page = agp_generic_alloc_page,
  1257. .agp_alloc_pages = agp_generic_alloc_pages,
  1258. .agp_destroy_page = agp_generic_destroy_page,
  1259. .agp_destroy_pages = agp_generic_destroy_pages,
  1260. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1261. };
  1262. static const struct agp_bridge_driver intel_830_driver = {
  1263. .owner = THIS_MODULE,
  1264. .aperture_sizes = intel_i830_sizes,
  1265. .size_type = FIXED_APER_SIZE,
  1266. .num_aperture_sizes = 4,
  1267. .needs_scratch_page = true,
  1268. .configure = intel_i830_configure,
  1269. .fetch_size = intel_i830_fetch_size,
  1270. .cleanup = intel_i830_cleanup,
  1271. .mask_memory = intel_i810_mask_memory,
  1272. .masks = intel_i810_masks,
  1273. .agp_enable = intel_i810_agp_enable,
  1274. .cache_flush = global_cache_flush,
  1275. .create_gatt_table = intel_i830_create_gatt_table,
  1276. .free_gatt_table = intel_i830_free_gatt_table,
  1277. .insert_memory = intel_i830_insert_entries,
  1278. .remove_memory = intel_i830_remove_entries,
  1279. .alloc_by_type = intel_i830_alloc_by_type,
  1280. .free_by_type = intel_i810_free_by_type,
  1281. .agp_alloc_page = agp_generic_alloc_page,
  1282. .agp_alloc_pages = agp_generic_alloc_pages,
  1283. .agp_destroy_page = agp_generic_destroy_page,
  1284. .agp_destroy_pages = agp_generic_destroy_pages,
  1285. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1286. .chipset_flush = intel_i830_chipset_flush,
  1287. };
  1288. static const struct agp_bridge_driver intel_915_driver = {
  1289. .owner = THIS_MODULE,
  1290. .aperture_sizes = intel_i830_sizes,
  1291. .size_type = FIXED_APER_SIZE,
  1292. .num_aperture_sizes = 4,
  1293. .needs_scratch_page = true,
  1294. .configure = intel_i9xx_configure,
  1295. .fetch_size = intel_i9xx_fetch_size,
  1296. .cleanup = intel_i915_cleanup,
  1297. .mask_memory = intel_i810_mask_memory,
  1298. .masks = intel_i810_masks,
  1299. .agp_enable = intel_i810_agp_enable,
  1300. .cache_flush = global_cache_flush,
  1301. .create_gatt_table = intel_i915_create_gatt_table,
  1302. .free_gatt_table = intel_i830_free_gatt_table,
  1303. .insert_memory = intel_i915_insert_entries,
  1304. .remove_memory = intel_i915_remove_entries,
  1305. .alloc_by_type = intel_i830_alloc_by_type,
  1306. .free_by_type = intel_i810_free_by_type,
  1307. .agp_alloc_page = agp_generic_alloc_page,
  1308. .agp_alloc_pages = agp_generic_alloc_pages,
  1309. .agp_destroy_page = agp_generic_destroy_page,
  1310. .agp_destroy_pages = agp_generic_destroy_pages,
  1311. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1312. .chipset_flush = intel_i915_chipset_flush,
  1313. #ifdef USE_PCI_DMA_API
  1314. .agp_map_page = intel_agp_map_page,
  1315. .agp_unmap_page = intel_agp_unmap_page,
  1316. .agp_map_memory = intel_agp_map_memory,
  1317. .agp_unmap_memory = intel_agp_unmap_memory,
  1318. #endif
  1319. };
  1320. static const struct agp_bridge_driver intel_i965_driver = {
  1321. .owner = THIS_MODULE,
  1322. .aperture_sizes = intel_i830_sizes,
  1323. .size_type = FIXED_APER_SIZE,
  1324. .num_aperture_sizes = 4,
  1325. .needs_scratch_page = true,
  1326. .configure = intel_i9xx_configure,
  1327. .fetch_size = intel_i9xx_fetch_size,
  1328. .cleanup = intel_i915_cleanup,
  1329. .mask_memory = intel_i965_mask_memory,
  1330. .masks = intel_i810_masks,
  1331. .agp_enable = intel_i810_agp_enable,
  1332. .cache_flush = global_cache_flush,
  1333. .create_gatt_table = intel_i965_create_gatt_table,
  1334. .free_gatt_table = intel_i830_free_gatt_table,
  1335. .insert_memory = intel_i915_insert_entries,
  1336. .remove_memory = intel_i915_remove_entries,
  1337. .alloc_by_type = intel_i830_alloc_by_type,
  1338. .free_by_type = intel_i810_free_by_type,
  1339. .agp_alloc_page = agp_generic_alloc_page,
  1340. .agp_alloc_pages = agp_generic_alloc_pages,
  1341. .agp_destroy_page = agp_generic_destroy_page,
  1342. .agp_destroy_pages = agp_generic_destroy_pages,
  1343. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1344. .chipset_flush = intel_i915_chipset_flush,
  1345. #ifdef USE_PCI_DMA_API
  1346. .agp_map_page = intel_agp_map_page,
  1347. .agp_unmap_page = intel_agp_unmap_page,
  1348. .agp_map_memory = intel_agp_map_memory,
  1349. .agp_unmap_memory = intel_agp_unmap_memory,
  1350. #endif
  1351. };
  1352. static const struct agp_bridge_driver intel_gen6_driver = {
  1353. .owner = THIS_MODULE,
  1354. .aperture_sizes = intel_i830_sizes,
  1355. .size_type = FIXED_APER_SIZE,
  1356. .num_aperture_sizes = 4,
  1357. .needs_scratch_page = true,
  1358. .configure = intel_i9xx_configure,
  1359. .fetch_size = intel_i9xx_fetch_size,
  1360. .cleanup = intel_i915_cleanup,
  1361. .mask_memory = intel_gen6_mask_memory,
  1362. .masks = intel_gen6_masks,
  1363. .agp_enable = intel_i810_agp_enable,
  1364. .cache_flush = global_cache_flush,
  1365. .create_gatt_table = intel_i965_create_gatt_table,
  1366. .free_gatt_table = intel_i830_free_gatt_table,
  1367. .insert_memory = intel_i915_insert_entries,
  1368. .remove_memory = intel_i915_remove_entries,
  1369. .alloc_by_type = intel_i830_alloc_by_type,
  1370. .free_by_type = intel_i810_free_by_type,
  1371. .agp_alloc_page = agp_generic_alloc_page,
  1372. .agp_alloc_pages = agp_generic_alloc_pages,
  1373. .agp_destroy_page = agp_generic_destroy_page,
  1374. .agp_destroy_pages = agp_generic_destroy_pages,
  1375. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1376. .chipset_flush = intel_i915_chipset_flush,
  1377. #ifdef USE_PCI_DMA_API
  1378. .agp_map_page = intel_agp_map_page,
  1379. .agp_unmap_page = intel_agp_unmap_page,
  1380. .agp_map_memory = intel_agp_map_memory,
  1381. .agp_unmap_memory = intel_agp_unmap_memory,
  1382. #endif
  1383. };
  1384. static const struct agp_bridge_driver intel_g33_driver = {
  1385. .owner = THIS_MODULE,
  1386. .aperture_sizes = intel_i830_sizes,
  1387. .size_type = FIXED_APER_SIZE,
  1388. .num_aperture_sizes = 4,
  1389. .needs_scratch_page = true,
  1390. .configure = intel_i9xx_configure,
  1391. .fetch_size = intel_i9xx_fetch_size,
  1392. .cleanup = intel_i915_cleanup,
  1393. .mask_memory = intel_i965_mask_memory,
  1394. .masks = intel_i810_masks,
  1395. .agp_enable = intel_i810_agp_enable,
  1396. .cache_flush = global_cache_flush,
  1397. .create_gatt_table = intel_i915_create_gatt_table,
  1398. .free_gatt_table = intel_i830_free_gatt_table,
  1399. .insert_memory = intel_i915_insert_entries,
  1400. .remove_memory = intel_i915_remove_entries,
  1401. .alloc_by_type = intel_i830_alloc_by_type,
  1402. .free_by_type = intel_i810_free_by_type,
  1403. .agp_alloc_page = agp_generic_alloc_page,
  1404. .agp_alloc_pages = agp_generic_alloc_pages,
  1405. .agp_destroy_page = agp_generic_destroy_page,
  1406. .agp_destroy_pages = agp_generic_destroy_pages,
  1407. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1408. .chipset_flush = intel_i915_chipset_flush,
  1409. #ifdef USE_PCI_DMA_API
  1410. .agp_map_page = intel_agp_map_page,
  1411. .agp_unmap_page = intel_agp_unmap_page,
  1412. .agp_map_memory = intel_agp_map_memory,
  1413. .agp_unmap_memory = intel_agp_unmap_memory,
  1414. #endif
  1415. };