intel-agp.h 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256
  1. /*
  2. * Common Intel AGPGART and GTT definitions.
  3. */
  4. #ifndef _INTEL_AGP_H
  5. #define _INTEL_AGP_H
  6. /* Intel registers */
  7. #define INTEL_APSIZE 0xb4
  8. #define INTEL_ATTBASE 0xb8
  9. #define INTEL_AGPCTRL 0xb0
  10. #define INTEL_NBXCFG 0x50
  11. #define INTEL_ERRSTS 0x91
  12. /* Intel i830 registers */
  13. #define I830_GMCH_CTRL 0x52
  14. #define I830_GMCH_ENABLED 0x4
  15. #define I830_GMCH_MEM_MASK 0x1
  16. #define I830_GMCH_MEM_64M 0x1
  17. #define I830_GMCH_MEM_128M 0
  18. #define I830_GMCH_GMS_MASK 0x70
  19. #define I830_GMCH_GMS_DISABLED 0x00
  20. #define I830_GMCH_GMS_LOCAL 0x10
  21. #define I830_GMCH_GMS_STOLEN_512 0x20
  22. #define I830_GMCH_GMS_STOLEN_1024 0x30
  23. #define I830_GMCH_GMS_STOLEN_8192 0x40
  24. #define I830_RDRAM_CHANNEL_TYPE 0x03010
  25. #define I830_RDRAM_ND(x) (((x) & 0x20) >> 5)
  26. #define I830_RDRAM_DDT(x) (((x) & 0x18) >> 3)
  27. /* This one is for I830MP w. an external graphic card */
  28. #define INTEL_I830_ERRSTS 0x92
  29. /* Intel 855GM/852GM registers */
  30. #define I855_GMCH_GMS_MASK 0xF0
  31. #define I855_GMCH_GMS_STOLEN_0M 0x0
  32. #define I855_GMCH_GMS_STOLEN_1M (0x1 << 4)
  33. #define I855_GMCH_GMS_STOLEN_4M (0x2 << 4)
  34. #define I855_GMCH_GMS_STOLEN_8M (0x3 << 4)
  35. #define I855_GMCH_GMS_STOLEN_16M (0x4 << 4)
  36. #define I855_GMCH_GMS_STOLEN_32M (0x5 << 4)
  37. #define I85X_CAPID 0x44
  38. #define I85X_VARIANT_MASK 0x7
  39. #define I85X_VARIANT_SHIFT 5
  40. #define I855_GME 0x0
  41. #define I855_GM 0x4
  42. #define I852_GME 0x2
  43. #define I852_GM 0x5
  44. /* Intel i845 registers */
  45. #define INTEL_I845_AGPM 0x51
  46. #define INTEL_I845_ERRSTS 0xc8
  47. /* Intel i860 registers */
  48. #define INTEL_I860_MCHCFG 0x50
  49. #define INTEL_I860_ERRSTS 0xc8
  50. /* Intel i810 registers */
  51. #define I810_GMADDR 0x10
  52. #define I810_MMADDR 0x14
  53. #define I810_PTE_BASE 0x10000
  54. #define I810_PTE_MAIN_UNCACHED 0x00000000
  55. #define I810_PTE_LOCAL 0x00000002
  56. #define I810_PTE_VALID 0x00000001
  57. #define I830_PTE_SYSTEM_CACHED 0x00000006
  58. /* GT PTE cache control fields */
  59. #define GEN6_PTE_UNCACHED 0x00000002
  60. #define GEN6_PTE_LLC 0x00000004
  61. #define GEN6_PTE_LLC_MLC 0x00000006
  62. #define GEN6_PTE_GFDT 0x00000008
  63. #define I810_SMRAM_MISCC 0x70
  64. #define I810_GFX_MEM_WIN_SIZE 0x00010000
  65. #define I810_GFX_MEM_WIN_32M 0x00010000
  66. #define I810_GMS 0x000000c0
  67. #define I810_GMS_DISABLE 0x00000000
  68. #define I810_PGETBL_CTL 0x2020
  69. #define I810_PGETBL_ENABLED 0x00000001
  70. #define I965_PGETBL_SIZE_MASK 0x0000000e
  71. #define I965_PGETBL_SIZE_512KB (0 << 1)
  72. #define I965_PGETBL_SIZE_256KB (1 << 1)
  73. #define I965_PGETBL_SIZE_128KB (2 << 1)
  74. #define I965_PGETBL_SIZE_1MB (3 << 1)
  75. #define I965_PGETBL_SIZE_2MB (4 << 1)
  76. #define I965_PGETBL_SIZE_1_5MB (5 << 1)
  77. #define G33_PGETBL_SIZE_MASK (3 << 8)
  78. #define G33_PGETBL_SIZE_1M (1 << 8)
  79. #define G33_PGETBL_SIZE_2M (2 << 8)
  80. #define I810_DRAM_CTL 0x3000
  81. #define I810_DRAM_ROW_0 0x00000001
  82. #define I810_DRAM_ROW_0_SDRAM 0x00000001
  83. /* Intel 815 register */
  84. #define INTEL_815_APCONT 0x51
  85. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  86. /* Intel i820 registers */
  87. #define INTEL_I820_RDCR 0x51
  88. #define INTEL_I820_ERRSTS 0xc8
  89. /* Intel i840 registers */
  90. #define INTEL_I840_MCHCFG 0x50
  91. #define INTEL_I840_ERRSTS 0xc8
  92. /* Intel i850 registers */
  93. #define INTEL_I850_MCHCFG 0x50
  94. #define INTEL_I850_ERRSTS 0xc8
  95. /* intel 915G registers */
  96. #define I915_GMADDR 0x18
  97. #define I915_MMADDR 0x10
  98. #define I915_PTEADDR 0x1C
  99. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  100. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  101. #define G33_GMCH_GMS_STOLEN_128M (0x8 << 4)
  102. #define G33_GMCH_GMS_STOLEN_256M (0x9 << 4)
  103. #define INTEL_GMCH_GMS_STOLEN_96M (0xa << 4)
  104. #define INTEL_GMCH_GMS_STOLEN_160M (0xb << 4)
  105. #define INTEL_GMCH_GMS_STOLEN_224M (0xc << 4)
  106. #define INTEL_GMCH_GMS_STOLEN_352M (0xd << 4)
  107. #define I915_IFPADDR 0x60
  108. /* Intel 965G registers */
  109. #define I965_MSAC 0x62
  110. #define I965_IFPADDR 0x70
  111. /* Intel 7505 registers */
  112. #define INTEL_I7505_APSIZE 0x74
  113. #define INTEL_I7505_NCAPID 0x60
  114. #define INTEL_I7505_NISTAT 0x6c
  115. #define INTEL_I7505_ATTBASE 0x78
  116. #define INTEL_I7505_ERRSTS 0x42
  117. #define INTEL_I7505_AGPCTRL 0x70
  118. #define INTEL_I7505_MCHCFG 0x50
  119. #define SNB_GMCH_CTRL 0x50
  120. #define SNB_GMCH_GMS_STOLEN_MASK 0xF8
  121. #define SNB_GMCH_GMS_STOLEN_32M (1 << 3)
  122. #define SNB_GMCH_GMS_STOLEN_64M (2 << 3)
  123. #define SNB_GMCH_GMS_STOLEN_96M (3 << 3)
  124. #define SNB_GMCH_GMS_STOLEN_128M (4 << 3)
  125. #define SNB_GMCH_GMS_STOLEN_160M (5 << 3)
  126. #define SNB_GMCH_GMS_STOLEN_192M (6 << 3)
  127. #define SNB_GMCH_GMS_STOLEN_224M (7 << 3)
  128. #define SNB_GMCH_GMS_STOLEN_256M (8 << 3)
  129. #define SNB_GMCH_GMS_STOLEN_288M (9 << 3)
  130. #define SNB_GMCH_GMS_STOLEN_320M (0xa << 3)
  131. #define SNB_GMCH_GMS_STOLEN_352M (0xb << 3)
  132. #define SNB_GMCH_GMS_STOLEN_384M (0xc << 3)
  133. #define SNB_GMCH_GMS_STOLEN_416M (0xd << 3)
  134. #define SNB_GMCH_GMS_STOLEN_448M (0xe << 3)
  135. #define SNB_GMCH_GMS_STOLEN_480M (0xf << 3)
  136. #define SNB_GMCH_GMS_STOLEN_512M (0x10 << 3)
  137. #define SNB_GTT_SIZE_0M (0 << 8)
  138. #define SNB_GTT_SIZE_1M (1 << 8)
  139. #define SNB_GTT_SIZE_2M (2 << 8)
  140. #define SNB_GTT_SIZE_MASK (3 << 8)
  141. /* pci devices ids */
  142. #define PCI_DEVICE_ID_INTEL_E7221_HB 0x2588
  143. #define PCI_DEVICE_ID_INTEL_E7221_IG 0x258a
  144. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  145. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  146. #define PCI_DEVICE_ID_INTEL_82G35_HB 0x2980
  147. #define PCI_DEVICE_ID_INTEL_82G35_IG 0x2982
  148. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  149. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  150. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  151. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  152. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  153. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  154. #define PCI_DEVICE_ID_INTEL_82965GME_HB 0x2A10
  155. #define PCI_DEVICE_ID_INTEL_82965GME_IG 0x2A12
  156. #define PCI_DEVICE_ID_INTEL_82945GME_HB 0x27AC
  157. #define PCI_DEVICE_ID_INTEL_82945GME_IG 0x27AE
  158. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB 0xA010
  159. #define PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG 0xA011
  160. #define PCI_DEVICE_ID_INTEL_PINEVIEW_HB 0xA000
  161. #define PCI_DEVICE_ID_INTEL_PINEVIEW_IG 0xA001
  162. #define PCI_DEVICE_ID_INTEL_G33_HB 0x29C0
  163. #define PCI_DEVICE_ID_INTEL_G33_IG 0x29C2
  164. #define PCI_DEVICE_ID_INTEL_Q35_HB 0x29B0
  165. #define PCI_DEVICE_ID_INTEL_Q35_IG 0x29B2
  166. #define PCI_DEVICE_ID_INTEL_Q33_HB 0x29D0
  167. #define PCI_DEVICE_ID_INTEL_Q33_IG 0x29D2
  168. #define PCI_DEVICE_ID_INTEL_B43_HB 0x2E40
  169. #define PCI_DEVICE_ID_INTEL_B43_IG 0x2E42
  170. #define PCI_DEVICE_ID_INTEL_GM45_HB 0x2A40
  171. #define PCI_DEVICE_ID_INTEL_GM45_IG 0x2A42
  172. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_HB 0x2E00
  173. #define PCI_DEVICE_ID_INTEL_EAGLELAKE_IG 0x2E02
  174. #define PCI_DEVICE_ID_INTEL_Q45_HB 0x2E10
  175. #define PCI_DEVICE_ID_INTEL_Q45_IG 0x2E12
  176. #define PCI_DEVICE_ID_INTEL_G45_HB 0x2E20
  177. #define PCI_DEVICE_ID_INTEL_G45_IG 0x2E22
  178. #define PCI_DEVICE_ID_INTEL_G41_HB 0x2E30
  179. #define PCI_DEVICE_ID_INTEL_G41_IG 0x2E32
  180. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB 0x0040
  181. #define PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG 0x0042
  182. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB 0x0044
  183. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB 0x0062
  184. #define PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB 0x006a
  185. #define PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG 0x0046
  186. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB 0x0100 /* Desktop */
  187. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG 0x0102
  188. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG 0x0112
  189. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG 0x0122
  190. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB 0x0104 /* Mobile */
  191. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG 0x0106
  192. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG 0x0116
  193. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG 0x0126
  194. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB 0x0108 /* Server */
  195. #define PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG 0x010A
  196. /* cover 915 and 945 variants */
  197. #define IS_I915 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_E7221_HB || \
  198. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB || \
  199. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB || \
  200. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB || \
  201. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || \
  202. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GME_HB)
  203. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  204. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82G35_HB || \
  205. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  206. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  207. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB || \
  208. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GME_HB)
  209. #define IS_G33 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G33_HB || \
  210. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q35_HB || \
  211. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q33_HB || \
  212. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  213. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  214. #define IS_PINEVIEW (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_M_HB || \
  215. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_PINEVIEW_HB)
  216. #define IS_SNB (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB || \
  217. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB || \
  218. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB)
  219. #define IS_G4X (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_EAGLELAKE_HB || \
  220. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_Q45_HB || \
  221. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G45_HB || \
  222. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_GM45_HB || \
  223. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_G41_HB || \
  224. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_B43_HB || \
  225. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB || \
  226. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB || \
  227. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB || \
  228. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB || \
  229. IS_SNB)
  230. #endif