ata_piix.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The original Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <linux/gfp.h>
  93. #include <scsi/scsi_host.h>
  94. #include <linux/libata.h>
  95. #include <linux/dmi.h>
  96. #define DRV_NAME "ata_piix"
  97. #define DRV_VERSION "2.13"
  98. enum {
  99. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  100. ICH5_PMR = 0x90, /* port mapping register */
  101. ICH5_PCS = 0x92, /* port control and status */
  102. PIIX_SIDPR_BAR = 5,
  103. PIIX_SIDPR_LEN = 16,
  104. PIIX_SIDPR_IDX = 0,
  105. PIIX_SIDPR_DATA = 4,
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* constants for mapping table */
  113. P0 = 0, /* port 0 */
  114. P1 = 1, /* port 1 */
  115. P2 = 2, /* port 2 */
  116. P3 = 3, /* port 3 */
  117. IDE = -1, /* IDE */
  118. NA = -2, /* not avaliable */
  119. RV = -3, /* reserved */
  120. PIIX_AHCI_DEVICE = 6,
  121. /* host->flags bits */
  122. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  123. };
  124. enum piix_controller_ids {
  125. /* controller IDs */
  126. piix_pata_mwdma, /* PIIX3 MWDMA only */
  127. piix_pata_33, /* PIIX4 at 33Mhz */
  128. ich_pata_33, /* ICH up to UDMA 33 only */
  129. ich_pata_66, /* ICH up to 66 Mhz */
  130. ich_pata_100, /* ICH up to UDMA 100 */
  131. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  132. ich5_sata,
  133. ich6_sata,
  134. ich6m_sata,
  135. ich8_sata,
  136. ich8_2port_sata,
  137. ich8m_apple_sata, /* locks up on second port enable */
  138. tolapai_sata,
  139. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  140. };
  141. struct piix_map_db {
  142. const u32 mask;
  143. const u16 port_enable;
  144. const int map[][4];
  145. };
  146. struct piix_host_priv {
  147. const int *map;
  148. u32 saved_iocfg;
  149. spinlock_t sidpr_lock; /* FIXME: remove once locking in EH is fixed */
  150. void __iomem *sidpr;
  151. };
  152. static int piix_init_one(struct pci_dev *pdev,
  153. const struct pci_device_id *ent);
  154. static void piix_remove_one(struct pci_dev *pdev);
  155. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  156. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  157. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  158. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  159. static int ich_pata_cable_detect(struct ata_port *ap);
  160. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  161. static int piix_sidpr_scr_read(struct ata_link *link,
  162. unsigned int reg, u32 *val);
  163. static int piix_sidpr_scr_write(struct ata_link *link,
  164. unsigned int reg, u32 val);
  165. static bool piix_irq_check(struct ata_port *ap);
  166. #ifdef CONFIG_PM
  167. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  168. static int piix_pci_device_resume(struct pci_dev *pdev);
  169. #endif
  170. static unsigned int in_module_init = 1;
  171. static const struct pci_device_id piix_pci_tbl[] = {
  172. /* Intel PIIX3 for the 430HX etc */
  173. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  174. /* VMware ICH4 */
  175. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  176. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  177. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  178. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  179. /* Intel PIIX4 */
  180. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  181. /* Intel PIIX4 */
  182. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  183. /* Intel PIIX */
  184. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  185. /* Intel ICH (i810, i815, i840) UDMA 66*/
  186. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  187. /* Intel ICH0 : UDMA 33*/
  188. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  189. /* Intel ICH2M */
  190. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  192. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  193. /* Intel ICH3M */
  194. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH3 (E7500/1) UDMA 100 */
  196. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  198. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  200. /* Intel ICH5 */
  201. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  202. /* C-ICH (i810E2) */
  203. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  204. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  205. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* ICH6 (and 6) (i915) UDMA 100 */
  207. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  208. /* ICH7/7-R (i945, i975) UDMA 100*/
  209. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  210. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  211. /* ICH8 Mobile PATA Controller */
  212. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  213. /* SATA ports */
  214. /* 82801EB (ICH5) */
  215. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  216. /* 82801EB (ICH5) */
  217. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  218. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  219. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  220. /* 6300ESB pretending RAID */
  221. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  222. /* 82801FB/FW (ICH6/ICH6W) */
  223. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  224. /* 82801FR/FRW (ICH6R/ICH6RW) */
  225. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  226. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  227. * Attach iff the controller is in IDE mode. */
  228. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  229. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  230. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  231. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  232. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  233. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  234. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  235. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  236. /* SATA Controller 1 IDE (ICH8) */
  237. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  238. /* SATA Controller 2 IDE (ICH8) */
  239. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  240. /* Mobile SATA Controller IDE (ICH8M), Apple */
  241. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  242. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  243. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  244. /* Mobile SATA Controller IDE (ICH8M) */
  245. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  246. /* SATA Controller IDE (ICH9) */
  247. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  248. /* SATA Controller IDE (ICH9) */
  249. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  250. /* SATA Controller IDE (ICH9) */
  251. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  252. /* SATA Controller IDE (ICH9M) */
  253. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  254. /* SATA Controller IDE (ICH9M) */
  255. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  256. /* SATA Controller IDE (ICH9M) */
  257. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  258. /* SATA Controller IDE (Tolapai) */
  259. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  260. /* SATA Controller IDE (ICH10) */
  261. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  262. /* SATA Controller IDE (ICH10) */
  263. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  264. /* SATA Controller IDE (ICH10) */
  265. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  266. /* SATA Controller IDE (ICH10) */
  267. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  268. /* SATA Controller IDE (PCH) */
  269. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  270. /* SATA Controller IDE (PCH) */
  271. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  272. /* SATA Controller IDE (PCH) */
  273. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  274. /* SATA Controller IDE (PCH) */
  275. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  276. /* SATA Controller IDE (PCH) */
  277. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  278. /* SATA Controller IDE (PCH) */
  279. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  280. /* SATA Controller IDE (CPT) */
  281. { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  282. /* SATA Controller IDE (CPT) */
  283. { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  284. /* SATA Controller IDE (CPT) */
  285. { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  286. /* SATA Controller IDE (CPT) */
  287. { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  288. /* SATA Controller IDE (PBG) */
  289. { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  290. /* SATA Controller IDE (PBG) */
  291. { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  292. { } /* terminate list */
  293. };
  294. static struct pci_driver piix_pci_driver = {
  295. .name = DRV_NAME,
  296. .id_table = piix_pci_tbl,
  297. .probe = piix_init_one,
  298. .remove = piix_remove_one,
  299. #ifdef CONFIG_PM
  300. .suspend = piix_pci_device_suspend,
  301. .resume = piix_pci_device_resume,
  302. #endif
  303. };
  304. static struct scsi_host_template piix_sht = {
  305. ATA_BMDMA_SHT(DRV_NAME),
  306. };
  307. static struct ata_port_operations piix_sata_ops = {
  308. .inherits = &ata_bmdma32_port_ops,
  309. .sff_irq_check = piix_irq_check,
  310. };
  311. static struct ata_port_operations piix_pata_ops = {
  312. .inherits = &piix_sata_ops,
  313. .cable_detect = ata_cable_40wire,
  314. .set_piomode = piix_set_piomode,
  315. .set_dmamode = piix_set_dmamode,
  316. .prereset = piix_pata_prereset,
  317. };
  318. static struct ata_port_operations piix_vmw_ops = {
  319. .inherits = &piix_pata_ops,
  320. .bmdma_status = piix_vmw_bmdma_status,
  321. };
  322. static struct ata_port_operations ich_pata_ops = {
  323. .inherits = &piix_pata_ops,
  324. .cable_detect = ich_pata_cable_detect,
  325. .set_dmamode = ich_set_dmamode,
  326. };
  327. static struct ata_port_operations piix_sidpr_sata_ops = {
  328. .inherits = &piix_sata_ops,
  329. .hardreset = sata_std_hardreset,
  330. .scr_read = piix_sidpr_scr_read,
  331. .scr_write = piix_sidpr_scr_write,
  332. };
  333. static const struct piix_map_db ich5_map_db = {
  334. .mask = 0x7,
  335. .port_enable = 0x3,
  336. .map = {
  337. /* PM PS SM SS MAP */
  338. { P0, NA, P1, NA }, /* 000b */
  339. { P1, NA, P0, NA }, /* 001b */
  340. { RV, RV, RV, RV },
  341. { RV, RV, RV, RV },
  342. { P0, P1, IDE, IDE }, /* 100b */
  343. { P1, P0, IDE, IDE }, /* 101b */
  344. { IDE, IDE, P0, P1 }, /* 110b */
  345. { IDE, IDE, P1, P0 }, /* 111b */
  346. },
  347. };
  348. static const struct piix_map_db ich6_map_db = {
  349. .mask = 0x3,
  350. .port_enable = 0xf,
  351. .map = {
  352. /* PM PS SM SS MAP */
  353. { P0, P2, P1, P3 }, /* 00b */
  354. { IDE, IDE, P1, P3 }, /* 01b */
  355. { P0, P2, IDE, IDE }, /* 10b */
  356. { RV, RV, RV, RV },
  357. },
  358. };
  359. static const struct piix_map_db ich6m_map_db = {
  360. .mask = 0x3,
  361. .port_enable = 0x5,
  362. /* Map 01b isn't specified in the doc but some notebooks use
  363. * it anyway. MAP 01b have been spotted on both ICH6M and
  364. * ICH7M.
  365. */
  366. .map = {
  367. /* PM PS SM SS MAP */
  368. { P0, P2, NA, NA }, /* 00b */
  369. { IDE, IDE, P1, P3 }, /* 01b */
  370. { P0, P2, IDE, IDE }, /* 10b */
  371. { RV, RV, RV, RV },
  372. },
  373. };
  374. static const struct piix_map_db ich8_map_db = {
  375. .mask = 0x3,
  376. .port_enable = 0xf,
  377. .map = {
  378. /* PM PS SM SS MAP */
  379. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  380. { RV, RV, RV, RV },
  381. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  382. { RV, RV, RV, RV },
  383. },
  384. };
  385. static const struct piix_map_db ich8_2port_map_db = {
  386. .mask = 0x3,
  387. .port_enable = 0x3,
  388. .map = {
  389. /* PM PS SM SS MAP */
  390. { P0, NA, P1, NA }, /* 00b */
  391. { RV, RV, RV, RV }, /* 01b */
  392. { RV, RV, RV, RV }, /* 10b */
  393. { RV, RV, RV, RV },
  394. },
  395. };
  396. static const struct piix_map_db ich8m_apple_map_db = {
  397. .mask = 0x3,
  398. .port_enable = 0x1,
  399. .map = {
  400. /* PM PS SM SS MAP */
  401. { P0, NA, NA, NA }, /* 00b */
  402. { RV, RV, RV, RV },
  403. { P0, P2, IDE, IDE }, /* 10b */
  404. { RV, RV, RV, RV },
  405. },
  406. };
  407. static const struct piix_map_db tolapai_map_db = {
  408. .mask = 0x3,
  409. .port_enable = 0x3,
  410. .map = {
  411. /* PM PS SM SS MAP */
  412. { P0, NA, P1, NA }, /* 00b */
  413. { RV, RV, RV, RV }, /* 01b */
  414. { RV, RV, RV, RV }, /* 10b */
  415. { RV, RV, RV, RV },
  416. },
  417. };
  418. static const struct piix_map_db *piix_map_db_table[] = {
  419. [ich5_sata] = &ich5_map_db,
  420. [ich6_sata] = &ich6_map_db,
  421. [ich6m_sata] = &ich6m_map_db,
  422. [ich8_sata] = &ich8_map_db,
  423. [ich8_2port_sata] = &ich8_2port_map_db,
  424. [ich8m_apple_sata] = &ich8m_apple_map_db,
  425. [tolapai_sata] = &tolapai_map_db,
  426. };
  427. static struct ata_port_info piix_port_info[] = {
  428. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  429. {
  430. .flags = PIIX_PATA_FLAGS,
  431. .pio_mask = ATA_PIO4,
  432. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  433. .port_ops = &piix_pata_ops,
  434. },
  435. [piix_pata_33] = /* PIIX4 at 33MHz */
  436. {
  437. .flags = PIIX_PATA_FLAGS,
  438. .pio_mask = ATA_PIO4,
  439. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  440. .udma_mask = ATA_UDMA2,
  441. .port_ops = &piix_pata_ops,
  442. },
  443. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  444. {
  445. .flags = PIIX_PATA_FLAGS,
  446. .pio_mask = ATA_PIO4,
  447. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  448. .udma_mask = ATA_UDMA2,
  449. .port_ops = &ich_pata_ops,
  450. },
  451. [ich_pata_66] = /* ICH controllers up to 66MHz */
  452. {
  453. .flags = PIIX_PATA_FLAGS,
  454. .pio_mask = ATA_PIO4,
  455. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  456. .udma_mask = ATA_UDMA4,
  457. .port_ops = &ich_pata_ops,
  458. },
  459. [ich_pata_100] =
  460. {
  461. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  462. .pio_mask = ATA_PIO4,
  463. .mwdma_mask = ATA_MWDMA12_ONLY,
  464. .udma_mask = ATA_UDMA5,
  465. .port_ops = &ich_pata_ops,
  466. },
  467. [ich_pata_100_nomwdma1] =
  468. {
  469. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  470. .pio_mask = ATA_PIO4,
  471. .mwdma_mask = ATA_MWDMA2_ONLY,
  472. .udma_mask = ATA_UDMA5,
  473. .port_ops = &ich_pata_ops,
  474. },
  475. [ich5_sata] =
  476. {
  477. .flags = PIIX_SATA_FLAGS,
  478. .pio_mask = ATA_PIO4,
  479. .mwdma_mask = ATA_MWDMA2,
  480. .udma_mask = ATA_UDMA6,
  481. .port_ops = &piix_sata_ops,
  482. },
  483. [ich6_sata] =
  484. {
  485. .flags = PIIX_SATA_FLAGS,
  486. .pio_mask = ATA_PIO4,
  487. .mwdma_mask = ATA_MWDMA2,
  488. .udma_mask = ATA_UDMA6,
  489. .port_ops = &piix_sata_ops,
  490. },
  491. [ich6m_sata] =
  492. {
  493. .flags = PIIX_SATA_FLAGS,
  494. .pio_mask = ATA_PIO4,
  495. .mwdma_mask = ATA_MWDMA2,
  496. .udma_mask = ATA_UDMA6,
  497. .port_ops = &piix_sata_ops,
  498. },
  499. [ich8_sata] =
  500. {
  501. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  502. .pio_mask = ATA_PIO4,
  503. .mwdma_mask = ATA_MWDMA2,
  504. .udma_mask = ATA_UDMA6,
  505. .port_ops = &piix_sata_ops,
  506. },
  507. [ich8_2port_sata] =
  508. {
  509. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  510. .pio_mask = ATA_PIO4,
  511. .mwdma_mask = ATA_MWDMA2,
  512. .udma_mask = ATA_UDMA6,
  513. .port_ops = &piix_sata_ops,
  514. },
  515. [tolapai_sata] =
  516. {
  517. .flags = PIIX_SATA_FLAGS,
  518. .pio_mask = ATA_PIO4,
  519. .mwdma_mask = ATA_MWDMA2,
  520. .udma_mask = ATA_UDMA6,
  521. .port_ops = &piix_sata_ops,
  522. },
  523. [ich8m_apple_sata] =
  524. {
  525. .flags = PIIX_SATA_FLAGS,
  526. .pio_mask = ATA_PIO4,
  527. .mwdma_mask = ATA_MWDMA2,
  528. .udma_mask = ATA_UDMA6,
  529. .port_ops = &piix_sata_ops,
  530. },
  531. [piix_pata_vmw] =
  532. {
  533. .flags = PIIX_PATA_FLAGS,
  534. .pio_mask = ATA_PIO4,
  535. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  536. .udma_mask = ATA_UDMA2,
  537. .port_ops = &piix_vmw_ops,
  538. },
  539. };
  540. static struct pci_bits piix_enable_bits[] = {
  541. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  542. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  543. };
  544. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  545. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  546. MODULE_LICENSE("GPL");
  547. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  548. MODULE_VERSION(DRV_VERSION);
  549. struct ich_laptop {
  550. u16 device;
  551. u16 subvendor;
  552. u16 subdevice;
  553. };
  554. /*
  555. * List of laptops that use short cables rather than 80 wire
  556. */
  557. static const struct ich_laptop ich_laptop[] = {
  558. /* devid, subvendor, subdev */
  559. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  560. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  561. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  562. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  563. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  564. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  565. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
  566. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  567. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  568. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  569. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  570. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  571. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  572. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  573. /* end marker */
  574. { 0, }
  575. };
  576. /**
  577. * ich_pata_cable_detect - Probe host controller cable detect info
  578. * @ap: Port for which cable detect info is desired
  579. *
  580. * Read 80c cable indicator from ATA PCI device's PCI config
  581. * register. This register is normally set by firmware (BIOS).
  582. *
  583. * LOCKING:
  584. * None (inherited from caller).
  585. */
  586. static int ich_pata_cable_detect(struct ata_port *ap)
  587. {
  588. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  589. struct piix_host_priv *hpriv = ap->host->private_data;
  590. const struct ich_laptop *lap = &ich_laptop[0];
  591. u8 mask;
  592. /* Check for specials - Acer Aspire 5602WLMi */
  593. while (lap->device) {
  594. if (lap->device == pdev->device &&
  595. lap->subvendor == pdev->subsystem_vendor &&
  596. lap->subdevice == pdev->subsystem_device)
  597. return ATA_CBL_PATA40_SHORT;
  598. lap++;
  599. }
  600. /* check BIOS cable detect results */
  601. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  602. if ((hpriv->saved_iocfg & mask) == 0)
  603. return ATA_CBL_PATA40;
  604. return ATA_CBL_PATA80;
  605. }
  606. /**
  607. * piix_pata_prereset - prereset for PATA host controller
  608. * @link: Target link
  609. * @deadline: deadline jiffies for the operation
  610. *
  611. * LOCKING:
  612. * None (inherited from caller).
  613. */
  614. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  615. {
  616. struct ata_port *ap = link->ap;
  617. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  618. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  619. return -ENOENT;
  620. return ata_sff_prereset(link, deadline);
  621. }
  622. static DEFINE_SPINLOCK(piix_lock);
  623. /**
  624. * piix_set_piomode - Initialize host controller PATA PIO timings
  625. * @ap: Port whose timings we are configuring
  626. * @adev: um
  627. *
  628. * Set PIO mode for device, in host controller PCI config space.
  629. *
  630. * LOCKING:
  631. * None (inherited from caller).
  632. */
  633. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  634. {
  635. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  636. unsigned long flags;
  637. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  638. unsigned int is_slave = (adev->devno != 0);
  639. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  640. unsigned int slave_port = 0x44;
  641. u16 master_data;
  642. u8 slave_data;
  643. u8 udma_enable;
  644. int control = 0;
  645. /*
  646. * See Intel Document 298600-004 for the timing programing rules
  647. * for ICH controllers.
  648. */
  649. static const /* ISP RTC */
  650. u8 timings[][2] = { { 0, 0 },
  651. { 0, 0 },
  652. { 1, 0 },
  653. { 2, 1 },
  654. { 2, 3 }, };
  655. if (pio >= 2)
  656. control |= 1; /* TIME1 enable */
  657. if (ata_pio_need_iordy(adev))
  658. control |= 2; /* IE enable */
  659. /* Intel specifies that the PPE functionality is for disk only */
  660. if (adev->class == ATA_DEV_ATA)
  661. control |= 4; /* PPE enable */
  662. spin_lock_irqsave(&piix_lock, flags);
  663. /* PIO configuration clears DTE unconditionally. It will be
  664. * programmed in set_dmamode which is guaranteed to be called
  665. * after set_piomode if any DMA mode is available.
  666. */
  667. pci_read_config_word(dev, master_port, &master_data);
  668. if (is_slave) {
  669. /* clear TIME1|IE1|PPE1|DTE1 */
  670. master_data &= 0xff0f;
  671. /* Enable SITRE (separate slave timing register) */
  672. master_data |= 0x4000;
  673. /* enable PPE1, IE1 and TIME1 as needed */
  674. master_data |= (control << 4);
  675. pci_read_config_byte(dev, slave_port, &slave_data);
  676. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  677. /* Load the timing nibble for this slave */
  678. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  679. << (ap->port_no ? 4 : 0);
  680. } else {
  681. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  682. master_data &= 0xccf0;
  683. /* Enable PPE, IE and TIME as appropriate */
  684. master_data |= control;
  685. /* load ISP and RCT */
  686. master_data |=
  687. (timings[pio][0] << 12) |
  688. (timings[pio][1] << 8);
  689. }
  690. pci_write_config_word(dev, master_port, master_data);
  691. if (is_slave)
  692. pci_write_config_byte(dev, slave_port, slave_data);
  693. /* Ensure the UDMA bit is off - it will be turned back on if
  694. UDMA is selected */
  695. if (ap->udma_mask) {
  696. pci_read_config_byte(dev, 0x48, &udma_enable);
  697. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  698. pci_write_config_byte(dev, 0x48, udma_enable);
  699. }
  700. spin_unlock_irqrestore(&piix_lock, flags);
  701. }
  702. /**
  703. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  704. * @ap: Port whose timings we are configuring
  705. * @adev: Drive in question
  706. * @isich: set if the chip is an ICH device
  707. *
  708. * Set UDMA mode for device, in host controller PCI config space.
  709. *
  710. * LOCKING:
  711. * None (inherited from caller).
  712. */
  713. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  714. {
  715. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  716. unsigned long flags;
  717. u8 master_port = ap->port_no ? 0x42 : 0x40;
  718. u16 master_data;
  719. u8 speed = adev->dma_mode;
  720. int devid = adev->devno + 2 * ap->port_no;
  721. u8 udma_enable = 0;
  722. static const /* ISP RTC */
  723. u8 timings[][2] = { { 0, 0 },
  724. { 0, 0 },
  725. { 1, 0 },
  726. { 2, 1 },
  727. { 2, 3 }, };
  728. spin_lock_irqsave(&piix_lock, flags);
  729. pci_read_config_word(dev, master_port, &master_data);
  730. if (ap->udma_mask)
  731. pci_read_config_byte(dev, 0x48, &udma_enable);
  732. if (speed >= XFER_UDMA_0) {
  733. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  734. u16 udma_timing;
  735. u16 ideconf;
  736. int u_clock, u_speed;
  737. /*
  738. * UDMA is handled by a combination of clock switching and
  739. * selection of dividers
  740. *
  741. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  742. * except UDMA0 which is 00
  743. */
  744. u_speed = min(2 - (udma & 1), udma);
  745. if (udma == 5)
  746. u_clock = 0x1000; /* 100Mhz */
  747. else if (udma > 2)
  748. u_clock = 1; /* 66Mhz */
  749. else
  750. u_clock = 0; /* 33Mhz */
  751. udma_enable |= (1 << devid);
  752. /* Load the CT/RP selection */
  753. pci_read_config_word(dev, 0x4A, &udma_timing);
  754. udma_timing &= ~(3 << (4 * devid));
  755. udma_timing |= u_speed << (4 * devid);
  756. pci_write_config_word(dev, 0x4A, udma_timing);
  757. if (isich) {
  758. /* Select a 33/66/100Mhz clock */
  759. pci_read_config_word(dev, 0x54, &ideconf);
  760. ideconf &= ~(0x1001 << devid);
  761. ideconf |= u_clock << devid;
  762. /* For ICH or later we should set bit 10 for better
  763. performance (WR_PingPong_En) */
  764. pci_write_config_word(dev, 0x54, ideconf);
  765. }
  766. } else {
  767. /*
  768. * MWDMA is driven by the PIO timings. We must also enable
  769. * IORDY unconditionally along with TIME1. PPE has already
  770. * been set when the PIO timing was set.
  771. */
  772. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  773. unsigned int control;
  774. u8 slave_data;
  775. const unsigned int needed_pio[3] = {
  776. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  777. };
  778. int pio = needed_pio[mwdma] - XFER_PIO_0;
  779. control = 3; /* IORDY|TIME1 */
  780. /* If the drive MWDMA is faster than it can do PIO then
  781. we must force PIO into PIO0 */
  782. if (adev->pio_mode < needed_pio[mwdma])
  783. /* Enable DMA timing only */
  784. control |= 8; /* PIO cycles in PIO0 */
  785. if (adev->devno) { /* Slave */
  786. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  787. master_data |= control << 4;
  788. pci_read_config_byte(dev, 0x44, &slave_data);
  789. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  790. /* Load the matching timing */
  791. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  792. pci_write_config_byte(dev, 0x44, slave_data);
  793. } else { /* Master */
  794. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  795. and master timing bits */
  796. master_data |= control;
  797. master_data |=
  798. (timings[pio][0] << 12) |
  799. (timings[pio][1] << 8);
  800. }
  801. if (ap->udma_mask)
  802. udma_enable &= ~(1 << devid);
  803. pci_write_config_word(dev, master_port, master_data);
  804. }
  805. /* Don't scribble on 0x48 if the controller does not support UDMA */
  806. if (ap->udma_mask)
  807. pci_write_config_byte(dev, 0x48, udma_enable);
  808. spin_unlock_irqrestore(&piix_lock, flags);
  809. }
  810. /**
  811. * piix_set_dmamode - Initialize host controller PATA DMA timings
  812. * @ap: Port whose timings we are configuring
  813. * @adev: um
  814. *
  815. * Set MW/UDMA mode for device, in host controller PCI config space.
  816. *
  817. * LOCKING:
  818. * None (inherited from caller).
  819. */
  820. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  821. {
  822. do_pata_set_dmamode(ap, adev, 0);
  823. }
  824. /**
  825. * ich_set_dmamode - Initialize host controller PATA DMA timings
  826. * @ap: Port whose timings we are configuring
  827. * @adev: um
  828. *
  829. * Set MW/UDMA mode for device, in host controller PCI config space.
  830. *
  831. * LOCKING:
  832. * None (inherited from caller).
  833. */
  834. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  835. {
  836. do_pata_set_dmamode(ap, adev, 1);
  837. }
  838. /*
  839. * Serial ATA Index/Data Pair Superset Registers access
  840. *
  841. * Beginning from ICH8, there's a sane way to access SCRs using index
  842. * and data register pair located at BAR5 which means that we have
  843. * separate SCRs for master and slave. This is handled using libata
  844. * slave_link facility.
  845. */
  846. static const int piix_sidx_map[] = {
  847. [SCR_STATUS] = 0,
  848. [SCR_ERROR] = 2,
  849. [SCR_CONTROL] = 1,
  850. };
  851. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  852. {
  853. struct ata_port *ap = link->ap;
  854. struct piix_host_priv *hpriv = ap->host->private_data;
  855. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  856. hpriv->sidpr + PIIX_SIDPR_IDX);
  857. }
  858. static int piix_sidpr_scr_read(struct ata_link *link,
  859. unsigned int reg, u32 *val)
  860. {
  861. struct piix_host_priv *hpriv = link->ap->host->private_data;
  862. unsigned long flags;
  863. if (reg >= ARRAY_SIZE(piix_sidx_map))
  864. return -EINVAL;
  865. spin_lock_irqsave(&hpriv->sidpr_lock, flags);
  866. piix_sidpr_sel(link, reg);
  867. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  868. spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
  869. return 0;
  870. }
  871. static int piix_sidpr_scr_write(struct ata_link *link,
  872. unsigned int reg, u32 val)
  873. {
  874. struct piix_host_priv *hpriv = link->ap->host->private_data;
  875. unsigned long flags;
  876. if (reg >= ARRAY_SIZE(piix_sidx_map))
  877. return -EINVAL;
  878. spin_lock_irqsave(&hpriv->sidpr_lock, flags);
  879. piix_sidpr_sel(link, reg);
  880. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  881. spin_unlock_irqrestore(&hpriv->sidpr_lock, flags);
  882. return 0;
  883. }
  884. static bool piix_irq_check(struct ata_port *ap)
  885. {
  886. if (unlikely(!ap->ioaddr.bmdma_addr))
  887. return false;
  888. return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
  889. }
  890. #ifdef CONFIG_PM
  891. static int piix_broken_suspend(void)
  892. {
  893. static const struct dmi_system_id sysids[] = {
  894. {
  895. .ident = "TECRA M3",
  896. .matches = {
  897. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  898. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  899. },
  900. },
  901. {
  902. .ident = "TECRA M3",
  903. .matches = {
  904. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  905. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  906. },
  907. },
  908. {
  909. .ident = "TECRA M4",
  910. .matches = {
  911. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  912. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  913. },
  914. },
  915. {
  916. .ident = "TECRA M4",
  917. .matches = {
  918. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  919. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  920. },
  921. },
  922. {
  923. .ident = "TECRA M5",
  924. .matches = {
  925. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  926. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  927. },
  928. },
  929. {
  930. .ident = "TECRA M6",
  931. .matches = {
  932. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  933. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  934. },
  935. },
  936. {
  937. .ident = "TECRA M7",
  938. .matches = {
  939. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  940. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  941. },
  942. },
  943. {
  944. .ident = "TECRA A8",
  945. .matches = {
  946. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  947. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  948. },
  949. },
  950. {
  951. .ident = "Satellite R20",
  952. .matches = {
  953. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  954. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  955. },
  956. },
  957. {
  958. .ident = "Satellite R25",
  959. .matches = {
  960. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  961. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  962. },
  963. },
  964. {
  965. .ident = "Satellite U200",
  966. .matches = {
  967. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  968. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  969. },
  970. },
  971. {
  972. .ident = "Satellite U200",
  973. .matches = {
  974. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  975. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  976. },
  977. },
  978. {
  979. .ident = "Satellite Pro U200",
  980. .matches = {
  981. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  982. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  983. },
  984. },
  985. {
  986. .ident = "Satellite U205",
  987. .matches = {
  988. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  989. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  990. },
  991. },
  992. {
  993. .ident = "SATELLITE U205",
  994. .matches = {
  995. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  996. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  997. },
  998. },
  999. {
  1000. .ident = "Portege M500",
  1001. .matches = {
  1002. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1003. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1004. },
  1005. },
  1006. {
  1007. .ident = "VGN-BX297XP",
  1008. .matches = {
  1009. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  1010. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  1011. },
  1012. },
  1013. { } /* terminate list */
  1014. };
  1015. static const char *oemstrs[] = {
  1016. "Tecra M3,",
  1017. };
  1018. int i;
  1019. if (dmi_check_system(sysids))
  1020. return 1;
  1021. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1022. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1023. return 1;
  1024. /* TECRA M4 sometimes forgets its identify and reports bogus
  1025. * DMI information. As the bogus information is a bit
  1026. * generic, match as many entries as possible. This manual
  1027. * matching is necessary because dmi_system_id.matches is
  1028. * limited to four entries.
  1029. */
  1030. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  1031. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  1032. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  1033. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1034. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1035. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1036. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1037. return 1;
  1038. return 0;
  1039. }
  1040. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1041. {
  1042. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1043. unsigned long flags;
  1044. int rc = 0;
  1045. rc = ata_host_suspend(host, mesg);
  1046. if (rc)
  1047. return rc;
  1048. /* Some braindamaged ACPI suspend implementations expect the
  1049. * controller to be awake on entry; otherwise, it burns cpu
  1050. * cycles and power trying to do something to the sleeping
  1051. * beauty.
  1052. */
  1053. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1054. pci_save_state(pdev);
  1055. /* mark its power state as "unknown", since we don't
  1056. * know if e.g. the BIOS will change its device state
  1057. * when we suspend.
  1058. */
  1059. if (pdev->current_state == PCI_D0)
  1060. pdev->current_state = PCI_UNKNOWN;
  1061. /* tell resume that it's waking up from broken suspend */
  1062. spin_lock_irqsave(&host->lock, flags);
  1063. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1064. spin_unlock_irqrestore(&host->lock, flags);
  1065. } else
  1066. ata_pci_device_do_suspend(pdev, mesg);
  1067. return 0;
  1068. }
  1069. static int piix_pci_device_resume(struct pci_dev *pdev)
  1070. {
  1071. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1072. unsigned long flags;
  1073. int rc;
  1074. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1075. spin_lock_irqsave(&host->lock, flags);
  1076. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1077. spin_unlock_irqrestore(&host->lock, flags);
  1078. pci_set_power_state(pdev, PCI_D0);
  1079. pci_restore_state(pdev);
  1080. /* PCI device wasn't disabled during suspend. Use
  1081. * pci_reenable_device() to avoid affecting the enable
  1082. * count.
  1083. */
  1084. rc = pci_reenable_device(pdev);
  1085. if (rc)
  1086. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1087. "device after resume (%d)\n", rc);
  1088. } else
  1089. rc = ata_pci_device_do_resume(pdev);
  1090. if (rc == 0)
  1091. ata_host_resume(host);
  1092. return rc;
  1093. }
  1094. #endif
  1095. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1096. {
  1097. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1098. }
  1099. #define AHCI_PCI_BAR 5
  1100. #define AHCI_GLOBAL_CTL 0x04
  1101. #define AHCI_ENABLE (1 << 31)
  1102. static int piix_disable_ahci(struct pci_dev *pdev)
  1103. {
  1104. void __iomem *mmio;
  1105. u32 tmp;
  1106. int rc = 0;
  1107. /* BUG: pci_enable_device has not yet been called. This
  1108. * works because this device is usually set up by BIOS.
  1109. */
  1110. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1111. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1112. return 0;
  1113. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1114. if (!mmio)
  1115. return -ENOMEM;
  1116. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1117. if (tmp & AHCI_ENABLE) {
  1118. tmp &= ~AHCI_ENABLE;
  1119. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1120. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1121. if (tmp & AHCI_ENABLE)
  1122. rc = -EIO;
  1123. }
  1124. pci_iounmap(pdev, mmio);
  1125. return rc;
  1126. }
  1127. /**
  1128. * piix_check_450nx_errata - Check for problem 450NX setup
  1129. * @ata_dev: the PCI device to check
  1130. *
  1131. * Check for the present of 450NX errata #19 and errata #25. If
  1132. * they are found return an error code so we can turn off DMA
  1133. */
  1134. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1135. {
  1136. struct pci_dev *pdev = NULL;
  1137. u16 cfg;
  1138. int no_piix_dma = 0;
  1139. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1140. /* Look for 450NX PXB. Check for problem configurations
  1141. A PCI quirk checks bit 6 already */
  1142. pci_read_config_word(pdev, 0x41, &cfg);
  1143. /* Only on the original revision: IDE DMA can hang */
  1144. if (pdev->revision == 0x00)
  1145. no_piix_dma = 1;
  1146. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1147. else if (cfg & (1<<14) && pdev->revision < 5)
  1148. no_piix_dma = 2;
  1149. }
  1150. if (no_piix_dma)
  1151. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1152. if (no_piix_dma == 2)
  1153. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1154. return no_piix_dma;
  1155. }
  1156. static void __devinit piix_init_pcs(struct ata_host *host,
  1157. const struct piix_map_db *map_db)
  1158. {
  1159. struct pci_dev *pdev = to_pci_dev(host->dev);
  1160. u16 pcs, new_pcs;
  1161. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1162. new_pcs = pcs | map_db->port_enable;
  1163. if (new_pcs != pcs) {
  1164. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1165. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1166. msleep(150);
  1167. }
  1168. }
  1169. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1170. struct ata_port_info *pinfo,
  1171. const struct piix_map_db *map_db)
  1172. {
  1173. const int *map;
  1174. int i, invalid_map = 0;
  1175. u8 map_value;
  1176. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1177. map = map_db->map[map_value & map_db->mask];
  1178. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1179. for (i = 0; i < 4; i++) {
  1180. switch (map[i]) {
  1181. case RV:
  1182. invalid_map = 1;
  1183. printk(" XX");
  1184. break;
  1185. case NA:
  1186. printk(" --");
  1187. break;
  1188. case IDE:
  1189. WARN_ON((i & 1) || map[i + 1] != IDE);
  1190. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1191. i++;
  1192. printk(" IDE IDE");
  1193. break;
  1194. default:
  1195. printk(" P%d", map[i]);
  1196. if (i & 1)
  1197. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1198. break;
  1199. }
  1200. }
  1201. printk(" ]\n");
  1202. if (invalid_map)
  1203. dev_printk(KERN_ERR, &pdev->dev,
  1204. "invalid MAP value %u\n", map_value);
  1205. return map;
  1206. }
  1207. static bool piix_no_sidpr(struct ata_host *host)
  1208. {
  1209. struct pci_dev *pdev = to_pci_dev(host->dev);
  1210. /*
  1211. * Samsung DB-P70 only has three ATA ports exposed and
  1212. * curiously the unconnected first port reports link online
  1213. * while not responding to SRST protocol causing excessive
  1214. * detection delay.
  1215. *
  1216. * Unfortunately, the system doesn't carry enough DMI
  1217. * information to identify the machine but does have subsystem
  1218. * vendor and device set. As it's unclear whether the
  1219. * subsystem vendor/device is used only for this specific
  1220. * board, the port can't be disabled solely with the
  1221. * information; however, turning off SIDPR access works around
  1222. * the problem. Turn it off.
  1223. *
  1224. * This problem is reported in bnc#441240.
  1225. *
  1226. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1227. */
  1228. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1229. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1230. pdev->subsystem_device == 0xb049) {
  1231. dev_printk(KERN_WARNING, host->dev,
  1232. "Samsung DB-P70 detected, disabling SIDPR\n");
  1233. return true;
  1234. }
  1235. return false;
  1236. }
  1237. static int __devinit piix_init_sidpr(struct ata_host *host)
  1238. {
  1239. struct pci_dev *pdev = to_pci_dev(host->dev);
  1240. struct piix_host_priv *hpriv = host->private_data;
  1241. struct ata_link *link0 = &host->ports[0]->link;
  1242. u32 scontrol;
  1243. int i, rc;
  1244. /* check for availability */
  1245. for (i = 0; i < 4; i++)
  1246. if (hpriv->map[i] == IDE)
  1247. return 0;
  1248. /* is it blacklisted? */
  1249. if (piix_no_sidpr(host))
  1250. return 0;
  1251. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1252. return 0;
  1253. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1254. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1255. return 0;
  1256. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1257. return 0;
  1258. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1259. /* SCR access via SIDPR doesn't work on some configurations.
  1260. * Give it a test drive by inhibiting power save modes which
  1261. * we'll do anyway.
  1262. */
  1263. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1264. /* if IPM is already 3, SCR access is probably working. Don't
  1265. * un-inhibit power save modes as BIOS might have inhibited
  1266. * them for a reason.
  1267. */
  1268. if ((scontrol & 0xf00) != 0x300) {
  1269. scontrol |= 0x300;
  1270. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1271. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1272. if ((scontrol & 0xf00) != 0x300) {
  1273. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1274. "SIDPR is available but doesn't work\n");
  1275. return 0;
  1276. }
  1277. }
  1278. /* okay, SCRs available, set ops and ask libata for slave_link */
  1279. for (i = 0; i < 2; i++) {
  1280. struct ata_port *ap = host->ports[i];
  1281. ap->ops = &piix_sidpr_sata_ops;
  1282. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1283. rc = ata_slave_link_init(ap);
  1284. if (rc)
  1285. return rc;
  1286. }
  1287. }
  1288. return 0;
  1289. }
  1290. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1291. {
  1292. static const struct dmi_system_id sysids[] = {
  1293. {
  1294. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1295. * isn't used to boot the system which
  1296. * disables the channel.
  1297. */
  1298. .ident = "M570U",
  1299. .matches = {
  1300. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1301. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1302. },
  1303. },
  1304. { } /* terminate list */
  1305. };
  1306. struct pci_dev *pdev = to_pci_dev(host->dev);
  1307. struct piix_host_priv *hpriv = host->private_data;
  1308. if (!dmi_check_system(sysids))
  1309. return;
  1310. /* The datasheet says that bit 18 is NOOP but certain systems
  1311. * seem to use it to disable a channel. Clear the bit on the
  1312. * affected systems.
  1313. */
  1314. if (hpriv->saved_iocfg & (1 << 18)) {
  1315. dev_printk(KERN_INFO, &pdev->dev,
  1316. "applying IOCFG bit18 quirk\n");
  1317. pci_write_config_dword(pdev, PIIX_IOCFG,
  1318. hpriv->saved_iocfg & ~(1 << 18));
  1319. }
  1320. }
  1321. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1322. {
  1323. static const struct dmi_system_id broken_systems[] = {
  1324. {
  1325. .ident = "HP Compaq 2510p",
  1326. .matches = {
  1327. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1328. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1329. },
  1330. /* PCI slot number of the controller */
  1331. .driver_data = (void *)0x1FUL,
  1332. },
  1333. {
  1334. .ident = "HP Compaq nc6000",
  1335. .matches = {
  1336. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1337. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1338. },
  1339. /* PCI slot number of the controller */
  1340. .driver_data = (void *)0x1FUL,
  1341. },
  1342. { } /* terminate list */
  1343. };
  1344. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1345. if (dmi) {
  1346. unsigned long slot = (unsigned long)dmi->driver_data;
  1347. /* apply the quirk only to on-board controllers */
  1348. return slot == PCI_SLOT(pdev->devfn);
  1349. }
  1350. return false;
  1351. }
  1352. /**
  1353. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1354. * @pdev: PCI device to register
  1355. * @ent: Entry in piix_pci_tbl matching with @pdev
  1356. *
  1357. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1358. * and then hand over control to libata, for it to do the rest.
  1359. *
  1360. * LOCKING:
  1361. * Inherited from PCI layer (may sleep).
  1362. *
  1363. * RETURNS:
  1364. * Zero on success, or -ERRNO value.
  1365. */
  1366. static int __devinit piix_init_one(struct pci_dev *pdev,
  1367. const struct pci_device_id *ent)
  1368. {
  1369. static int printed_version;
  1370. struct device *dev = &pdev->dev;
  1371. struct ata_port_info port_info[2];
  1372. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1373. unsigned long port_flags;
  1374. struct ata_host *host;
  1375. struct piix_host_priv *hpriv;
  1376. int rc;
  1377. if (!printed_version++)
  1378. dev_printk(KERN_DEBUG, &pdev->dev,
  1379. "version " DRV_VERSION "\n");
  1380. /* no hotplugging support for later devices (FIXME) */
  1381. if (!in_module_init && ent->driver_data >= ich5_sata)
  1382. return -ENODEV;
  1383. if (piix_broken_system_poweroff(pdev)) {
  1384. piix_port_info[ent->driver_data].flags |=
  1385. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1386. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1387. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1388. "on poweroff and hibernation\n");
  1389. }
  1390. port_info[0] = piix_port_info[ent->driver_data];
  1391. port_info[1] = piix_port_info[ent->driver_data];
  1392. port_flags = port_info[0].flags;
  1393. /* enable device and prepare host */
  1394. rc = pcim_enable_device(pdev);
  1395. if (rc)
  1396. return rc;
  1397. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1398. if (!hpriv)
  1399. return -ENOMEM;
  1400. spin_lock_init(&hpriv->sidpr_lock);
  1401. /* Save IOCFG, this will be used for cable detection, quirk
  1402. * detection and restoration on detach. This is necessary
  1403. * because some ACPI implementations mess up cable related
  1404. * bits on _STM. Reported on kernel bz#11879.
  1405. */
  1406. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1407. /* ICH6R may be driven by either ata_piix or ahci driver
  1408. * regardless of BIOS configuration. Make sure AHCI mode is
  1409. * off.
  1410. */
  1411. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1412. rc = piix_disable_ahci(pdev);
  1413. if (rc)
  1414. return rc;
  1415. }
  1416. /* SATA map init can change port_info, do it before prepping host */
  1417. if (port_flags & ATA_FLAG_SATA)
  1418. hpriv->map = piix_init_sata_map(pdev, port_info,
  1419. piix_map_db_table[ent->driver_data]);
  1420. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  1421. if (rc)
  1422. return rc;
  1423. host->private_data = hpriv;
  1424. /* initialize controller */
  1425. if (port_flags & ATA_FLAG_SATA) {
  1426. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1427. rc = piix_init_sidpr(host);
  1428. if (rc)
  1429. return rc;
  1430. }
  1431. /* apply IOCFG bit18 quirk */
  1432. piix_iocfg_bit18_quirk(host);
  1433. /* On ICH5, some BIOSen disable the interrupt using the
  1434. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1435. * On ICH6, this bit has the same effect, but only when
  1436. * MSI is disabled (and it is disabled, as we don't use
  1437. * message-signalled interrupts currently).
  1438. */
  1439. if (port_flags & PIIX_FLAG_CHECKINTR)
  1440. pci_intx(pdev, 1);
  1441. if (piix_check_450nx_errata(pdev)) {
  1442. /* This writes into the master table but it does not
  1443. really matter for this errata as we will apply it to
  1444. all the PIIX devices on the board */
  1445. host->ports[0]->mwdma_mask = 0;
  1446. host->ports[0]->udma_mask = 0;
  1447. host->ports[1]->mwdma_mask = 0;
  1448. host->ports[1]->udma_mask = 0;
  1449. }
  1450. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1451. pci_set_master(pdev);
  1452. return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, &piix_sht);
  1453. }
  1454. static void piix_remove_one(struct pci_dev *pdev)
  1455. {
  1456. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1457. struct piix_host_priv *hpriv = host->private_data;
  1458. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1459. ata_pci_remove_one(pdev);
  1460. }
  1461. static int __init piix_init(void)
  1462. {
  1463. int rc;
  1464. DPRINTK("pci_register_driver\n");
  1465. rc = pci_register_driver(&piix_pci_driver);
  1466. if (rc)
  1467. return rc;
  1468. in_module_init = 0;
  1469. DPRINTK("done\n");
  1470. return 0;
  1471. }
  1472. static void __exit piix_exit(void)
  1473. {
  1474. pci_unregister_driver(&piix_pci_driver);
  1475. }
  1476. module_init(piix_init);
  1477. module_exit(piix_exit);