lapic.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279
  1. /*
  2. * Local APIC virtualization
  3. *
  4. * Copyright (C) 2006 Qumranet, Inc.
  5. * Copyright (C) 2007 Novell
  6. * Copyright (C) 2007 Intel
  7. * Copyright 2009 Red Hat, Inc. and/or its affilates.
  8. *
  9. * Authors:
  10. * Dor Laor <dor.laor@qumranet.com>
  11. * Gregory Haskins <ghaskins@novell.com>
  12. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  13. *
  14. * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. */
  19. #include <linux/kvm_host.h>
  20. #include <linux/kvm.h>
  21. #include <linux/mm.h>
  22. #include <linux/highmem.h>
  23. #include <linux/smp.h>
  24. #include <linux/hrtimer.h>
  25. #include <linux/io.h>
  26. #include <linux/module.h>
  27. #include <linux/math64.h>
  28. #include <linux/slab.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/page.h>
  32. #include <asm/current.h>
  33. #include <asm/apicdef.h>
  34. #include <asm/atomic.h>
  35. #include "kvm_cache_regs.h"
  36. #include "irq.h"
  37. #include "trace.h"
  38. #include "x86.h"
  39. #ifndef CONFIG_X86_64
  40. #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
  41. #else
  42. #define mod_64(x, y) ((x) % (y))
  43. #endif
  44. #define PRId64 "d"
  45. #define PRIx64 "llx"
  46. #define PRIu64 "u"
  47. #define PRIo64 "o"
  48. #define APIC_BUS_CYCLE_NS 1
  49. /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
  50. #define apic_debug(fmt, arg...)
  51. #define APIC_LVT_NUM 6
  52. /* 14 is the version for Xeon and Pentium 8.4.8*/
  53. #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
  54. #define LAPIC_MMIO_LENGTH (1 << 12)
  55. /* followed define is not in apicdef.h */
  56. #define APIC_SHORT_MASK 0xc0000
  57. #define APIC_DEST_NOSHORT 0x0
  58. #define APIC_DEST_MASK 0x800
  59. #define MAX_APIC_VECTOR 256
  60. #define VEC_POS(v) ((v) & (32 - 1))
  61. #define REG_POS(v) (((v) >> 5) << 4)
  62. static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
  63. {
  64. return *((u32 *) (apic->regs + reg_off));
  65. }
  66. static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
  67. {
  68. *((u32 *) (apic->regs + reg_off)) = val;
  69. }
  70. static inline int apic_test_and_set_vector(int vec, void *bitmap)
  71. {
  72. return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  73. }
  74. static inline int apic_test_and_clear_vector(int vec, void *bitmap)
  75. {
  76. return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  77. }
  78. static inline void apic_set_vector(int vec, void *bitmap)
  79. {
  80. set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  81. }
  82. static inline void apic_clear_vector(int vec, void *bitmap)
  83. {
  84. clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
  85. }
  86. static inline int apic_hw_enabled(struct kvm_lapic *apic)
  87. {
  88. return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
  89. }
  90. static inline int apic_sw_enabled(struct kvm_lapic *apic)
  91. {
  92. return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
  93. }
  94. static inline int apic_enabled(struct kvm_lapic *apic)
  95. {
  96. return apic_sw_enabled(apic) && apic_hw_enabled(apic);
  97. }
  98. #define LVT_MASK \
  99. (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
  100. #define LINT_MASK \
  101. (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
  102. APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
  103. static inline int kvm_apic_id(struct kvm_lapic *apic)
  104. {
  105. return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
  106. }
  107. static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
  108. {
  109. return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
  110. }
  111. static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
  112. {
  113. return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
  114. }
  115. static inline int apic_lvtt_period(struct kvm_lapic *apic)
  116. {
  117. return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
  118. }
  119. static inline int apic_lvt_nmi_mode(u32 lvt_val)
  120. {
  121. return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
  122. }
  123. void kvm_apic_set_version(struct kvm_vcpu *vcpu)
  124. {
  125. struct kvm_lapic *apic = vcpu->arch.apic;
  126. struct kvm_cpuid_entry2 *feat;
  127. u32 v = APIC_VERSION;
  128. if (!irqchip_in_kernel(vcpu->kvm))
  129. return;
  130. feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
  131. if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
  132. v |= APIC_LVR_DIRECTED_EOI;
  133. apic_set_reg(apic, APIC_LVR, v);
  134. }
  135. static inline int apic_x2apic_mode(struct kvm_lapic *apic)
  136. {
  137. return apic->vcpu->arch.apic_base & X2APIC_ENABLE;
  138. }
  139. static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
  140. LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
  141. LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
  142. LVT_MASK | APIC_MODE_MASK, /* LVTPC */
  143. LINT_MASK, LINT_MASK, /* LVT0-1 */
  144. LVT_MASK /* LVTERR */
  145. };
  146. static int find_highest_vector(void *bitmap)
  147. {
  148. u32 *word = bitmap;
  149. int word_offset = MAX_APIC_VECTOR >> 5;
  150. while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
  151. continue;
  152. if (likely(!word_offset && !word[0]))
  153. return -1;
  154. else
  155. return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
  156. }
  157. static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
  158. {
  159. apic->irr_pending = true;
  160. return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
  161. }
  162. static inline int apic_search_irr(struct kvm_lapic *apic)
  163. {
  164. return find_highest_vector(apic->regs + APIC_IRR);
  165. }
  166. static inline int apic_find_highest_irr(struct kvm_lapic *apic)
  167. {
  168. int result;
  169. if (!apic->irr_pending)
  170. return -1;
  171. result = apic_search_irr(apic);
  172. ASSERT(result == -1 || result >= 16);
  173. return result;
  174. }
  175. static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
  176. {
  177. apic->irr_pending = false;
  178. apic_clear_vector(vec, apic->regs + APIC_IRR);
  179. if (apic_search_irr(apic) != -1)
  180. apic->irr_pending = true;
  181. }
  182. int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
  183. {
  184. struct kvm_lapic *apic = vcpu->arch.apic;
  185. int highest_irr;
  186. /* This may race with setting of irr in __apic_accept_irq() and
  187. * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
  188. * will cause vmexit immediately and the value will be recalculated
  189. * on the next vmentry.
  190. */
  191. if (!apic)
  192. return 0;
  193. highest_irr = apic_find_highest_irr(apic);
  194. return highest_irr;
  195. }
  196. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  197. int vector, int level, int trig_mode);
  198. int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
  199. {
  200. struct kvm_lapic *apic = vcpu->arch.apic;
  201. return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
  202. irq->level, irq->trig_mode);
  203. }
  204. static inline int apic_find_highest_isr(struct kvm_lapic *apic)
  205. {
  206. int result;
  207. result = find_highest_vector(apic->regs + APIC_ISR);
  208. ASSERT(result == -1 || result >= 16);
  209. return result;
  210. }
  211. static void apic_update_ppr(struct kvm_lapic *apic)
  212. {
  213. u32 tpr, isrv, ppr;
  214. int isr;
  215. tpr = apic_get_reg(apic, APIC_TASKPRI);
  216. isr = apic_find_highest_isr(apic);
  217. isrv = (isr != -1) ? isr : 0;
  218. if ((tpr & 0xf0) >= (isrv & 0xf0))
  219. ppr = tpr & 0xff;
  220. else
  221. ppr = isrv & 0xf0;
  222. apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
  223. apic, ppr, isr, isrv);
  224. apic_set_reg(apic, APIC_PROCPRI, ppr);
  225. }
  226. static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
  227. {
  228. apic_set_reg(apic, APIC_TASKPRI, tpr);
  229. apic_update_ppr(apic);
  230. }
  231. int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
  232. {
  233. return dest == 0xff || kvm_apic_id(apic) == dest;
  234. }
  235. int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
  236. {
  237. int result = 0;
  238. u32 logical_id;
  239. if (apic_x2apic_mode(apic)) {
  240. logical_id = apic_get_reg(apic, APIC_LDR);
  241. return logical_id & mda;
  242. }
  243. logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
  244. switch (apic_get_reg(apic, APIC_DFR)) {
  245. case APIC_DFR_FLAT:
  246. if (logical_id & mda)
  247. result = 1;
  248. break;
  249. case APIC_DFR_CLUSTER:
  250. if (((logical_id >> 4) == (mda >> 0x4))
  251. && (logical_id & mda & 0xf))
  252. result = 1;
  253. break;
  254. default:
  255. printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
  256. apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
  257. break;
  258. }
  259. return result;
  260. }
  261. int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
  262. int short_hand, int dest, int dest_mode)
  263. {
  264. int result = 0;
  265. struct kvm_lapic *target = vcpu->arch.apic;
  266. apic_debug("target %p, source %p, dest 0x%x, "
  267. "dest_mode 0x%x, short_hand 0x%x\n",
  268. target, source, dest, dest_mode, short_hand);
  269. ASSERT(target);
  270. switch (short_hand) {
  271. case APIC_DEST_NOSHORT:
  272. if (dest_mode == 0)
  273. /* Physical mode. */
  274. result = kvm_apic_match_physical_addr(target, dest);
  275. else
  276. /* Logical mode. */
  277. result = kvm_apic_match_logical_addr(target, dest);
  278. break;
  279. case APIC_DEST_SELF:
  280. result = (target == source);
  281. break;
  282. case APIC_DEST_ALLINC:
  283. result = 1;
  284. break;
  285. case APIC_DEST_ALLBUT:
  286. result = (target != source);
  287. break;
  288. default:
  289. printk(KERN_WARNING "Bad dest shorthand value %x\n",
  290. short_hand);
  291. break;
  292. }
  293. return result;
  294. }
  295. /*
  296. * Add a pending IRQ into lapic.
  297. * Return 1 if successfully added and 0 if discarded.
  298. */
  299. static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
  300. int vector, int level, int trig_mode)
  301. {
  302. int result = 0;
  303. struct kvm_vcpu *vcpu = apic->vcpu;
  304. switch (delivery_mode) {
  305. case APIC_DM_LOWEST:
  306. vcpu->arch.apic_arb_prio++;
  307. case APIC_DM_FIXED:
  308. /* FIXME add logic for vcpu on reset */
  309. if (unlikely(!apic_enabled(apic)))
  310. break;
  311. if (trig_mode) {
  312. apic_debug("level trig mode for vector %d", vector);
  313. apic_set_vector(vector, apic->regs + APIC_TMR);
  314. } else
  315. apic_clear_vector(vector, apic->regs + APIC_TMR);
  316. result = !apic_test_and_set_irr(vector, apic);
  317. trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
  318. trig_mode, vector, !result);
  319. if (!result) {
  320. if (trig_mode)
  321. apic_debug("level trig mode repeatedly for "
  322. "vector %d", vector);
  323. break;
  324. }
  325. kvm_vcpu_kick(vcpu);
  326. break;
  327. case APIC_DM_REMRD:
  328. printk(KERN_DEBUG "Ignoring delivery mode 3\n");
  329. break;
  330. case APIC_DM_SMI:
  331. printk(KERN_DEBUG "Ignoring guest SMI\n");
  332. break;
  333. case APIC_DM_NMI:
  334. result = 1;
  335. kvm_inject_nmi(vcpu);
  336. kvm_vcpu_kick(vcpu);
  337. break;
  338. case APIC_DM_INIT:
  339. if (level) {
  340. result = 1;
  341. if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
  342. printk(KERN_DEBUG
  343. "INIT on a runnable vcpu %d\n",
  344. vcpu->vcpu_id);
  345. vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
  346. kvm_vcpu_kick(vcpu);
  347. } else {
  348. apic_debug("Ignoring de-assert INIT to vcpu %d\n",
  349. vcpu->vcpu_id);
  350. }
  351. break;
  352. case APIC_DM_STARTUP:
  353. apic_debug("SIPI to vcpu %d vector 0x%02x\n",
  354. vcpu->vcpu_id, vector);
  355. if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
  356. result = 1;
  357. vcpu->arch.sipi_vector = vector;
  358. vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
  359. kvm_vcpu_kick(vcpu);
  360. }
  361. break;
  362. case APIC_DM_EXTINT:
  363. /*
  364. * Should only be called by kvm_apic_local_deliver() with LVT0,
  365. * before NMI watchdog was enabled. Already handled by
  366. * kvm_apic_accept_pic_intr().
  367. */
  368. break;
  369. default:
  370. printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
  371. delivery_mode);
  372. break;
  373. }
  374. return result;
  375. }
  376. int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
  377. {
  378. return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
  379. }
  380. static void apic_set_eoi(struct kvm_lapic *apic)
  381. {
  382. int vector = apic_find_highest_isr(apic);
  383. int trigger_mode;
  384. /*
  385. * Not every write EOI will has corresponding ISR,
  386. * one example is when Kernel check timer on setup_IO_APIC
  387. */
  388. if (vector == -1)
  389. return;
  390. apic_clear_vector(vector, apic->regs + APIC_ISR);
  391. apic_update_ppr(apic);
  392. if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
  393. trigger_mode = IOAPIC_LEVEL_TRIG;
  394. else
  395. trigger_mode = IOAPIC_EDGE_TRIG;
  396. if (!(apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI))
  397. kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
  398. }
  399. static void apic_send_ipi(struct kvm_lapic *apic)
  400. {
  401. u32 icr_low = apic_get_reg(apic, APIC_ICR);
  402. u32 icr_high = apic_get_reg(apic, APIC_ICR2);
  403. struct kvm_lapic_irq irq;
  404. irq.vector = icr_low & APIC_VECTOR_MASK;
  405. irq.delivery_mode = icr_low & APIC_MODE_MASK;
  406. irq.dest_mode = icr_low & APIC_DEST_MASK;
  407. irq.level = icr_low & APIC_INT_ASSERT;
  408. irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
  409. irq.shorthand = icr_low & APIC_SHORT_MASK;
  410. if (apic_x2apic_mode(apic))
  411. irq.dest_id = icr_high;
  412. else
  413. irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
  414. trace_kvm_apic_ipi(icr_low, irq.dest_id);
  415. apic_debug("icr_high 0x%x, icr_low 0x%x, "
  416. "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
  417. "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
  418. icr_high, icr_low, irq.shorthand, irq.dest_id,
  419. irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
  420. irq.vector);
  421. kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
  422. }
  423. static u32 apic_get_tmcct(struct kvm_lapic *apic)
  424. {
  425. ktime_t remaining;
  426. s64 ns;
  427. u32 tmcct;
  428. ASSERT(apic != NULL);
  429. /* if initial count is 0, current count should also be 0 */
  430. if (apic_get_reg(apic, APIC_TMICT) == 0)
  431. return 0;
  432. remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
  433. if (ktime_to_ns(remaining) < 0)
  434. remaining = ktime_set(0, 0);
  435. ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
  436. tmcct = div64_u64(ns,
  437. (APIC_BUS_CYCLE_NS * apic->divide_count));
  438. return tmcct;
  439. }
  440. static void __report_tpr_access(struct kvm_lapic *apic, bool write)
  441. {
  442. struct kvm_vcpu *vcpu = apic->vcpu;
  443. struct kvm_run *run = vcpu->run;
  444. kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
  445. run->tpr_access.rip = kvm_rip_read(vcpu);
  446. run->tpr_access.is_write = write;
  447. }
  448. static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
  449. {
  450. if (apic->vcpu->arch.tpr_access_reporting)
  451. __report_tpr_access(apic, write);
  452. }
  453. static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
  454. {
  455. u32 val = 0;
  456. if (offset >= LAPIC_MMIO_LENGTH)
  457. return 0;
  458. switch (offset) {
  459. case APIC_ID:
  460. if (apic_x2apic_mode(apic))
  461. val = kvm_apic_id(apic);
  462. else
  463. val = kvm_apic_id(apic) << 24;
  464. break;
  465. case APIC_ARBPRI:
  466. printk(KERN_WARNING "Access APIC ARBPRI register "
  467. "which is for P6\n");
  468. break;
  469. case APIC_TMCCT: /* Timer CCR */
  470. val = apic_get_tmcct(apic);
  471. break;
  472. case APIC_TASKPRI:
  473. report_tpr_access(apic, false);
  474. /* fall thru */
  475. default:
  476. apic_update_ppr(apic);
  477. val = apic_get_reg(apic, offset);
  478. break;
  479. }
  480. return val;
  481. }
  482. static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
  483. {
  484. return container_of(dev, struct kvm_lapic, dev);
  485. }
  486. static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
  487. void *data)
  488. {
  489. unsigned char alignment = offset & 0xf;
  490. u32 result;
  491. /* this bitmask has a bit cleared for each reserver register */
  492. static const u64 rmask = 0x43ff01ffffffe70cULL;
  493. if ((alignment + len) > 4) {
  494. apic_debug("KVM_APIC_READ: alignment error %x %d\n",
  495. offset, len);
  496. return 1;
  497. }
  498. if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
  499. apic_debug("KVM_APIC_READ: read reserved register %x\n",
  500. offset);
  501. return 1;
  502. }
  503. result = __apic_read(apic, offset & ~0xf);
  504. trace_kvm_apic_read(offset, result);
  505. switch (len) {
  506. case 1:
  507. case 2:
  508. case 4:
  509. memcpy(data, (char *)&result + alignment, len);
  510. break;
  511. default:
  512. printk(KERN_ERR "Local APIC read with len = %x, "
  513. "should be 1,2, or 4 instead\n", len);
  514. break;
  515. }
  516. return 0;
  517. }
  518. static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
  519. {
  520. return apic_hw_enabled(apic) &&
  521. addr >= apic->base_address &&
  522. addr < apic->base_address + LAPIC_MMIO_LENGTH;
  523. }
  524. static int apic_mmio_read(struct kvm_io_device *this,
  525. gpa_t address, int len, void *data)
  526. {
  527. struct kvm_lapic *apic = to_lapic(this);
  528. u32 offset = address - apic->base_address;
  529. if (!apic_mmio_in_range(apic, address))
  530. return -EOPNOTSUPP;
  531. apic_reg_read(apic, offset, len, data);
  532. return 0;
  533. }
  534. static void update_divide_count(struct kvm_lapic *apic)
  535. {
  536. u32 tmp1, tmp2, tdcr;
  537. tdcr = apic_get_reg(apic, APIC_TDCR);
  538. tmp1 = tdcr & 0xf;
  539. tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
  540. apic->divide_count = 0x1 << (tmp2 & 0x7);
  541. apic_debug("timer divide count is 0x%x\n",
  542. apic->divide_count);
  543. }
  544. static void start_apic_timer(struct kvm_lapic *apic)
  545. {
  546. ktime_t now = apic->lapic_timer.timer.base->get_time();
  547. apic->lapic_timer.period = (u64)apic_get_reg(apic, APIC_TMICT) *
  548. APIC_BUS_CYCLE_NS * apic->divide_count;
  549. atomic_set(&apic->lapic_timer.pending, 0);
  550. if (!apic->lapic_timer.period)
  551. return;
  552. /*
  553. * Do not allow the guest to program periodic timers with small
  554. * interval, since the hrtimers are not throttled by the host
  555. * scheduler.
  556. */
  557. if (apic_lvtt_period(apic)) {
  558. if (apic->lapic_timer.period < NSEC_PER_MSEC/2)
  559. apic->lapic_timer.period = NSEC_PER_MSEC/2;
  560. }
  561. hrtimer_start(&apic->lapic_timer.timer,
  562. ktime_add_ns(now, apic->lapic_timer.period),
  563. HRTIMER_MODE_ABS);
  564. apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
  565. PRIx64 ", "
  566. "timer initial count 0x%x, period %lldns, "
  567. "expire @ 0x%016" PRIx64 ".\n", __func__,
  568. APIC_BUS_CYCLE_NS, ktime_to_ns(now),
  569. apic_get_reg(apic, APIC_TMICT),
  570. apic->lapic_timer.period,
  571. ktime_to_ns(ktime_add_ns(now,
  572. apic->lapic_timer.period)));
  573. }
  574. static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
  575. {
  576. int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
  577. if (apic_lvt_nmi_mode(lvt0_val)) {
  578. if (!nmi_wd_enabled) {
  579. apic_debug("Receive NMI setting on APIC_LVT0 "
  580. "for cpu %d\n", apic->vcpu->vcpu_id);
  581. apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
  582. }
  583. } else if (nmi_wd_enabled)
  584. apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
  585. }
  586. static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
  587. {
  588. int ret = 0;
  589. trace_kvm_apic_write(reg, val);
  590. switch (reg) {
  591. case APIC_ID: /* Local APIC ID */
  592. if (!apic_x2apic_mode(apic))
  593. apic_set_reg(apic, APIC_ID, val);
  594. else
  595. ret = 1;
  596. break;
  597. case APIC_TASKPRI:
  598. report_tpr_access(apic, true);
  599. apic_set_tpr(apic, val & 0xff);
  600. break;
  601. case APIC_EOI:
  602. apic_set_eoi(apic);
  603. break;
  604. case APIC_LDR:
  605. if (!apic_x2apic_mode(apic))
  606. apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
  607. else
  608. ret = 1;
  609. break;
  610. case APIC_DFR:
  611. if (!apic_x2apic_mode(apic))
  612. apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
  613. else
  614. ret = 1;
  615. break;
  616. case APIC_SPIV: {
  617. u32 mask = 0x3ff;
  618. if (apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
  619. mask |= APIC_SPIV_DIRECTED_EOI;
  620. apic_set_reg(apic, APIC_SPIV, val & mask);
  621. if (!(val & APIC_SPIV_APIC_ENABLED)) {
  622. int i;
  623. u32 lvt_val;
  624. for (i = 0; i < APIC_LVT_NUM; i++) {
  625. lvt_val = apic_get_reg(apic,
  626. APIC_LVTT + 0x10 * i);
  627. apic_set_reg(apic, APIC_LVTT + 0x10 * i,
  628. lvt_val | APIC_LVT_MASKED);
  629. }
  630. atomic_set(&apic->lapic_timer.pending, 0);
  631. }
  632. break;
  633. }
  634. case APIC_ICR:
  635. /* No delay here, so we always clear the pending bit */
  636. apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
  637. apic_send_ipi(apic);
  638. break;
  639. case APIC_ICR2:
  640. if (!apic_x2apic_mode(apic))
  641. val &= 0xff000000;
  642. apic_set_reg(apic, APIC_ICR2, val);
  643. break;
  644. case APIC_LVT0:
  645. apic_manage_nmi_watchdog(apic, val);
  646. case APIC_LVTT:
  647. case APIC_LVTTHMR:
  648. case APIC_LVTPC:
  649. case APIC_LVT1:
  650. case APIC_LVTERR:
  651. /* TODO: Check vector */
  652. if (!apic_sw_enabled(apic))
  653. val |= APIC_LVT_MASKED;
  654. val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
  655. apic_set_reg(apic, reg, val);
  656. break;
  657. case APIC_TMICT:
  658. hrtimer_cancel(&apic->lapic_timer.timer);
  659. apic_set_reg(apic, APIC_TMICT, val);
  660. start_apic_timer(apic);
  661. break;
  662. case APIC_TDCR:
  663. if (val & 4)
  664. printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
  665. apic_set_reg(apic, APIC_TDCR, val);
  666. update_divide_count(apic);
  667. break;
  668. case APIC_ESR:
  669. if (apic_x2apic_mode(apic) && val != 0) {
  670. printk(KERN_ERR "KVM_WRITE:ESR not zero %x\n", val);
  671. ret = 1;
  672. }
  673. break;
  674. case APIC_SELF_IPI:
  675. if (apic_x2apic_mode(apic)) {
  676. apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
  677. } else
  678. ret = 1;
  679. break;
  680. default:
  681. ret = 1;
  682. break;
  683. }
  684. if (ret)
  685. apic_debug("Local APIC Write to read-only register %x\n", reg);
  686. return ret;
  687. }
  688. static int apic_mmio_write(struct kvm_io_device *this,
  689. gpa_t address, int len, const void *data)
  690. {
  691. struct kvm_lapic *apic = to_lapic(this);
  692. unsigned int offset = address - apic->base_address;
  693. u32 val;
  694. if (!apic_mmio_in_range(apic, address))
  695. return -EOPNOTSUPP;
  696. /*
  697. * APIC register must be aligned on 128-bits boundary.
  698. * 32/64/128 bits registers must be accessed thru 32 bits.
  699. * Refer SDM 8.4.1
  700. */
  701. if (len != 4 || (offset & 0xf)) {
  702. /* Don't shout loud, $infamous_os would cause only noise. */
  703. apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
  704. return 0;
  705. }
  706. val = *(u32*)data;
  707. /* too common printing */
  708. if (offset != APIC_EOI)
  709. apic_debug("%s: offset 0x%x with length 0x%x, and value is "
  710. "0x%x\n", __func__, offset, len, val);
  711. apic_reg_write(apic, offset & 0xff0, val);
  712. return 0;
  713. }
  714. void kvm_free_lapic(struct kvm_vcpu *vcpu)
  715. {
  716. if (!vcpu->arch.apic)
  717. return;
  718. hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
  719. if (vcpu->arch.apic->regs_page)
  720. __free_page(vcpu->arch.apic->regs_page);
  721. kfree(vcpu->arch.apic);
  722. }
  723. /*
  724. *----------------------------------------------------------------------
  725. * LAPIC interface
  726. *----------------------------------------------------------------------
  727. */
  728. void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
  729. {
  730. struct kvm_lapic *apic = vcpu->arch.apic;
  731. if (!apic)
  732. return;
  733. apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
  734. | (apic_get_reg(apic, APIC_TASKPRI) & 4));
  735. }
  736. u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
  737. {
  738. struct kvm_lapic *apic = vcpu->arch.apic;
  739. u64 tpr;
  740. if (!apic)
  741. return 0;
  742. tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
  743. return (tpr & 0xf0) >> 4;
  744. }
  745. void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
  746. {
  747. struct kvm_lapic *apic = vcpu->arch.apic;
  748. if (!apic) {
  749. value |= MSR_IA32_APICBASE_BSP;
  750. vcpu->arch.apic_base = value;
  751. return;
  752. }
  753. if (!kvm_vcpu_is_bsp(apic->vcpu))
  754. value &= ~MSR_IA32_APICBASE_BSP;
  755. vcpu->arch.apic_base = value;
  756. if (apic_x2apic_mode(apic)) {
  757. u32 id = kvm_apic_id(apic);
  758. u32 ldr = ((id & ~0xf) << 16) | (1 << (id & 0xf));
  759. apic_set_reg(apic, APIC_LDR, ldr);
  760. }
  761. apic->base_address = apic->vcpu->arch.apic_base &
  762. MSR_IA32_APICBASE_BASE;
  763. /* with FSB delivery interrupt, we can restart APIC functionality */
  764. apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
  765. "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
  766. }
  767. void kvm_lapic_reset(struct kvm_vcpu *vcpu)
  768. {
  769. struct kvm_lapic *apic;
  770. int i;
  771. apic_debug("%s\n", __func__);
  772. ASSERT(vcpu);
  773. apic = vcpu->arch.apic;
  774. ASSERT(apic != NULL);
  775. /* Stop the timer in case it's a reset to an active apic */
  776. hrtimer_cancel(&apic->lapic_timer.timer);
  777. apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
  778. kvm_apic_set_version(apic->vcpu);
  779. for (i = 0; i < APIC_LVT_NUM; i++)
  780. apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
  781. apic_set_reg(apic, APIC_LVT0,
  782. SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
  783. apic_set_reg(apic, APIC_DFR, 0xffffffffU);
  784. apic_set_reg(apic, APIC_SPIV, 0xff);
  785. apic_set_reg(apic, APIC_TASKPRI, 0);
  786. apic_set_reg(apic, APIC_LDR, 0);
  787. apic_set_reg(apic, APIC_ESR, 0);
  788. apic_set_reg(apic, APIC_ICR, 0);
  789. apic_set_reg(apic, APIC_ICR2, 0);
  790. apic_set_reg(apic, APIC_TDCR, 0);
  791. apic_set_reg(apic, APIC_TMICT, 0);
  792. for (i = 0; i < 8; i++) {
  793. apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
  794. apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
  795. apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
  796. }
  797. apic->irr_pending = false;
  798. update_divide_count(apic);
  799. atomic_set(&apic->lapic_timer.pending, 0);
  800. if (kvm_vcpu_is_bsp(vcpu))
  801. vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
  802. apic_update_ppr(apic);
  803. vcpu->arch.apic_arb_prio = 0;
  804. apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
  805. "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
  806. vcpu, kvm_apic_id(apic),
  807. vcpu->arch.apic_base, apic->base_address);
  808. }
  809. bool kvm_apic_present(struct kvm_vcpu *vcpu)
  810. {
  811. return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
  812. }
  813. int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
  814. {
  815. return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
  816. }
  817. /*
  818. *----------------------------------------------------------------------
  819. * timer interface
  820. *----------------------------------------------------------------------
  821. */
  822. static bool lapic_is_periodic(struct kvm_timer *ktimer)
  823. {
  824. struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
  825. lapic_timer);
  826. return apic_lvtt_period(apic);
  827. }
  828. int apic_has_pending_timer(struct kvm_vcpu *vcpu)
  829. {
  830. struct kvm_lapic *lapic = vcpu->arch.apic;
  831. if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
  832. return atomic_read(&lapic->lapic_timer.pending);
  833. return 0;
  834. }
  835. static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
  836. {
  837. u32 reg = apic_get_reg(apic, lvt_type);
  838. int vector, mode, trig_mode;
  839. if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
  840. vector = reg & APIC_VECTOR_MASK;
  841. mode = reg & APIC_MODE_MASK;
  842. trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
  843. return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
  844. }
  845. return 0;
  846. }
  847. void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
  848. {
  849. struct kvm_lapic *apic = vcpu->arch.apic;
  850. if (apic)
  851. kvm_apic_local_deliver(apic, APIC_LVT0);
  852. }
  853. static struct kvm_timer_ops lapic_timer_ops = {
  854. .is_periodic = lapic_is_periodic,
  855. };
  856. static const struct kvm_io_device_ops apic_mmio_ops = {
  857. .read = apic_mmio_read,
  858. .write = apic_mmio_write,
  859. };
  860. int kvm_create_lapic(struct kvm_vcpu *vcpu)
  861. {
  862. struct kvm_lapic *apic;
  863. ASSERT(vcpu != NULL);
  864. apic_debug("apic_init %d\n", vcpu->vcpu_id);
  865. apic = kzalloc(sizeof(*apic), GFP_KERNEL);
  866. if (!apic)
  867. goto nomem;
  868. vcpu->arch.apic = apic;
  869. apic->regs_page = alloc_page(GFP_KERNEL);
  870. if (apic->regs_page == NULL) {
  871. printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
  872. vcpu->vcpu_id);
  873. goto nomem_free_apic;
  874. }
  875. apic->regs = page_address(apic->regs_page);
  876. memset(apic->regs, 0, PAGE_SIZE);
  877. apic->vcpu = vcpu;
  878. hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
  879. HRTIMER_MODE_ABS);
  880. apic->lapic_timer.timer.function = kvm_timer_fn;
  881. apic->lapic_timer.t_ops = &lapic_timer_ops;
  882. apic->lapic_timer.kvm = vcpu->kvm;
  883. apic->lapic_timer.vcpu = vcpu;
  884. apic->base_address = APIC_DEFAULT_PHYS_BASE;
  885. vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
  886. kvm_lapic_reset(vcpu);
  887. kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
  888. return 0;
  889. nomem_free_apic:
  890. kfree(apic);
  891. nomem:
  892. return -ENOMEM;
  893. }
  894. int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
  895. {
  896. struct kvm_lapic *apic = vcpu->arch.apic;
  897. int highest_irr;
  898. if (!apic || !apic_enabled(apic))
  899. return -1;
  900. apic_update_ppr(apic);
  901. highest_irr = apic_find_highest_irr(apic);
  902. if ((highest_irr == -1) ||
  903. ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
  904. return -1;
  905. return highest_irr;
  906. }
  907. int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
  908. {
  909. u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
  910. int r = 0;
  911. if (!apic_hw_enabled(vcpu->arch.apic))
  912. r = 1;
  913. if ((lvt0 & APIC_LVT_MASKED) == 0 &&
  914. GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
  915. r = 1;
  916. return r;
  917. }
  918. void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
  919. {
  920. struct kvm_lapic *apic = vcpu->arch.apic;
  921. if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
  922. if (kvm_apic_local_deliver(apic, APIC_LVTT))
  923. atomic_dec(&apic->lapic_timer.pending);
  924. }
  925. }
  926. int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
  927. {
  928. int vector = kvm_apic_has_interrupt(vcpu);
  929. struct kvm_lapic *apic = vcpu->arch.apic;
  930. if (vector == -1)
  931. return -1;
  932. apic_set_vector(vector, apic->regs + APIC_ISR);
  933. apic_update_ppr(apic);
  934. apic_clear_irr(vector, apic);
  935. return vector;
  936. }
  937. void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
  938. {
  939. struct kvm_lapic *apic = vcpu->arch.apic;
  940. apic->base_address = vcpu->arch.apic_base &
  941. MSR_IA32_APICBASE_BASE;
  942. kvm_apic_set_version(vcpu);
  943. apic_update_ppr(apic);
  944. hrtimer_cancel(&apic->lapic_timer.timer);
  945. update_divide_count(apic);
  946. start_apic_timer(apic);
  947. apic->irr_pending = true;
  948. }
  949. void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
  950. {
  951. struct kvm_lapic *apic = vcpu->arch.apic;
  952. struct hrtimer *timer;
  953. if (!apic)
  954. return;
  955. timer = &apic->lapic_timer.timer;
  956. if (hrtimer_cancel(timer))
  957. hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
  958. }
  959. void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
  960. {
  961. u32 data;
  962. void *vapic;
  963. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  964. return;
  965. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  966. data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
  967. kunmap_atomic(vapic, KM_USER0);
  968. apic_set_tpr(vcpu->arch.apic, data & 0xff);
  969. }
  970. void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
  971. {
  972. u32 data, tpr;
  973. int max_irr, max_isr;
  974. struct kvm_lapic *apic;
  975. void *vapic;
  976. if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
  977. return;
  978. apic = vcpu->arch.apic;
  979. tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
  980. max_irr = apic_find_highest_irr(apic);
  981. if (max_irr < 0)
  982. max_irr = 0;
  983. max_isr = apic_find_highest_isr(apic);
  984. if (max_isr < 0)
  985. max_isr = 0;
  986. data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
  987. vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
  988. *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
  989. kunmap_atomic(vapic, KM_USER0);
  990. }
  991. void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
  992. {
  993. if (!irqchip_in_kernel(vcpu->kvm))
  994. return;
  995. vcpu->arch.apic->vapic_addr = vapic_addr;
  996. }
  997. int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
  998. {
  999. struct kvm_lapic *apic = vcpu->arch.apic;
  1000. u32 reg = (msr - APIC_BASE_MSR) << 4;
  1001. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1002. return 1;
  1003. /* if this is ICR write vector before command */
  1004. if (msr == 0x830)
  1005. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1006. return apic_reg_write(apic, reg, (u32)data);
  1007. }
  1008. int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
  1009. {
  1010. struct kvm_lapic *apic = vcpu->arch.apic;
  1011. u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
  1012. if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
  1013. return 1;
  1014. if (apic_reg_read(apic, reg, 4, &low))
  1015. return 1;
  1016. if (msr == 0x830)
  1017. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1018. *data = (((u64)high) << 32) | low;
  1019. return 0;
  1020. }
  1021. int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
  1022. {
  1023. struct kvm_lapic *apic = vcpu->arch.apic;
  1024. if (!irqchip_in_kernel(vcpu->kvm))
  1025. return 1;
  1026. /* if this is ICR write vector before command */
  1027. if (reg == APIC_ICR)
  1028. apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
  1029. return apic_reg_write(apic, reg, (u32)data);
  1030. }
  1031. int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
  1032. {
  1033. struct kvm_lapic *apic = vcpu->arch.apic;
  1034. u32 low, high = 0;
  1035. if (!irqchip_in_kernel(vcpu->kvm))
  1036. return 1;
  1037. if (apic_reg_read(apic, reg, 4, &low))
  1038. return 1;
  1039. if (reg == APIC_ICR)
  1040. apic_reg_read(apic, APIC_ICR2, 4, &high);
  1041. *data = (((u64)high) << 32) | low;
  1042. return 0;
  1043. }