mce_amd.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707
  1. /*
  2. * (c) 2005, 2006 Advanced Micro Devices, Inc.
  3. * Your use of this code is subject to the terms and conditions of the
  4. * GNU general public license version 2. See "COPYING" or
  5. * http://www.gnu.org/licenses/gpl.html
  6. *
  7. * Written by Jacob Shin - AMD, Inc.
  8. *
  9. * Support : jacob.shin@amd.com
  10. *
  11. * April 2006
  12. * - added support for AMD Family 0x10 processors
  13. *
  14. * All MC4_MISCi registers are shared between multi-cores
  15. */
  16. #include <linux/interrupt.h>
  17. #include <linux/notifier.h>
  18. #include <linux/kobject.h>
  19. #include <linux/percpu.h>
  20. #include <linux/sysdev.h>
  21. #include <linux/errno.h>
  22. #include <linux/sched.h>
  23. #include <linux/sysfs.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/cpu.h>
  27. #include <linux/smp.h>
  28. #include <asm/apic.h>
  29. #include <asm/idle.h>
  30. #include <asm/mce.h>
  31. #include <asm/msr.h>
  32. #define PFX "mce_threshold: "
  33. #define VERSION "version 1.1.1"
  34. #define NR_BANKS 6
  35. #define NR_BLOCKS 9
  36. #define THRESHOLD_MAX 0xFFF
  37. #define INT_TYPE_APIC 0x00020000
  38. #define MASK_VALID_HI 0x80000000
  39. #define MASK_CNTP_HI 0x40000000
  40. #define MASK_LOCKED_HI 0x20000000
  41. #define MASK_LVTOFF_HI 0x00F00000
  42. #define MASK_COUNT_EN_HI 0x00080000
  43. #define MASK_INT_TYPE_HI 0x00060000
  44. #define MASK_OVERFLOW_HI 0x00010000
  45. #define MASK_ERR_COUNT_HI 0x00000FFF
  46. #define MASK_BLKPTR_LO 0xFF000000
  47. #define MCG_XBLK_ADDR 0xC0000400
  48. struct threshold_block {
  49. unsigned int block;
  50. unsigned int bank;
  51. unsigned int cpu;
  52. u32 address;
  53. u16 interrupt_enable;
  54. u16 threshold_limit;
  55. struct kobject kobj;
  56. struct list_head miscj;
  57. };
  58. /* defaults used early on boot */
  59. static struct threshold_block threshold_defaults = {
  60. .interrupt_enable = 0,
  61. .threshold_limit = THRESHOLD_MAX,
  62. };
  63. struct threshold_bank {
  64. struct kobject *kobj;
  65. struct threshold_block *blocks;
  66. cpumask_var_t cpus;
  67. };
  68. static DEFINE_PER_CPU(struct threshold_bank * [NR_BANKS], threshold_banks);
  69. #ifdef CONFIG_SMP
  70. static unsigned char shared_bank[NR_BANKS] = {
  71. 0, 0, 0, 0, 1
  72. };
  73. #endif
  74. static DEFINE_PER_CPU(unsigned char, bank_map); /* see which banks are on */
  75. static void amd_threshold_interrupt(void);
  76. /*
  77. * CPU Initialization
  78. */
  79. struct thresh_restart {
  80. struct threshold_block *b;
  81. int reset;
  82. u16 old_limit;
  83. };
  84. /* must be called with correct cpu affinity */
  85. /* Called via smp_call_function_single() */
  86. static void threshold_restart_bank(void *_tr)
  87. {
  88. struct thresh_restart *tr = _tr;
  89. u32 mci_misc_hi, mci_misc_lo;
  90. rdmsr(tr->b->address, mci_misc_lo, mci_misc_hi);
  91. if (tr->b->threshold_limit < (mci_misc_hi & THRESHOLD_MAX))
  92. tr->reset = 1; /* limit cannot be lower than err count */
  93. if (tr->reset) { /* reset err count and overflow bit */
  94. mci_misc_hi =
  95. (mci_misc_hi & ~(MASK_ERR_COUNT_HI | MASK_OVERFLOW_HI)) |
  96. (THRESHOLD_MAX - tr->b->threshold_limit);
  97. } else if (tr->old_limit) { /* change limit w/o reset */
  98. int new_count = (mci_misc_hi & THRESHOLD_MAX) +
  99. (tr->old_limit - tr->b->threshold_limit);
  100. mci_misc_hi = (mci_misc_hi & ~MASK_ERR_COUNT_HI) |
  101. (new_count & THRESHOLD_MAX);
  102. }
  103. tr->b->interrupt_enable ?
  104. (mci_misc_hi = (mci_misc_hi & ~MASK_INT_TYPE_HI) | INT_TYPE_APIC) :
  105. (mci_misc_hi &= ~MASK_INT_TYPE_HI);
  106. mci_misc_hi |= MASK_COUNT_EN_HI;
  107. wrmsr(tr->b->address, mci_misc_lo, mci_misc_hi);
  108. }
  109. /* cpu init entry point, called from mce.c with preempt off */
  110. void mce_amd_feature_init(struct cpuinfo_x86 *c)
  111. {
  112. unsigned int cpu = smp_processor_id();
  113. u32 low = 0, high = 0, address = 0;
  114. unsigned int bank, block;
  115. struct thresh_restart tr;
  116. u8 lvt_off;
  117. for (bank = 0; bank < NR_BANKS; ++bank) {
  118. for (block = 0; block < NR_BLOCKS; ++block) {
  119. if (block == 0)
  120. address = MSR_IA32_MC0_MISC + bank * 4;
  121. else if (block == 1) {
  122. address = (low & MASK_BLKPTR_LO) >> 21;
  123. if (!address)
  124. break;
  125. address += MCG_XBLK_ADDR;
  126. } else
  127. ++address;
  128. if (rdmsr_safe(address, &low, &high))
  129. break;
  130. if (!(high & MASK_VALID_HI)) {
  131. if (block)
  132. continue;
  133. else
  134. break;
  135. }
  136. if (!(high & MASK_CNTP_HI) ||
  137. (high & MASK_LOCKED_HI))
  138. continue;
  139. if (!block)
  140. per_cpu(bank_map, cpu) |= (1 << bank);
  141. #ifdef CONFIG_SMP
  142. if (shared_bank[bank] && c->cpu_core_id)
  143. break;
  144. #endif
  145. lvt_off = setup_APIC_eilvt_mce(THRESHOLD_APIC_VECTOR,
  146. APIC_EILVT_MSG_FIX, 0);
  147. high &= ~MASK_LVTOFF_HI;
  148. high |= lvt_off << 20;
  149. wrmsr(address, low, high);
  150. threshold_defaults.address = address;
  151. tr.b = &threshold_defaults;
  152. tr.reset = 0;
  153. tr.old_limit = 0;
  154. threshold_restart_bank(&tr);
  155. mce_threshold_vector = amd_threshold_interrupt;
  156. }
  157. }
  158. }
  159. /*
  160. * APIC Interrupt Handler
  161. */
  162. /*
  163. * threshold interrupt handler will service THRESHOLD_APIC_VECTOR.
  164. * the interrupt goes off when error_count reaches threshold_limit.
  165. * the handler will simply log mcelog w/ software defined bank number.
  166. */
  167. static void amd_threshold_interrupt(void)
  168. {
  169. u32 low = 0, high = 0, address = 0;
  170. unsigned int bank, block;
  171. struct mce m;
  172. mce_setup(&m);
  173. /* assume first bank caused it */
  174. for (bank = 0; bank < NR_BANKS; ++bank) {
  175. if (!(per_cpu(bank_map, m.cpu) & (1 << bank)))
  176. continue;
  177. for (block = 0; block < NR_BLOCKS; ++block) {
  178. if (block == 0) {
  179. address = MSR_IA32_MC0_MISC + bank * 4;
  180. } else if (block == 1) {
  181. address = (low & MASK_BLKPTR_LO) >> 21;
  182. if (!address)
  183. break;
  184. address += MCG_XBLK_ADDR;
  185. } else {
  186. ++address;
  187. }
  188. if (rdmsr_safe(address, &low, &high))
  189. break;
  190. if (!(high & MASK_VALID_HI)) {
  191. if (block)
  192. continue;
  193. else
  194. break;
  195. }
  196. if (!(high & MASK_CNTP_HI) ||
  197. (high & MASK_LOCKED_HI))
  198. continue;
  199. /*
  200. * Log the machine check that caused the threshold
  201. * event.
  202. */
  203. machine_check_poll(MCP_TIMESTAMP,
  204. &__get_cpu_var(mce_poll_banks));
  205. if (high & MASK_OVERFLOW_HI) {
  206. rdmsrl(address, m.misc);
  207. rdmsrl(MSR_IA32_MC0_STATUS + bank * 4,
  208. m.status);
  209. m.bank = K8_MCE_THRESHOLD_BASE
  210. + bank * NR_BLOCKS
  211. + block;
  212. mce_log(&m);
  213. return;
  214. }
  215. }
  216. }
  217. }
  218. /*
  219. * Sysfs Interface
  220. */
  221. struct threshold_attr {
  222. struct attribute attr;
  223. ssize_t (*show) (struct threshold_block *, char *);
  224. ssize_t (*store) (struct threshold_block *, const char *, size_t count);
  225. };
  226. #define SHOW_FIELDS(name) \
  227. static ssize_t show_ ## name(struct threshold_block *b, char *buf) \
  228. { \
  229. return sprintf(buf, "%lx\n", (unsigned long) b->name); \
  230. }
  231. SHOW_FIELDS(interrupt_enable)
  232. SHOW_FIELDS(threshold_limit)
  233. static ssize_t
  234. store_interrupt_enable(struct threshold_block *b, const char *buf, size_t size)
  235. {
  236. struct thresh_restart tr;
  237. unsigned long new;
  238. if (strict_strtoul(buf, 0, &new) < 0)
  239. return -EINVAL;
  240. b->interrupt_enable = !!new;
  241. tr.b = b;
  242. tr.reset = 0;
  243. tr.old_limit = 0;
  244. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  245. return size;
  246. }
  247. static ssize_t
  248. store_threshold_limit(struct threshold_block *b, const char *buf, size_t size)
  249. {
  250. struct thresh_restart tr;
  251. unsigned long new;
  252. if (strict_strtoul(buf, 0, &new) < 0)
  253. return -EINVAL;
  254. if (new > THRESHOLD_MAX)
  255. new = THRESHOLD_MAX;
  256. if (new < 1)
  257. new = 1;
  258. tr.old_limit = b->threshold_limit;
  259. b->threshold_limit = new;
  260. tr.b = b;
  261. tr.reset = 0;
  262. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  263. return size;
  264. }
  265. struct threshold_block_cross_cpu {
  266. struct threshold_block *tb;
  267. long retval;
  268. };
  269. static void local_error_count_handler(void *_tbcc)
  270. {
  271. struct threshold_block_cross_cpu *tbcc = _tbcc;
  272. struct threshold_block *b = tbcc->tb;
  273. u32 low, high;
  274. rdmsr(b->address, low, high);
  275. tbcc->retval = (high & 0xFFF) - (THRESHOLD_MAX - b->threshold_limit);
  276. }
  277. static ssize_t show_error_count(struct threshold_block *b, char *buf)
  278. {
  279. struct threshold_block_cross_cpu tbcc = { .tb = b, };
  280. smp_call_function_single(b->cpu, local_error_count_handler, &tbcc, 1);
  281. return sprintf(buf, "%lx\n", tbcc.retval);
  282. }
  283. static ssize_t store_error_count(struct threshold_block *b,
  284. const char *buf, size_t count)
  285. {
  286. struct thresh_restart tr = { .b = b, .reset = 1, .old_limit = 0 };
  287. smp_call_function_single(b->cpu, threshold_restart_bank, &tr, 1);
  288. return 1;
  289. }
  290. #define RW_ATTR(val) \
  291. static struct threshold_attr val = { \
  292. .attr = {.name = __stringify(val), .mode = 0644 }, \
  293. .show = show_## val, \
  294. .store = store_## val, \
  295. };
  296. RW_ATTR(interrupt_enable);
  297. RW_ATTR(threshold_limit);
  298. RW_ATTR(error_count);
  299. static struct attribute *default_attrs[] = {
  300. &interrupt_enable.attr,
  301. &threshold_limit.attr,
  302. &error_count.attr,
  303. NULL
  304. };
  305. #define to_block(k) container_of(k, struct threshold_block, kobj)
  306. #define to_attr(a) container_of(a, struct threshold_attr, attr)
  307. static ssize_t show(struct kobject *kobj, struct attribute *attr, char *buf)
  308. {
  309. struct threshold_block *b = to_block(kobj);
  310. struct threshold_attr *a = to_attr(attr);
  311. ssize_t ret;
  312. ret = a->show ? a->show(b, buf) : -EIO;
  313. return ret;
  314. }
  315. static ssize_t store(struct kobject *kobj, struct attribute *attr,
  316. const char *buf, size_t count)
  317. {
  318. struct threshold_block *b = to_block(kobj);
  319. struct threshold_attr *a = to_attr(attr);
  320. ssize_t ret;
  321. ret = a->store ? a->store(b, buf, count) : -EIO;
  322. return ret;
  323. }
  324. static const struct sysfs_ops threshold_ops = {
  325. .show = show,
  326. .store = store,
  327. };
  328. static struct kobj_type threshold_ktype = {
  329. .sysfs_ops = &threshold_ops,
  330. .default_attrs = default_attrs,
  331. };
  332. static __cpuinit int allocate_threshold_blocks(unsigned int cpu,
  333. unsigned int bank,
  334. unsigned int block,
  335. u32 address)
  336. {
  337. struct threshold_block *b = NULL;
  338. u32 low, high;
  339. int err;
  340. if ((bank >= NR_BANKS) || (block >= NR_BLOCKS))
  341. return 0;
  342. if (rdmsr_safe_on_cpu(cpu, address, &low, &high))
  343. return 0;
  344. if (!(high & MASK_VALID_HI)) {
  345. if (block)
  346. goto recurse;
  347. else
  348. return 0;
  349. }
  350. if (!(high & MASK_CNTP_HI) ||
  351. (high & MASK_LOCKED_HI))
  352. goto recurse;
  353. b = kzalloc(sizeof(struct threshold_block), GFP_KERNEL);
  354. if (!b)
  355. return -ENOMEM;
  356. b->block = block;
  357. b->bank = bank;
  358. b->cpu = cpu;
  359. b->address = address;
  360. b->interrupt_enable = 0;
  361. b->threshold_limit = THRESHOLD_MAX;
  362. INIT_LIST_HEAD(&b->miscj);
  363. if (per_cpu(threshold_banks, cpu)[bank]->blocks) {
  364. list_add(&b->miscj,
  365. &per_cpu(threshold_banks, cpu)[bank]->blocks->miscj);
  366. } else {
  367. per_cpu(threshold_banks, cpu)[bank]->blocks = b;
  368. }
  369. err = kobject_init_and_add(&b->kobj, &threshold_ktype,
  370. per_cpu(threshold_banks, cpu)[bank]->kobj,
  371. "misc%i", block);
  372. if (err)
  373. goto out_free;
  374. recurse:
  375. if (!block) {
  376. address = (low & MASK_BLKPTR_LO) >> 21;
  377. if (!address)
  378. return 0;
  379. address += MCG_XBLK_ADDR;
  380. } else {
  381. ++address;
  382. }
  383. err = allocate_threshold_blocks(cpu, bank, ++block, address);
  384. if (err)
  385. goto out_free;
  386. if (b)
  387. kobject_uevent(&b->kobj, KOBJ_ADD);
  388. return err;
  389. out_free:
  390. if (b) {
  391. kobject_put(&b->kobj);
  392. kfree(b);
  393. }
  394. return err;
  395. }
  396. static __cpuinit long
  397. local_allocate_threshold_blocks(int cpu, unsigned int bank)
  398. {
  399. return allocate_threshold_blocks(cpu, bank, 0,
  400. MSR_IA32_MC0_MISC + bank * 4);
  401. }
  402. /* symlinks sibling shared banks to first core. first core owns dir/files. */
  403. static __cpuinit int threshold_create_bank(unsigned int cpu, unsigned int bank)
  404. {
  405. int i, err = 0;
  406. struct threshold_bank *b = NULL;
  407. char name[32];
  408. #ifdef CONFIG_SMP
  409. struct cpuinfo_x86 *c = &cpu_data(cpu);
  410. #endif
  411. sprintf(name, "threshold_bank%i", bank);
  412. #ifdef CONFIG_SMP
  413. if (cpu_data(cpu).cpu_core_id && shared_bank[bank]) { /* symlink */
  414. i = cpumask_first(c->llc_shared_map);
  415. /* first core not up yet */
  416. if (cpu_data(i).cpu_core_id)
  417. goto out;
  418. /* already linked */
  419. if (per_cpu(threshold_banks, cpu)[bank])
  420. goto out;
  421. b = per_cpu(threshold_banks, i)[bank];
  422. if (!b)
  423. goto out;
  424. err = sysfs_create_link(&per_cpu(mce_dev, cpu).kobj,
  425. b->kobj, name);
  426. if (err)
  427. goto out;
  428. cpumask_copy(b->cpus, c->llc_shared_map);
  429. per_cpu(threshold_banks, cpu)[bank] = b;
  430. goto out;
  431. }
  432. #endif
  433. b = kzalloc(sizeof(struct threshold_bank), GFP_KERNEL);
  434. if (!b) {
  435. err = -ENOMEM;
  436. goto out;
  437. }
  438. if (!zalloc_cpumask_var(&b->cpus, GFP_KERNEL)) {
  439. kfree(b);
  440. err = -ENOMEM;
  441. goto out;
  442. }
  443. b->kobj = kobject_create_and_add(name, &per_cpu(mce_dev, cpu).kobj);
  444. if (!b->kobj)
  445. goto out_free;
  446. #ifndef CONFIG_SMP
  447. cpumask_setall(b->cpus);
  448. #else
  449. cpumask_set_cpu(cpu, b->cpus);
  450. #endif
  451. per_cpu(threshold_banks, cpu)[bank] = b;
  452. err = local_allocate_threshold_blocks(cpu, bank);
  453. if (err)
  454. goto out_free;
  455. for_each_cpu(i, b->cpus) {
  456. if (i == cpu)
  457. continue;
  458. err = sysfs_create_link(&per_cpu(mce_dev, i).kobj,
  459. b->kobj, name);
  460. if (err)
  461. goto out;
  462. per_cpu(threshold_banks, i)[bank] = b;
  463. }
  464. goto out;
  465. out_free:
  466. per_cpu(threshold_banks, cpu)[bank] = NULL;
  467. free_cpumask_var(b->cpus);
  468. kfree(b);
  469. out:
  470. return err;
  471. }
  472. /* create dir/files for all valid threshold banks */
  473. static __cpuinit int threshold_create_device(unsigned int cpu)
  474. {
  475. unsigned int bank;
  476. int err = 0;
  477. for (bank = 0; bank < NR_BANKS; ++bank) {
  478. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  479. continue;
  480. err = threshold_create_bank(cpu, bank);
  481. if (err)
  482. goto out;
  483. }
  484. out:
  485. return err;
  486. }
  487. /*
  488. * let's be hotplug friendly.
  489. * in case of multiple core processors, the first core always takes ownership
  490. * of shared sysfs dir/files, and rest of the cores will be symlinked to it.
  491. */
  492. static void deallocate_threshold_block(unsigned int cpu,
  493. unsigned int bank)
  494. {
  495. struct threshold_block *pos = NULL;
  496. struct threshold_block *tmp = NULL;
  497. struct threshold_bank *head = per_cpu(threshold_banks, cpu)[bank];
  498. if (!head)
  499. return;
  500. list_for_each_entry_safe(pos, tmp, &head->blocks->miscj, miscj) {
  501. kobject_put(&pos->kobj);
  502. list_del(&pos->miscj);
  503. kfree(pos);
  504. }
  505. kfree(per_cpu(threshold_banks, cpu)[bank]->blocks);
  506. per_cpu(threshold_banks, cpu)[bank]->blocks = NULL;
  507. }
  508. static void threshold_remove_bank(unsigned int cpu, int bank)
  509. {
  510. struct threshold_bank *b;
  511. char name[32];
  512. int i = 0;
  513. b = per_cpu(threshold_banks, cpu)[bank];
  514. if (!b)
  515. return;
  516. if (!b->blocks)
  517. goto free_out;
  518. sprintf(name, "threshold_bank%i", bank);
  519. #ifdef CONFIG_SMP
  520. /* sibling symlink */
  521. if (shared_bank[bank] && b->blocks->cpu != cpu) {
  522. sysfs_remove_link(&per_cpu(mce_dev, cpu).kobj, name);
  523. per_cpu(threshold_banks, cpu)[bank] = NULL;
  524. return;
  525. }
  526. #endif
  527. /* remove all sibling symlinks before unregistering */
  528. for_each_cpu(i, b->cpus) {
  529. if (i == cpu)
  530. continue;
  531. sysfs_remove_link(&per_cpu(mce_dev, i).kobj, name);
  532. per_cpu(threshold_banks, i)[bank] = NULL;
  533. }
  534. deallocate_threshold_block(cpu, bank);
  535. free_out:
  536. kobject_del(b->kobj);
  537. kobject_put(b->kobj);
  538. free_cpumask_var(b->cpus);
  539. kfree(b);
  540. per_cpu(threshold_banks, cpu)[bank] = NULL;
  541. }
  542. static void threshold_remove_device(unsigned int cpu)
  543. {
  544. unsigned int bank;
  545. for (bank = 0; bank < NR_BANKS; ++bank) {
  546. if (!(per_cpu(bank_map, cpu) & (1 << bank)))
  547. continue;
  548. threshold_remove_bank(cpu, bank);
  549. }
  550. }
  551. /* get notified when a cpu comes on/off */
  552. static void __cpuinit
  553. amd_64_threshold_cpu_callback(unsigned long action, unsigned int cpu)
  554. {
  555. switch (action) {
  556. case CPU_ONLINE:
  557. case CPU_ONLINE_FROZEN:
  558. threshold_create_device(cpu);
  559. break;
  560. case CPU_DEAD:
  561. case CPU_DEAD_FROZEN:
  562. threshold_remove_device(cpu);
  563. break;
  564. default:
  565. break;
  566. }
  567. }
  568. static __init int threshold_init_device(void)
  569. {
  570. unsigned lcpu = 0;
  571. /* to hit CPUs online before the notifier is up */
  572. for_each_online_cpu(lcpu) {
  573. int err = threshold_create_device(lcpu);
  574. if (err)
  575. return err;
  576. }
  577. threshold_cpu_callback = amd_64_threshold_cpu_callback;
  578. return 0;
  579. }
  580. device_initcall(threshold_init_device);