p4-clockmod.c 8.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331
  1. /*
  2. * Pentium 4/Xeon CPU on demand clock modulation/speed scaling
  3. * (C) 2002 - 2003 Dominik Brodowski <linux@brodo.de>
  4. * (C) 2002 Zwane Mwaikambo <zwane@commfireservices.com>
  5. * (C) 2002 Arjan van de Ven <arjanv@redhat.com>
  6. * (C) 2002 Tora T. Engstad
  7. * All Rights Reserved
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. *
  14. * The author(s) of this software shall not be held liable for damages
  15. * of any nature resulting due to the use of this software. This
  16. * software is provided AS-IS with no warranties.
  17. *
  18. * Date Errata Description
  19. * 20020525 N44, O17 12.5% or 25% DC causes lockup
  20. *
  21. */
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/smp.h>
  26. #include <linux/cpufreq.h>
  27. #include <linux/cpumask.h>
  28. #include <linux/timex.h>
  29. #include <asm/processor.h>
  30. #include <asm/msr.h>
  31. #include <asm/timer.h>
  32. #include "speedstep-lib.h"
  33. #define PFX "p4-clockmod: "
  34. #define dprintk(msg...) cpufreq_debug_printk(CPUFREQ_DEBUG_DRIVER, \
  35. "p4-clockmod", msg)
  36. /*
  37. * Duty Cycle (3bits), note DC_DISABLE is not specified in
  38. * intel docs i just use it to mean disable
  39. */
  40. enum {
  41. DC_RESV, DC_DFLT, DC_25PT, DC_38PT, DC_50PT,
  42. DC_64PT, DC_75PT, DC_88PT, DC_DISABLE
  43. };
  44. #define DC_ENTRIES 8
  45. static int has_N44_O17_errata[NR_CPUS];
  46. static unsigned int stock_freq;
  47. static struct cpufreq_driver p4clockmod_driver;
  48. static unsigned int cpufreq_p4_get(unsigned int cpu);
  49. static int cpufreq_p4_setdc(unsigned int cpu, unsigned int newstate)
  50. {
  51. u32 l, h;
  52. if (!cpu_online(cpu) ||
  53. (newstate > DC_DISABLE) || (newstate == DC_RESV))
  54. return -EINVAL;
  55. rdmsr_on_cpu(cpu, MSR_IA32_THERM_STATUS, &l, &h);
  56. if (l & 0x01)
  57. dprintk("CPU#%d currently thermal throttled\n", cpu);
  58. if (has_N44_O17_errata[cpu] &&
  59. (newstate == DC_25PT || newstate == DC_DFLT))
  60. newstate = DC_38PT;
  61. rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
  62. if (newstate == DC_DISABLE) {
  63. dprintk("CPU#%d disabling modulation\n", cpu);
  64. wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l & ~(1<<4), h);
  65. } else {
  66. dprintk("CPU#%d setting duty cycle to %d%%\n",
  67. cpu, ((125 * newstate) / 10));
  68. /* bits 63 - 5 : reserved
  69. * bit 4 : enable/disable
  70. * bits 3-1 : duty cycle
  71. * bit 0 : reserved
  72. */
  73. l = (l & ~14);
  74. l = l | (1<<4) | ((newstate & 0x7)<<1);
  75. wrmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, l, h);
  76. }
  77. return 0;
  78. }
  79. static struct cpufreq_frequency_table p4clockmod_table[] = {
  80. {DC_RESV, CPUFREQ_ENTRY_INVALID},
  81. {DC_DFLT, 0},
  82. {DC_25PT, 0},
  83. {DC_38PT, 0},
  84. {DC_50PT, 0},
  85. {DC_64PT, 0},
  86. {DC_75PT, 0},
  87. {DC_88PT, 0},
  88. {DC_DISABLE, 0},
  89. {DC_RESV, CPUFREQ_TABLE_END},
  90. };
  91. static int cpufreq_p4_target(struct cpufreq_policy *policy,
  92. unsigned int target_freq,
  93. unsigned int relation)
  94. {
  95. unsigned int newstate = DC_RESV;
  96. struct cpufreq_freqs freqs;
  97. int i;
  98. if (cpufreq_frequency_table_target(policy, &p4clockmod_table[0],
  99. target_freq, relation, &newstate))
  100. return -EINVAL;
  101. freqs.old = cpufreq_p4_get(policy->cpu);
  102. freqs.new = stock_freq * p4clockmod_table[newstate].index / 8;
  103. if (freqs.new == freqs.old)
  104. return 0;
  105. /* notifiers */
  106. for_each_cpu(i, policy->cpus) {
  107. freqs.cpu = i;
  108. cpufreq_notify_transition(&freqs, CPUFREQ_PRECHANGE);
  109. }
  110. /* run on each logical CPU,
  111. * see section 13.15.3 of IA32 Intel Architecture Software
  112. * Developer's Manual, Volume 3
  113. */
  114. for_each_cpu(i, policy->cpus)
  115. cpufreq_p4_setdc(i, p4clockmod_table[newstate].index);
  116. /* notifiers */
  117. for_each_cpu(i, policy->cpus) {
  118. freqs.cpu = i;
  119. cpufreq_notify_transition(&freqs, CPUFREQ_POSTCHANGE);
  120. }
  121. return 0;
  122. }
  123. static int cpufreq_p4_verify(struct cpufreq_policy *policy)
  124. {
  125. return cpufreq_frequency_table_verify(policy, &p4clockmod_table[0]);
  126. }
  127. static unsigned int cpufreq_p4_get_frequency(struct cpuinfo_x86 *c)
  128. {
  129. if (c->x86 == 0x06) {
  130. if (cpu_has(c, X86_FEATURE_EST))
  131. printk(KERN_WARNING PFX "Warning: EST-capable CPU "
  132. "detected. The acpi-cpufreq module offers "
  133. "voltage scaling in addition of frequency "
  134. "scaling. You should use that instead of "
  135. "p4-clockmod, if possible.\n");
  136. switch (c->x86_model) {
  137. case 0x0E: /* Core */
  138. case 0x0F: /* Core Duo */
  139. case 0x16: /* Celeron Core */
  140. case 0x1C: /* Atom */
  141. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  142. return speedstep_get_frequency(SPEEDSTEP_CPU_PCORE);
  143. case 0x0D: /* Pentium M (Dothan) */
  144. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  145. /* fall through */
  146. case 0x09: /* Pentium M (Banias) */
  147. return speedstep_get_frequency(SPEEDSTEP_CPU_PM);
  148. }
  149. }
  150. if (c->x86 != 0xF)
  151. return 0;
  152. /* on P-4s, the TSC runs with constant frequency independent whether
  153. * throttling is active or not. */
  154. p4clockmod_driver.flags |= CPUFREQ_CONST_LOOPS;
  155. if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4M) {
  156. printk(KERN_WARNING PFX "Warning: Pentium 4-M detected. "
  157. "The speedstep-ich or acpi cpufreq modules offer "
  158. "voltage scaling in addition of frequency scaling. "
  159. "You should use either one instead of p4-clockmod, "
  160. "if possible.\n");
  161. return speedstep_get_frequency(SPEEDSTEP_CPU_P4M);
  162. }
  163. return speedstep_get_frequency(SPEEDSTEP_CPU_P4D);
  164. }
  165. static int cpufreq_p4_cpu_init(struct cpufreq_policy *policy)
  166. {
  167. struct cpuinfo_x86 *c = &cpu_data(policy->cpu);
  168. int cpuid = 0;
  169. unsigned int i;
  170. #ifdef CONFIG_SMP
  171. cpumask_copy(policy->cpus, cpu_sibling_mask(policy->cpu));
  172. #endif
  173. /* Errata workaround */
  174. cpuid = (c->x86 << 8) | (c->x86_model << 4) | c->x86_mask;
  175. switch (cpuid) {
  176. case 0x0f07:
  177. case 0x0f0a:
  178. case 0x0f11:
  179. case 0x0f12:
  180. has_N44_O17_errata[policy->cpu] = 1;
  181. dprintk("has errata -- disabling low frequencies\n");
  182. }
  183. if (speedstep_detect_processor() == SPEEDSTEP_CPU_P4D &&
  184. c->x86_model < 2) {
  185. /* switch to maximum frequency and measure result */
  186. cpufreq_p4_setdc(policy->cpu, DC_DISABLE);
  187. recalibrate_cpu_khz();
  188. }
  189. /* get max frequency */
  190. stock_freq = cpufreq_p4_get_frequency(c);
  191. if (!stock_freq)
  192. return -EINVAL;
  193. /* table init */
  194. for (i = 1; (p4clockmod_table[i].frequency != CPUFREQ_TABLE_END); i++) {
  195. if ((i < 2) && (has_N44_O17_errata[policy->cpu]))
  196. p4clockmod_table[i].frequency = CPUFREQ_ENTRY_INVALID;
  197. else
  198. p4clockmod_table[i].frequency = (stock_freq * i)/8;
  199. }
  200. cpufreq_frequency_table_get_attr(p4clockmod_table, policy->cpu);
  201. /* cpuinfo and default policy values */
  202. /* the transition latency is set to be 1 higher than the maximum
  203. * transition latency of the ondemand governor */
  204. policy->cpuinfo.transition_latency = 10000001;
  205. policy->cur = stock_freq;
  206. return cpufreq_frequency_table_cpuinfo(policy, &p4clockmod_table[0]);
  207. }
  208. static int cpufreq_p4_cpu_exit(struct cpufreq_policy *policy)
  209. {
  210. cpufreq_frequency_table_put_attr(policy->cpu);
  211. return 0;
  212. }
  213. static unsigned int cpufreq_p4_get(unsigned int cpu)
  214. {
  215. u32 l, h;
  216. rdmsr_on_cpu(cpu, MSR_IA32_THERM_CONTROL, &l, &h);
  217. if (l & 0x10) {
  218. l = l >> 1;
  219. l &= 0x7;
  220. } else
  221. l = DC_DISABLE;
  222. if (l != DC_DISABLE)
  223. return stock_freq * l / 8;
  224. return stock_freq;
  225. }
  226. static struct freq_attr *p4clockmod_attr[] = {
  227. &cpufreq_freq_attr_scaling_available_freqs,
  228. NULL,
  229. };
  230. static struct cpufreq_driver p4clockmod_driver = {
  231. .verify = cpufreq_p4_verify,
  232. .target = cpufreq_p4_target,
  233. .init = cpufreq_p4_cpu_init,
  234. .exit = cpufreq_p4_cpu_exit,
  235. .get = cpufreq_p4_get,
  236. .name = "p4-clockmod",
  237. .owner = THIS_MODULE,
  238. .attr = p4clockmod_attr,
  239. };
  240. static int __init cpufreq_p4_init(void)
  241. {
  242. struct cpuinfo_x86 *c = &cpu_data(0);
  243. int ret;
  244. /*
  245. * THERM_CONTROL is architectural for IA32 now, so
  246. * we can rely on the capability checks
  247. */
  248. if (c->x86_vendor != X86_VENDOR_INTEL)
  249. return -ENODEV;
  250. if (!test_cpu_cap(c, X86_FEATURE_ACPI) ||
  251. !test_cpu_cap(c, X86_FEATURE_ACC))
  252. return -ENODEV;
  253. ret = cpufreq_register_driver(&p4clockmod_driver);
  254. if (!ret)
  255. printk(KERN_INFO PFX "P4/Xeon(TM) CPU On-Demand Clock "
  256. "Modulation available\n");
  257. return ret;
  258. }
  259. static void __exit cpufreq_p4_exit(void)
  260. {
  261. cpufreq_unregister_driver(&p4clockmod_driver);
  262. }
  263. MODULE_AUTHOR("Zwane Mwaikambo <zwane@commfireservices.com>");
  264. MODULE_DESCRIPTION("cpufreq driver for Pentium(TM) 4/Xeon(TM)");
  265. MODULE_LICENSE("GPL");
  266. late_initcall(cpufreq_p4_init);
  267. module_exit(cpufreq_p4_exit);