x2apic_uv_x.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2009 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/cpumask.h>
  11. #include <linux/hardirq.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/threads.h>
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/ctype.h>
  18. #include <linux/sched.h>
  19. #include <linux/timer.h>
  20. #include <linux/slab.h>
  21. #include <linux/cpu.h>
  22. #include <linux/init.h>
  23. #include <linux/io.h>
  24. #include <linux/pci.h>
  25. #include <linux/kdebug.h>
  26. #include <asm/uv/uv_mmrs.h>
  27. #include <asm/uv/uv_hub.h>
  28. #include <asm/current.h>
  29. #include <asm/pgtable.h>
  30. #include <asm/uv/bios.h>
  31. #include <asm/uv/uv.h>
  32. #include <asm/apic.h>
  33. #include <asm/ipi.h>
  34. #include <asm/smp.h>
  35. #include <asm/x86_init.h>
  36. DEFINE_PER_CPU(int, x2apic_extra_bits);
  37. #define PR_DEVEL(fmt, args...) pr_devel("%s: " fmt, __func__, args)
  38. static enum uv_system_type uv_system_type;
  39. static u64 gru_start_paddr, gru_end_paddr;
  40. int uv_min_hub_revision_id;
  41. EXPORT_SYMBOL_GPL(uv_min_hub_revision_id);
  42. static DEFINE_SPINLOCK(uv_nmi_lock);
  43. static inline bool is_GRU_range(u64 start, u64 end)
  44. {
  45. return start >= gru_start_paddr && end <= gru_end_paddr;
  46. }
  47. static bool uv_is_untracked_pat_range(u64 start, u64 end)
  48. {
  49. return is_ISA_range(start, end) || is_GRU_range(start, end);
  50. }
  51. static int early_get_nodeid(void)
  52. {
  53. union uvh_node_id_u node_id;
  54. unsigned long *mmr;
  55. mmr = early_ioremap(UV_LOCAL_MMR_BASE | UVH_NODE_ID, sizeof(*mmr));
  56. node_id.v = *mmr;
  57. early_iounmap(mmr, sizeof(*mmr));
  58. /* Currently, all blades have same revision number */
  59. uv_min_hub_revision_id = node_id.s.revision;
  60. return node_id.s.node_id;
  61. }
  62. static int __init uv_acpi_madt_oem_check(char *oem_id, char *oem_table_id)
  63. {
  64. int nodeid;
  65. if (!strcmp(oem_id, "SGI")) {
  66. nodeid = early_get_nodeid();
  67. x86_platform.is_untracked_pat_range = uv_is_untracked_pat_range;
  68. x86_platform.nmi_init = uv_nmi_init;
  69. if (!strcmp(oem_table_id, "UVL"))
  70. uv_system_type = UV_LEGACY_APIC;
  71. else if (!strcmp(oem_table_id, "UVX"))
  72. uv_system_type = UV_X2APIC;
  73. else if (!strcmp(oem_table_id, "UVH")) {
  74. __get_cpu_var(x2apic_extra_bits) =
  75. nodeid << (UV_APIC_PNODE_SHIFT - 1);
  76. uv_system_type = UV_NON_UNIQUE_APIC;
  77. return 1;
  78. }
  79. }
  80. return 0;
  81. }
  82. enum uv_system_type get_uv_system_type(void)
  83. {
  84. return uv_system_type;
  85. }
  86. int is_uv_system(void)
  87. {
  88. return uv_system_type != UV_NONE;
  89. }
  90. EXPORT_SYMBOL_GPL(is_uv_system);
  91. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  92. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  93. struct uv_blade_info *uv_blade_info;
  94. EXPORT_SYMBOL_GPL(uv_blade_info);
  95. short *uv_node_to_blade;
  96. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  97. short *uv_cpu_to_blade;
  98. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  99. short uv_possible_blades;
  100. EXPORT_SYMBOL_GPL(uv_possible_blades);
  101. unsigned long sn_rtc_cycles_per_second;
  102. EXPORT_SYMBOL(sn_rtc_cycles_per_second);
  103. static const struct cpumask *uv_target_cpus(void)
  104. {
  105. return cpu_online_mask;
  106. }
  107. static void uv_vector_allocation_domain(int cpu, struct cpumask *retmask)
  108. {
  109. cpumask_clear(retmask);
  110. cpumask_set_cpu(cpu, retmask);
  111. }
  112. static int __cpuinit uv_wakeup_secondary(int phys_apicid, unsigned long start_rip)
  113. {
  114. #ifdef CONFIG_SMP
  115. unsigned long val;
  116. int pnode;
  117. pnode = uv_apicid_to_pnode(phys_apicid);
  118. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  119. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  120. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  121. APIC_DM_INIT;
  122. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  123. mdelay(10);
  124. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  125. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  126. ((start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  127. APIC_DM_STARTUP;
  128. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  129. atomic_set(&init_deasserted, 1);
  130. #endif
  131. return 0;
  132. }
  133. static void uv_send_IPI_one(int cpu, int vector)
  134. {
  135. unsigned long apicid;
  136. int pnode;
  137. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  138. pnode = uv_apicid_to_pnode(apicid);
  139. uv_hub_send_ipi(pnode, apicid, vector);
  140. }
  141. static void uv_send_IPI_mask(const struct cpumask *mask, int vector)
  142. {
  143. unsigned int cpu;
  144. for_each_cpu(cpu, mask)
  145. uv_send_IPI_one(cpu, vector);
  146. }
  147. static void uv_send_IPI_mask_allbutself(const struct cpumask *mask, int vector)
  148. {
  149. unsigned int this_cpu = smp_processor_id();
  150. unsigned int cpu;
  151. for_each_cpu(cpu, mask) {
  152. if (cpu != this_cpu)
  153. uv_send_IPI_one(cpu, vector);
  154. }
  155. }
  156. static void uv_send_IPI_allbutself(int vector)
  157. {
  158. unsigned int this_cpu = smp_processor_id();
  159. unsigned int cpu;
  160. for_each_online_cpu(cpu) {
  161. if (cpu != this_cpu)
  162. uv_send_IPI_one(cpu, vector);
  163. }
  164. }
  165. static void uv_send_IPI_all(int vector)
  166. {
  167. uv_send_IPI_mask(cpu_online_mask, vector);
  168. }
  169. static int uv_apic_id_registered(void)
  170. {
  171. return 1;
  172. }
  173. static void uv_init_apic_ldr(void)
  174. {
  175. }
  176. static unsigned int uv_cpu_mask_to_apicid(const struct cpumask *cpumask)
  177. {
  178. /*
  179. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  180. * May as well be the first.
  181. */
  182. int cpu = cpumask_first(cpumask);
  183. if ((unsigned)cpu < nr_cpu_ids)
  184. return per_cpu(x86_cpu_to_apicid, cpu);
  185. else
  186. return BAD_APICID;
  187. }
  188. static unsigned int
  189. uv_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  190. const struct cpumask *andmask)
  191. {
  192. int cpu;
  193. /*
  194. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  195. * May as well be the first.
  196. */
  197. for_each_cpu_and(cpu, cpumask, andmask) {
  198. if (cpumask_test_cpu(cpu, cpu_online_mask))
  199. break;
  200. }
  201. return per_cpu(x86_cpu_to_apicid, cpu);
  202. }
  203. static unsigned int x2apic_get_apic_id(unsigned long x)
  204. {
  205. unsigned int id;
  206. WARN_ON(preemptible() && num_online_cpus() > 1);
  207. id = x | __get_cpu_var(x2apic_extra_bits);
  208. return id;
  209. }
  210. static unsigned long set_apic_id(unsigned int id)
  211. {
  212. unsigned long x;
  213. /* maskout x2apic_extra_bits ? */
  214. x = id;
  215. return x;
  216. }
  217. static unsigned int uv_read_apic_id(void)
  218. {
  219. return x2apic_get_apic_id(apic_read(APIC_ID));
  220. }
  221. static int uv_phys_pkg_id(int initial_apicid, int index_msb)
  222. {
  223. return uv_read_apic_id() >> index_msb;
  224. }
  225. static void uv_send_IPI_self(int vector)
  226. {
  227. apic_write(APIC_SELF_IPI, vector);
  228. }
  229. struct apic __refdata apic_x2apic_uv_x = {
  230. .name = "UV large system",
  231. .probe = NULL,
  232. .acpi_madt_oem_check = uv_acpi_madt_oem_check,
  233. .apic_id_registered = uv_apic_id_registered,
  234. .irq_delivery_mode = dest_Fixed,
  235. .irq_dest_mode = 0, /* physical */
  236. .target_cpus = uv_target_cpus,
  237. .disable_esr = 0,
  238. .dest_logical = APIC_DEST_LOGICAL,
  239. .check_apicid_used = NULL,
  240. .check_apicid_present = NULL,
  241. .vector_allocation_domain = uv_vector_allocation_domain,
  242. .init_apic_ldr = uv_init_apic_ldr,
  243. .ioapic_phys_id_map = NULL,
  244. .setup_apic_routing = NULL,
  245. .multi_timer_check = NULL,
  246. .apicid_to_node = NULL,
  247. .cpu_to_logical_apicid = NULL,
  248. .cpu_present_to_apicid = default_cpu_present_to_apicid,
  249. .apicid_to_cpu_present = NULL,
  250. .setup_portio_remap = NULL,
  251. .check_phys_apicid_present = default_check_phys_apicid_present,
  252. .enable_apic_mode = NULL,
  253. .phys_pkg_id = uv_phys_pkg_id,
  254. .mps_oem_check = NULL,
  255. .get_apic_id = x2apic_get_apic_id,
  256. .set_apic_id = set_apic_id,
  257. .apic_id_mask = 0xFFFFFFFFu,
  258. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  259. .cpu_mask_to_apicid_and = uv_cpu_mask_to_apicid_and,
  260. .send_IPI_mask = uv_send_IPI_mask,
  261. .send_IPI_mask_allbutself = uv_send_IPI_mask_allbutself,
  262. .send_IPI_allbutself = uv_send_IPI_allbutself,
  263. .send_IPI_all = uv_send_IPI_all,
  264. .send_IPI_self = uv_send_IPI_self,
  265. .wakeup_secondary_cpu = uv_wakeup_secondary,
  266. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  267. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  268. .wait_for_init_deassert = NULL,
  269. .smp_callin_clear_local_apic = NULL,
  270. .inquire_remote_apic = NULL,
  271. .read = native_apic_msr_read,
  272. .write = native_apic_msr_write,
  273. .icr_read = native_x2apic_icr_read,
  274. .icr_write = native_x2apic_icr_write,
  275. .wait_icr_idle = native_x2apic_wait_icr_idle,
  276. .safe_wait_icr_idle = native_safe_x2apic_wait_icr_idle,
  277. };
  278. static __cpuinit void set_x2apic_extra_bits(int pnode)
  279. {
  280. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  281. }
  282. /*
  283. * Called on boot cpu.
  284. */
  285. static __init int boot_pnode_to_blade(int pnode)
  286. {
  287. int blade;
  288. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  289. if (pnode == uv_blade_info[blade].pnode)
  290. return blade;
  291. BUG();
  292. }
  293. struct redir_addr {
  294. unsigned long redirect;
  295. unsigned long alias;
  296. };
  297. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  298. static __initdata struct redir_addr redir_addrs[] = {
  299. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  300. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  301. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  302. };
  303. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  304. {
  305. union uvh_si_alias0_overlay_config_u alias;
  306. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  307. int i;
  308. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  309. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  310. if (alias.s.enable && alias.s.base == 0) {
  311. *size = (1UL << alias.s.m_alias);
  312. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  313. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  314. return;
  315. }
  316. }
  317. *base = *size = 0;
  318. }
  319. enum map_type {map_wb, map_uc};
  320. static __init void map_high(char *id, unsigned long base, int pshift,
  321. int bshift, int max_pnode, enum map_type map_type)
  322. {
  323. unsigned long bytes, paddr;
  324. paddr = base << pshift;
  325. bytes = (1UL << bshift) * (max_pnode + 1);
  326. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  327. paddr + bytes);
  328. if (map_type == map_uc)
  329. init_extra_mapping_uc(paddr, bytes);
  330. else
  331. init_extra_mapping_wb(paddr, bytes);
  332. }
  333. static __init void map_gru_high(int max_pnode)
  334. {
  335. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  336. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  337. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  338. if (gru.s.enable) {
  339. map_high("GRU", gru.s.base, shift, shift, max_pnode, map_wb);
  340. gru_start_paddr = ((u64)gru.s.base << shift);
  341. gru_end_paddr = gru_start_paddr + (1UL << shift) * (max_pnode + 1);
  342. }
  343. }
  344. static __init void map_mmr_high(int max_pnode)
  345. {
  346. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  347. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  348. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  349. if (mmr.s.enable)
  350. map_high("MMR", mmr.s.base, shift, shift, max_pnode, map_uc);
  351. }
  352. static __init void map_mmioh_high(int max_pnode)
  353. {
  354. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  355. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  356. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  357. if (mmioh.s.enable)
  358. map_high("MMIOH", mmioh.s.base, shift, mmioh.s.m_io,
  359. max_pnode, map_uc);
  360. }
  361. static __init void map_low_mmrs(void)
  362. {
  363. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  364. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  365. }
  366. static __init void uv_rtc_init(void)
  367. {
  368. long status;
  369. u64 ticks_per_sec;
  370. status = uv_bios_freq_base(BIOS_FREQ_BASE_REALTIME_CLOCK,
  371. &ticks_per_sec);
  372. if (status != BIOS_STATUS_SUCCESS || ticks_per_sec < 100000) {
  373. printk(KERN_WARNING
  374. "unable to determine platform RTC clock frequency, "
  375. "guessing.\n");
  376. /* BIOS gives wrong value for clock freq. so guess */
  377. sn_rtc_cycles_per_second = 1000000000000UL / 30000UL;
  378. } else
  379. sn_rtc_cycles_per_second = ticks_per_sec;
  380. }
  381. /*
  382. * percpu heartbeat timer
  383. */
  384. static void uv_heartbeat(unsigned long ignored)
  385. {
  386. struct timer_list *timer = &uv_hub_info->scir.timer;
  387. unsigned char bits = uv_hub_info->scir.state;
  388. /* flip heartbeat bit */
  389. bits ^= SCIR_CPU_HEARTBEAT;
  390. /* is this cpu idle? */
  391. if (idle_cpu(raw_smp_processor_id()))
  392. bits &= ~SCIR_CPU_ACTIVITY;
  393. else
  394. bits |= SCIR_CPU_ACTIVITY;
  395. /* update system controller interface reg */
  396. uv_set_scir_bits(bits);
  397. /* enable next timer period */
  398. mod_timer_pinned(timer, jiffies + SCIR_CPU_HB_INTERVAL);
  399. }
  400. static void __cpuinit uv_heartbeat_enable(int cpu)
  401. {
  402. while (!uv_cpu_hub_info(cpu)->scir.enabled) {
  403. struct timer_list *timer = &uv_cpu_hub_info(cpu)->scir.timer;
  404. uv_set_cpu_scir_bits(cpu, SCIR_CPU_HEARTBEAT|SCIR_CPU_ACTIVITY);
  405. setup_timer(timer, uv_heartbeat, cpu);
  406. timer->expires = jiffies + SCIR_CPU_HB_INTERVAL;
  407. add_timer_on(timer, cpu);
  408. uv_cpu_hub_info(cpu)->scir.enabled = 1;
  409. /* also ensure that boot cpu is enabled */
  410. cpu = 0;
  411. }
  412. }
  413. #ifdef CONFIG_HOTPLUG_CPU
  414. static void __cpuinit uv_heartbeat_disable(int cpu)
  415. {
  416. if (uv_cpu_hub_info(cpu)->scir.enabled) {
  417. uv_cpu_hub_info(cpu)->scir.enabled = 0;
  418. del_timer(&uv_cpu_hub_info(cpu)->scir.timer);
  419. }
  420. uv_set_cpu_scir_bits(cpu, 0xff);
  421. }
  422. /*
  423. * cpu hotplug notifier
  424. */
  425. static __cpuinit int uv_scir_cpu_notify(struct notifier_block *self,
  426. unsigned long action, void *hcpu)
  427. {
  428. long cpu = (long)hcpu;
  429. switch (action) {
  430. case CPU_ONLINE:
  431. uv_heartbeat_enable(cpu);
  432. break;
  433. case CPU_DOWN_PREPARE:
  434. uv_heartbeat_disable(cpu);
  435. break;
  436. default:
  437. break;
  438. }
  439. return NOTIFY_OK;
  440. }
  441. static __init void uv_scir_register_cpu_notifier(void)
  442. {
  443. hotcpu_notifier(uv_scir_cpu_notify, 0);
  444. }
  445. #else /* !CONFIG_HOTPLUG_CPU */
  446. static __init void uv_scir_register_cpu_notifier(void)
  447. {
  448. }
  449. static __init int uv_init_heartbeat(void)
  450. {
  451. int cpu;
  452. if (is_uv_system())
  453. for_each_online_cpu(cpu)
  454. uv_heartbeat_enable(cpu);
  455. return 0;
  456. }
  457. late_initcall(uv_init_heartbeat);
  458. #endif /* !CONFIG_HOTPLUG_CPU */
  459. /* Direct Legacy VGA I/O traffic to designated IOH */
  460. int uv_set_vga_state(struct pci_dev *pdev, bool decode,
  461. unsigned int command_bits, bool change_bridge)
  462. {
  463. int domain, bus, rc;
  464. PR_DEVEL("devfn %x decode %d cmd %x chg_brdg %d\n",
  465. pdev->devfn, decode, command_bits, change_bridge);
  466. if (!change_bridge)
  467. return 0;
  468. if ((command_bits & PCI_COMMAND_IO) == 0)
  469. return 0;
  470. domain = pci_domain_nr(pdev->bus);
  471. bus = pdev->bus->number;
  472. rc = uv_bios_set_legacy_vga_target(decode, domain, bus);
  473. PR_DEVEL("vga decode %d %x:%x, rc: %d\n", decode, domain, bus, rc);
  474. return rc;
  475. }
  476. /*
  477. * Called on each cpu to initialize the per_cpu UV data area.
  478. * FIXME: hotplug not supported yet
  479. */
  480. void __cpuinit uv_cpu_init(void)
  481. {
  482. /* CPU 0 initilization will be done via uv_system_init. */
  483. if (!uv_blade_info)
  484. return;
  485. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  486. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  487. set_x2apic_extra_bits(uv_hub_info->pnode);
  488. }
  489. /*
  490. * When NMI is received, print a stack trace.
  491. */
  492. int uv_handle_nmi(struct notifier_block *self, unsigned long reason, void *data)
  493. {
  494. if (reason != DIE_NMI_IPI)
  495. return NOTIFY_OK;
  496. if (in_crash_kexec)
  497. /* do nothing if entering the crash kernel */
  498. return NOTIFY_OK;
  499. /*
  500. * Use a lock so only one cpu prints at a time
  501. * to prevent intermixed output.
  502. */
  503. spin_lock(&uv_nmi_lock);
  504. pr_info("NMI stack dump cpu %u:\n", smp_processor_id());
  505. dump_stack();
  506. spin_unlock(&uv_nmi_lock);
  507. return NOTIFY_STOP;
  508. }
  509. static struct notifier_block uv_dump_stack_nmi_nb = {
  510. .notifier_call = uv_handle_nmi
  511. };
  512. void uv_register_nmi_notifier(void)
  513. {
  514. if (register_die_notifier(&uv_dump_stack_nmi_nb))
  515. printk(KERN_WARNING "UV NMI handler failed to register\n");
  516. }
  517. void uv_nmi_init(void)
  518. {
  519. unsigned int value;
  520. /*
  521. * Unmask NMI on all cpus
  522. */
  523. value = apic_read(APIC_LVT1) | APIC_DM_NMI;
  524. value &= ~APIC_LVT_MASKED;
  525. apic_write(APIC_LVT1, value);
  526. }
  527. void __init uv_system_init(void)
  528. {
  529. union uvh_si_addr_map_config_u m_n_config;
  530. union uvh_node_id_u node_id;
  531. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  532. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  533. int gnode_extra, max_pnode = 0;
  534. unsigned long mmr_base, present, paddr;
  535. unsigned short pnode_mask;
  536. map_low_mmrs();
  537. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  538. m_val = m_n_config.s.m_skt;
  539. n_val = m_n_config.s.n_skt;
  540. mmr_base =
  541. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  542. ~UV_MMR_ENABLE;
  543. pnode_mask = (1 << n_val) - 1;
  544. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  545. gnode_extra = (node_id.s.node_id & ~((1 << n_val) - 1)) >> 1;
  546. gnode_upper = ((unsigned long)gnode_extra << m_val);
  547. printk(KERN_DEBUG "UV: N %d, M %d, gnode_upper 0x%lx, gnode_extra 0x%x\n",
  548. n_val, m_val, gnode_upper, gnode_extra);
  549. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  550. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  551. uv_possible_blades +=
  552. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  553. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  554. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  555. uv_blade_info = kmalloc(bytes, GFP_KERNEL);
  556. BUG_ON(!uv_blade_info);
  557. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  558. uv_blade_info[blade].memory_nid = -1;
  559. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  560. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  561. uv_node_to_blade = kmalloc(bytes, GFP_KERNEL);
  562. BUG_ON(!uv_node_to_blade);
  563. memset(uv_node_to_blade, 255, bytes);
  564. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  565. uv_cpu_to_blade = kmalloc(bytes, GFP_KERNEL);
  566. BUG_ON(!uv_cpu_to_blade);
  567. memset(uv_cpu_to_blade, 255, bytes);
  568. blade = 0;
  569. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  570. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  571. for (j = 0; j < 64; j++) {
  572. if (!test_bit(j, &present))
  573. continue;
  574. pnode = (i * 64 + j);
  575. uv_blade_info[blade].pnode = pnode;
  576. uv_blade_info[blade].nr_possible_cpus = 0;
  577. uv_blade_info[blade].nr_online_cpus = 0;
  578. max_pnode = max(pnode, max_pnode);
  579. blade++;
  580. }
  581. }
  582. uv_bios_init();
  583. uv_bios_get_sn_info(0, &uv_type, &sn_partition_id, &sn_coherency_id,
  584. &sn_region_size, &system_serial_number);
  585. uv_rtc_init();
  586. for_each_present_cpu(cpu) {
  587. int apicid = per_cpu(x86_cpu_to_apicid, cpu);
  588. nid = cpu_to_node(cpu);
  589. pnode = uv_apicid_to_pnode(apicid);
  590. blade = boot_pnode_to_blade(pnode);
  591. lcpu = uv_blade_info[blade].nr_possible_cpus;
  592. uv_blade_info[blade].nr_possible_cpus++;
  593. /* Any node on the blade, else will contain -1. */
  594. uv_blade_info[blade].memory_nid = nid;
  595. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  596. uv_cpu_hub_info(cpu)->lowmem_remap_top = lowmem_redir_size;
  597. uv_cpu_hub_info(cpu)->m_val = m_val;
  598. uv_cpu_hub_info(cpu)->n_val = n_val;
  599. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  600. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  601. uv_cpu_hub_info(cpu)->pnode = pnode;
  602. uv_cpu_hub_info(cpu)->pnode_mask = pnode_mask;
  603. uv_cpu_hub_info(cpu)->gpa_mask = (1UL << (m_val + n_val)) - 1;
  604. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  605. uv_cpu_hub_info(cpu)->gnode_extra = gnode_extra;
  606. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  607. uv_cpu_hub_info(cpu)->coherency_domain_number = sn_coherency_id;
  608. uv_cpu_hub_info(cpu)->scir.offset = uv_scir_offset(apicid);
  609. uv_node_to_blade[nid] = blade;
  610. uv_cpu_to_blade[cpu] = blade;
  611. }
  612. /* Add blade/pnode info for nodes without cpus */
  613. for_each_online_node(nid) {
  614. if (uv_node_to_blade[nid] >= 0)
  615. continue;
  616. paddr = node_start_pfn(nid) << PAGE_SHIFT;
  617. paddr = uv_soc_phys_ram_to_gpa(paddr);
  618. pnode = (paddr >> m_val) & pnode_mask;
  619. blade = boot_pnode_to_blade(pnode);
  620. uv_node_to_blade[nid] = blade;
  621. }
  622. map_gru_high(max_pnode);
  623. map_mmr_high(max_pnode);
  624. map_mmioh_high(max_pnode);
  625. uv_cpu_init();
  626. uv_scir_register_cpu_notifier();
  627. uv_register_nmi_notifier();
  628. proc_mkdir("sgi_uv", NULL);
  629. /* register Legacy VGA I/O redirection handler */
  630. pci_register_set_vga_state(uv_set_vga_state);
  631. }