bigsmp_32.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259
  1. /*
  2. * APIC driver for "bigsmp" xAPIC machines with more than 8 virtual CPUs.
  3. *
  4. * Drives the local APIC in "clustered mode".
  5. */
  6. #include <linux/threads.h>
  7. #include <linux/cpumask.h>
  8. #include <linux/kernel.h>
  9. #include <linux/init.h>
  10. #include <linux/dmi.h>
  11. #include <linux/smp.h>
  12. #include <asm/apicdef.h>
  13. #include <asm/fixmap.h>
  14. #include <asm/mpspec.h>
  15. #include <asm/apic.h>
  16. #include <asm/ipi.h>
  17. static unsigned bigsmp_get_apic_id(unsigned long x)
  18. {
  19. return (x >> 24) & 0xFF;
  20. }
  21. static int bigsmp_apic_id_registered(void)
  22. {
  23. return 1;
  24. }
  25. static const struct cpumask *bigsmp_target_cpus(void)
  26. {
  27. #ifdef CONFIG_SMP
  28. return cpu_online_mask;
  29. #else
  30. return cpumask_of(0);
  31. #endif
  32. }
  33. static unsigned long bigsmp_check_apicid_used(physid_mask_t *map, int apicid)
  34. {
  35. return 0;
  36. }
  37. static unsigned long bigsmp_check_apicid_present(int bit)
  38. {
  39. return 1;
  40. }
  41. static inline unsigned long calculate_ldr(int cpu)
  42. {
  43. unsigned long val, id;
  44. val = apic_read(APIC_LDR) & ~APIC_LDR_MASK;
  45. id = per_cpu(x86_bios_cpu_apicid, cpu);
  46. val |= SET_APIC_LOGICAL_ID(id);
  47. return val;
  48. }
  49. /*
  50. * Set up the logical destination ID.
  51. *
  52. * Intel recommends to set DFR, LDR and TPR before enabling
  53. * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
  54. * document number 292116). So here it goes...
  55. */
  56. static void bigsmp_init_apic_ldr(void)
  57. {
  58. unsigned long val;
  59. int cpu = smp_processor_id();
  60. apic_write(APIC_DFR, APIC_DFR_FLAT);
  61. val = calculate_ldr(cpu);
  62. apic_write(APIC_LDR, val);
  63. }
  64. static void bigsmp_setup_apic_routing(void)
  65. {
  66. printk(KERN_INFO
  67. "Enabling APIC mode: Physflat. Using %d I/O APICs\n",
  68. nr_ioapics);
  69. }
  70. static int bigsmp_apicid_to_node(int logical_apicid)
  71. {
  72. return apicid_2_node[hard_smp_processor_id()];
  73. }
  74. static int bigsmp_cpu_present_to_apicid(int mps_cpu)
  75. {
  76. if (mps_cpu < nr_cpu_ids)
  77. return (int) per_cpu(x86_bios_cpu_apicid, mps_cpu);
  78. return BAD_APICID;
  79. }
  80. /* Mapping from cpu number to logical apicid */
  81. static inline int bigsmp_cpu_to_logical_apicid(int cpu)
  82. {
  83. if (cpu >= nr_cpu_ids)
  84. return BAD_APICID;
  85. return cpu_physical_id(cpu);
  86. }
  87. static void bigsmp_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
  88. {
  89. /* For clustered we don't have a good way to do this yet - hack */
  90. physids_promote(0xFFL, retmap);
  91. }
  92. static int bigsmp_check_phys_apicid_present(int phys_apicid)
  93. {
  94. return 1;
  95. }
  96. /* As we are using single CPU as destination, pick only one CPU here */
  97. static unsigned int bigsmp_cpu_mask_to_apicid(const struct cpumask *cpumask)
  98. {
  99. return bigsmp_cpu_to_logical_apicid(cpumask_first(cpumask));
  100. }
  101. static unsigned int bigsmp_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
  102. const struct cpumask *andmask)
  103. {
  104. int cpu;
  105. /*
  106. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  107. * May as well be the first.
  108. */
  109. for_each_cpu_and(cpu, cpumask, andmask) {
  110. if (cpumask_test_cpu(cpu, cpu_online_mask))
  111. break;
  112. }
  113. return bigsmp_cpu_to_logical_apicid(cpu);
  114. }
  115. static int bigsmp_phys_pkg_id(int cpuid_apic, int index_msb)
  116. {
  117. return cpuid_apic >> index_msb;
  118. }
  119. static inline void bigsmp_send_IPI_mask(const struct cpumask *mask, int vector)
  120. {
  121. default_send_IPI_mask_sequence_phys(mask, vector);
  122. }
  123. static void bigsmp_send_IPI_allbutself(int vector)
  124. {
  125. default_send_IPI_mask_allbutself_phys(cpu_online_mask, vector);
  126. }
  127. static void bigsmp_send_IPI_all(int vector)
  128. {
  129. bigsmp_send_IPI_mask(cpu_online_mask, vector);
  130. }
  131. static int dmi_bigsmp; /* can be set by dmi scanners */
  132. static int hp_ht_bigsmp(const struct dmi_system_id *d)
  133. {
  134. printk(KERN_NOTICE "%s detected: force use of apic=bigsmp\n", d->ident);
  135. dmi_bigsmp = 1;
  136. return 0;
  137. }
  138. static const struct dmi_system_id bigsmp_dmi_table[] = {
  139. { hp_ht_bigsmp, "HP ProLiant DL760 G2",
  140. { DMI_MATCH(DMI_BIOS_VENDOR, "HP"),
  141. DMI_MATCH(DMI_BIOS_VERSION, "P44-"),
  142. }
  143. },
  144. { hp_ht_bigsmp, "HP ProLiant DL740",
  145. { DMI_MATCH(DMI_BIOS_VENDOR, "HP"),
  146. DMI_MATCH(DMI_BIOS_VERSION, "P47-"),
  147. }
  148. },
  149. { } /* NULL entry stops DMI scanning */
  150. };
  151. static void bigsmp_vector_allocation_domain(int cpu, struct cpumask *retmask)
  152. {
  153. cpumask_clear(retmask);
  154. cpumask_set_cpu(cpu, retmask);
  155. }
  156. static int probe_bigsmp(void)
  157. {
  158. if (def_to_bigsmp)
  159. dmi_bigsmp = 1;
  160. else
  161. dmi_check_system(bigsmp_dmi_table);
  162. return dmi_bigsmp;
  163. }
  164. struct apic apic_bigsmp = {
  165. .name = "bigsmp",
  166. .probe = probe_bigsmp,
  167. .acpi_madt_oem_check = NULL,
  168. .apic_id_registered = bigsmp_apic_id_registered,
  169. .irq_delivery_mode = dest_Fixed,
  170. /* phys delivery to target CPU: */
  171. .irq_dest_mode = 0,
  172. .target_cpus = bigsmp_target_cpus,
  173. .disable_esr = 1,
  174. .dest_logical = 0,
  175. .check_apicid_used = bigsmp_check_apicid_used,
  176. .check_apicid_present = bigsmp_check_apicid_present,
  177. .vector_allocation_domain = bigsmp_vector_allocation_domain,
  178. .init_apic_ldr = bigsmp_init_apic_ldr,
  179. .ioapic_phys_id_map = bigsmp_ioapic_phys_id_map,
  180. .setup_apic_routing = bigsmp_setup_apic_routing,
  181. .multi_timer_check = NULL,
  182. .apicid_to_node = bigsmp_apicid_to_node,
  183. .cpu_to_logical_apicid = bigsmp_cpu_to_logical_apicid,
  184. .cpu_present_to_apicid = bigsmp_cpu_present_to_apicid,
  185. .apicid_to_cpu_present = physid_set_mask_of_physid,
  186. .setup_portio_remap = NULL,
  187. .check_phys_apicid_present = bigsmp_check_phys_apicid_present,
  188. .enable_apic_mode = NULL,
  189. .phys_pkg_id = bigsmp_phys_pkg_id,
  190. .mps_oem_check = NULL,
  191. .get_apic_id = bigsmp_get_apic_id,
  192. .set_apic_id = NULL,
  193. .apic_id_mask = 0xFF << 24,
  194. .cpu_mask_to_apicid = bigsmp_cpu_mask_to_apicid,
  195. .cpu_mask_to_apicid_and = bigsmp_cpu_mask_to_apicid_and,
  196. .send_IPI_mask = bigsmp_send_IPI_mask,
  197. .send_IPI_mask_allbutself = NULL,
  198. .send_IPI_allbutself = bigsmp_send_IPI_allbutself,
  199. .send_IPI_all = bigsmp_send_IPI_all,
  200. .send_IPI_self = default_send_IPI_self,
  201. .trampoline_phys_low = DEFAULT_TRAMPOLINE_PHYS_LOW,
  202. .trampoline_phys_high = DEFAULT_TRAMPOLINE_PHYS_HIGH,
  203. .wait_for_init_deassert = default_wait_for_init_deassert,
  204. .smp_callin_clear_local_apic = NULL,
  205. .inquire_remote_apic = default_inquire_remote_apic,
  206. .read = native_apic_mem_read,
  207. .write = native_apic_mem_write,
  208. .icr_read = native_apic_icr_read,
  209. .icr_write = native_apic_icr_write,
  210. .wait_icr_idle = native_apic_wait_icr_idle,
  211. .safe_wait_icr_idle = native_safe_apic_wait_icr_idle,
  212. };