cache-sh4.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393
  1. /*
  2. * arch/sh/mm/cache-sh4.c
  3. *
  4. * Copyright (C) 1999, 2000, 2002 Niibe Yutaka
  5. * Copyright (C) 2001 - 2009 Paul Mundt
  6. * Copyright (C) 2003 Richard Curnow
  7. * Copyright (c) 2007 STMicroelectronics (R&D) Ltd.
  8. *
  9. * This file is subject to the terms and conditions of the GNU General Public
  10. * License. See the file "COPYING" in the main directory of this archive
  11. * for more details.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/mm.h>
  15. #include <linux/io.h>
  16. #include <linux/mutex.h>
  17. #include <linux/fs.h>
  18. #include <linux/highmem.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/mmu_context.h>
  21. #include <asm/cacheflush.h>
  22. /*
  23. * The maximum number of pages we support up to when doing ranged dcache
  24. * flushing. Anything exceeding this will simply flush the dcache in its
  25. * entirety.
  26. */
  27. #define MAX_ICACHE_PAGES 32
  28. static void __flush_cache_one(unsigned long addr, unsigned long phys,
  29. unsigned long exec_offset);
  30. /*
  31. * Write back the range of D-cache, and purge the I-cache.
  32. *
  33. * Called from kernel/module.c:sys_init_module and routine for a.out format,
  34. * signal handler code and kprobes code
  35. */
  36. static void sh4_flush_icache_range(void *args)
  37. {
  38. struct flusher_data *data = args;
  39. unsigned long start, end;
  40. unsigned long flags, v;
  41. int i;
  42. start = data->addr1;
  43. end = data->addr2;
  44. /* If there are too many pages then just blow away the caches */
  45. if (((end - start) >> PAGE_SHIFT) >= MAX_ICACHE_PAGES) {
  46. local_flush_cache_all(NULL);
  47. return;
  48. }
  49. /*
  50. * Selectively flush d-cache then invalidate the i-cache.
  51. * This is inefficient, so only use this for small ranges.
  52. */
  53. start &= ~(L1_CACHE_BYTES-1);
  54. end += L1_CACHE_BYTES-1;
  55. end &= ~(L1_CACHE_BYTES-1);
  56. local_irq_save(flags);
  57. jump_to_uncached();
  58. for (v = start; v < end; v += L1_CACHE_BYTES) {
  59. unsigned long icacheaddr;
  60. int j, n;
  61. __ocbwb(v);
  62. icacheaddr = CACHE_IC_ADDRESS_ARRAY | (v &
  63. cpu_data->icache.entry_mask);
  64. /* Clear i-cache line valid-bit */
  65. n = boot_cpu_data.icache.n_aliases;
  66. for (i = 0; i < cpu_data->icache.ways; i++) {
  67. for (j = 0; j < n; j++)
  68. __raw_writel(0, icacheaddr + (j * PAGE_SIZE));
  69. icacheaddr += cpu_data->icache.way_incr;
  70. }
  71. }
  72. back_to_cached();
  73. local_irq_restore(flags);
  74. }
  75. static inline void flush_cache_one(unsigned long start, unsigned long phys)
  76. {
  77. unsigned long flags, exec_offset = 0;
  78. /*
  79. * All types of SH-4 require PC to be uncached to operate on the I-cache.
  80. * Some types of SH-4 require PC to be uncached to operate on the D-cache.
  81. */
  82. if ((boot_cpu_data.flags & CPU_HAS_P2_FLUSH_BUG) ||
  83. (start < CACHE_OC_ADDRESS_ARRAY))
  84. exec_offset = cached_to_uncached;
  85. local_irq_save(flags);
  86. __flush_cache_one(start, phys, exec_offset);
  87. local_irq_restore(flags);
  88. }
  89. /*
  90. * Write back & invalidate the D-cache of the page.
  91. * (To avoid "alias" issues)
  92. */
  93. static void sh4_flush_dcache_page(void *arg)
  94. {
  95. struct page *page = arg;
  96. unsigned long addr = (unsigned long)page_address(page);
  97. #ifndef CONFIG_SMP
  98. struct address_space *mapping = page_mapping(page);
  99. if (mapping && !mapping_mapped(mapping))
  100. set_bit(PG_dcache_dirty, &page->flags);
  101. else
  102. #endif
  103. flush_cache_one(CACHE_OC_ADDRESS_ARRAY |
  104. (addr & shm_align_mask), page_to_phys(page));
  105. wmb();
  106. }
  107. /* TODO: Selective icache invalidation through IC address array.. */
  108. static void flush_icache_all(void)
  109. {
  110. unsigned long flags, ccr;
  111. local_irq_save(flags);
  112. jump_to_uncached();
  113. /* Flush I-cache */
  114. ccr = __raw_readl(CCR);
  115. ccr |= CCR_CACHE_ICI;
  116. __raw_writel(ccr, CCR);
  117. /*
  118. * back_to_cached() will take care of the barrier for us, don't add
  119. * another one!
  120. */
  121. back_to_cached();
  122. local_irq_restore(flags);
  123. }
  124. static void flush_dcache_all(void)
  125. {
  126. unsigned long addr, end_addr, entry_offset;
  127. end_addr = CACHE_OC_ADDRESS_ARRAY +
  128. (current_cpu_data.dcache.sets <<
  129. current_cpu_data.dcache.entry_shift) *
  130. current_cpu_data.dcache.ways;
  131. entry_offset = 1 << current_cpu_data.dcache.entry_shift;
  132. for (addr = CACHE_OC_ADDRESS_ARRAY; addr < end_addr; ) {
  133. __raw_writel(0, addr); addr += entry_offset;
  134. __raw_writel(0, addr); addr += entry_offset;
  135. __raw_writel(0, addr); addr += entry_offset;
  136. __raw_writel(0, addr); addr += entry_offset;
  137. __raw_writel(0, addr); addr += entry_offset;
  138. __raw_writel(0, addr); addr += entry_offset;
  139. __raw_writel(0, addr); addr += entry_offset;
  140. __raw_writel(0, addr); addr += entry_offset;
  141. }
  142. }
  143. static void sh4_flush_cache_all(void *unused)
  144. {
  145. flush_dcache_all();
  146. flush_icache_all();
  147. }
  148. /*
  149. * Note : (RPC) since the caches are physically tagged, the only point
  150. * of flush_cache_mm for SH-4 is to get rid of aliases from the
  151. * D-cache. The assumption elsewhere, e.g. flush_cache_range, is that
  152. * lines can stay resident so long as the virtual address they were
  153. * accessed with (hence cache set) is in accord with the physical
  154. * address (i.e. tag). It's no different here.
  155. *
  156. * Caller takes mm->mmap_sem.
  157. */
  158. static void sh4_flush_cache_mm(void *arg)
  159. {
  160. struct mm_struct *mm = arg;
  161. if (cpu_context(smp_processor_id(), mm) == NO_CONTEXT)
  162. return;
  163. flush_dcache_all();
  164. }
  165. /*
  166. * Write back and invalidate I/D-caches for the page.
  167. *
  168. * ADDR: Virtual Address (U0 address)
  169. * PFN: Physical page number
  170. */
  171. static void sh4_flush_cache_page(void *args)
  172. {
  173. struct flusher_data *data = args;
  174. struct vm_area_struct *vma;
  175. struct page *page;
  176. unsigned long address, pfn, phys;
  177. int map_coherent = 0;
  178. pgd_t *pgd;
  179. pud_t *pud;
  180. pmd_t *pmd;
  181. pte_t *pte;
  182. void *vaddr;
  183. vma = data->vma;
  184. address = data->addr1 & PAGE_MASK;
  185. pfn = data->addr2;
  186. phys = pfn << PAGE_SHIFT;
  187. page = pfn_to_page(pfn);
  188. if (cpu_context(smp_processor_id(), vma->vm_mm) == NO_CONTEXT)
  189. return;
  190. pgd = pgd_offset(vma->vm_mm, address);
  191. pud = pud_offset(pgd, address);
  192. pmd = pmd_offset(pud, address);
  193. pte = pte_offset_kernel(pmd, address);
  194. /* If the page isn't present, there is nothing to do here. */
  195. if (!(pte_val(*pte) & _PAGE_PRESENT))
  196. return;
  197. if ((vma->vm_mm == current->active_mm))
  198. vaddr = NULL;
  199. else {
  200. /*
  201. * Use kmap_coherent or kmap_atomic to do flushes for
  202. * another ASID than the current one.
  203. */
  204. map_coherent = (current_cpu_data.dcache.n_aliases &&
  205. !test_bit(PG_dcache_dirty, &page->flags) &&
  206. page_mapped(page));
  207. if (map_coherent)
  208. vaddr = kmap_coherent(page, address);
  209. else
  210. vaddr = kmap_atomic(page, KM_USER0);
  211. address = (unsigned long)vaddr;
  212. }
  213. flush_cache_one(CACHE_OC_ADDRESS_ARRAY |
  214. (address & shm_align_mask), phys);
  215. if (vma->vm_flags & VM_EXEC)
  216. flush_icache_all();
  217. if (vaddr) {
  218. if (map_coherent)
  219. kunmap_coherent(vaddr);
  220. else
  221. kunmap_atomic(vaddr, KM_USER0);
  222. }
  223. }
  224. /*
  225. * Write back and invalidate D-caches.
  226. *
  227. * START, END: Virtual Address (U0 address)
  228. *
  229. * NOTE: We need to flush the _physical_ page entry.
  230. * Flushing the cache lines for U0 only isn't enough.
  231. * We need to flush for P1 too, which may contain aliases.
  232. */
  233. static void sh4_flush_cache_range(void *args)
  234. {
  235. struct flusher_data *data = args;
  236. struct vm_area_struct *vma;
  237. unsigned long start, end;
  238. vma = data->vma;
  239. start = data->addr1;
  240. end = data->addr2;
  241. if (cpu_context(smp_processor_id(), vma->vm_mm) == NO_CONTEXT)
  242. return;
  243. /*
  244. * If cache is only 4k-per-way, there are never any 'aliases'. Since
  245. * the cache is physically tagged, the data can just be left in there.
  246. */
  247. if (boot_cpu_data.dcache.n_aliases == 0)
  248. return;
  249. flush_dcache_all();
  250. if (vma->vm_flags & VM_EXEC)
  251. flush_icache_all();
  252. }
  253. /**
  254. * __flush_cache_one
  255. *
  256. * @addr: address in memory mapped cache array
  257. * @phys: P1 address to flush (has to match tags if addr has 'A' bit
  258. * set i.e. associative write)
  259. * @exec_offset: set to 0x20000000 if flush has to be executed from P2
  260. * region else 0x0
  261. *
  262. * The offset into the cache array implied by 'addr' selects the
  263. * 'colour' of the virtual address range that will be flushed. The
  264. * operation (purge/write-back) is selected by the lower 2 bits of
  265. * 'phys'.
  266. */
  267. static void __flush_cache_one(unsigned long addr, unsigned long phys,
  268. unsigned long exec_offset)
  269. {
  270. int way_count;
  271. unsigned long base_addr = addr;
  272. struct cache_info *dcache;
  273. unsigned long way_incr;
  274. unsigned long a, ea, p;
  275. unsigned long temp_pc;
  276. dcache = &boot_cpu_data.dcache;
  277. /* Write this way for better assembly. */
  278. way_count = dcache->ways;
  279. way_incr = dcache->way_incr;
  280. /*
  281. * Apply exec_offset (i.e. branch to P2 if required.).
  282. *
  283. * FIXME:
  284. *
  285. * If I write "=r" for the (temp_pc), it puts this in r6 hence
  286. * trashing exec_offset before it's been added on - why? Hence
  287. * "=&r" as a 'workaround'
  288. */
  289. asm volatile("mov.l 1f, %0\n\t"
  290. "add %1, %0\n\t"
  291. "jmp @%0\n\t"
  292. "nop\n\t"
  293. ".balign 4\n\t"
  294. "1: .long 2f\n\t"
  295. "2:\n" : "=&r" (temp_pc) : "r" (exec_offset));
  296. /*
  297. * We know there will be >=1 iteration, so write as do-while to avoid
  298. * pointless nead-of-loop check for 0 iterations.
  299. */
  300. do {
  301. ea = base_addr + PAGE_SIZE;
  302. a = base_addr;
  303. p = phys;
  304. do {
  305. *(volatile unsigned long *)a = p;
  306. /*
  307. * Next line: intentionally not p+32, saves an add, p
  308. * will do since only the cache tag bits need to
  309. * match.
  310. */
  311. *(volatile unsigned long *)(a+32) = p;
  312. a += 64;
  313. p += 64;
  314. } while (a < ea);
  315. base_addr += way_incr;
  316. } while (--way_count != 0);
  317. }
  318. extern void __weak sh4__flush_region_init(void);
  319. /*
  320. * SH-4 has virtually indexed and physically tagged cache.
  321. */
  322. void __init sh4_cache_init(void)
  323. {
  324. printk("PVR=%08x CVR=%08x PRR=%08x\n",
  325. __raw_readl(CCN_PVR),
  326. __raw_readl(CCN_CVR),
  327. __raw_readl(CCN_PRR));
  328. local_flush_icache_range = sh4_flush_icache_range;
  329. local_flush_dcache_page = sh4_flush_dcache_page;
  330. local_flush_cache_all = sh4_flush_cache_all;
  331. local_flush_cache_mm = sh4_flush_cache_mm;
  332. local_flush_cache_dup_mm = sh4_flush_cache_mm;
  333. local_flush_cache_page = sh4_flush_cache_page;
  334. local_flush_cache_range = sh4_flush_cache_range;
  335. sh4__flush_region_init();
  336. }