entry64.S 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068
  1. /*
  2. * arch/s390/kernel/entry64.S
  3. * S390 low-level entry points.
  4. *
  5. * Copyright (C) IBM Corp. 1999,2010
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. * Hartmut Penner (hp@de.ibm.com),
  8. * Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com),
  9. * Heiko Carstens <heiko.carstens@de.ibm.com>
  10. */
  11. #include <linux/linkage.h>
  12. #include <linux/init.h>
  13. #include <asm/cache.h>
  14. #include <asm/errno.h>
  15. #include <asm/ptrace.h>
  16. #include <asm/thread_info.h>
  17. #include <asm/asm-offsets.h>
  18. #include <asm/unistd.h>
  19. #include <asm/page.h>
  20. /*
  21. * Stack layout for the system_call stack entry.
  22. * The first few entries are identical to the user_regs_struct.
  23. */
  24. SP_PTREGS = STACK_FRAME_OVERHEAD
  25. SP_ARGS = STACK_FRAME_OVERHEAD + __PT_ARGS
  26. SP_PSW = STACK_FRAME_OVERHEAD + __PT_PSW
  27. SP_R0 = STACK_FRAME_OVERHEAD + __PT_GPRS
  28. SP_R1 = STACK_FRAME_OVERHEAD + __PT_GPRS + 8
  29. SP_R2 = STACK_FRAME_OVERHEAD + __PT_GPRS + 16
  30. SP_R3 = STACK_FRAME_OVERHEAD + __PT_GPRS + 24
  31. SP_R4 = STACK_FRAME_OVERHEAD + __PT_GPRS + 32
  32. SP_R5 = STACK_FRAME_OVERHEAD + __PT_GPRS + 40
  33. SP_R6 = STACK_FRAME_OVERHEAD + __PT_GPRS + 48
  34. SP_R7 = STACK_FRAME_OVERHEAD + __PT_GPRS + 56
  35. SP_R8 = STACK_FRAME_OVERHEAD + __PT_GPRS + 64
  36. SP_R9 = STACK_FRAME_OVERHEAD + __PT_GPRS + 72
  37. SP_R10 = STACK_FRAME_OVERHEAD + __PT_GPRS + 80
  38. SP_R11 = STACK_FRAME_OVERHEAD + __PT_GPRS + 88
  39. SP_R12 = STACK_FRAME_OVERHEAD + __PT_GPRS + 96
  40. SP_R13 = STACK_FRAME_OVERHEAD + __PT_GPRS + 104
  41. SP_R14 = STACK_FRAME_OVERHEAD + __PT_GPRS + 112
  42. SP_R15 = STACK_FRAME_OVERHEAD + __PT_GPRS + 120
  43. SP_ORIG_R2 = STACK_FRAME_OVERHEAD + __PT_ORIG_GPR2
  44. SP_ILC = STACK_FRAME_OVERHEAD + __PT_ILC
  45. SP_SVCNR = STACK_FRAME_OVERHEAD + __PT_SVCNR
  46. SP_SIZE = STACK_FRAME_OVERHEAD + __PT_SIZE
  47. STACK_SHIFT = PAGE_SHIFT + THREAD_ORDER
  48. STACK_SIZE = 1 << STACK_SHIFT
  49. _TIF_WORK_SVC = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  50. _TIF_MCCK_PENDING | _TIF_RESTART_SVC | _TIF_SINGLE_STEP )
  51. _TIF_WORK_INT = (_TIF_SIGPENDING | _TIF_NOTIFY_RESUME | _TIF_NEED_RESCHED | \
  52. _TIF_MCCK_PENDING)
  53. _TIF_SYSCALL = (_TIF_SYSCALL_TRACE>>8 | _TIF_SYSCALL_AUDIT>>8 | \
  54. _TIF_SECCOMP>>8 | _TIF_SYSCALL_TRACEPOINT>>8)
  55. #define BASED(name) name-system_call(%r13)
  56. .macro HANDLE_SIE_INTERCEPT
  57. #if defined(CONFIG_KVM) || defined(CONFIG_KVM_MODULE)
  58. lg %r3,__LC_SIE_HOOK
  59. ltgr %r3,%r3
  60. jz 0f
  61. basr %r14,%r3
  62. 0:
  63. #endif
  64. .endm
  65. #ifdef CONFIG_TRACE_IRQFLAGS
  66. .macro TRACE_IRQS_ON
  67. basr %r2,%r0
  68. brasl %r14,trace_hardirqs_on_caller
  69. .endm
  70. .macro TRACE_IRQS_OFF
  71. basr %r2,%r0
  72. brasl %r14,trace_hardirqs_off_caller
  73. .endm
  74. .macro TRACE_IRQS_CHECK_ON
  75. tm SP_PSW(%r15),0x03 # irqs enabled?
  76. jz 0f
  77. TRACE_IRQS_ON
  78. 0:
  79. .endm
  80. .macro TRACE_IRQS_CHECK_OFF
  81. tm SP_PSW(%r15),0x03 # irqs enabled?
  82. jz 0f
  83. TRACE_IRQS_OFF
  84. 0:
  85. .endm
  86. #else
  87. #define TRACE_IRQS_ON
  88. #define TRACE_IRQS_OFF
  89. #define TRACE_IRQS_CHECK_ON
  90. #define TRACE_IRQS_CHECK_OFF
  91. #endif
  92. #ifdef CONFIG_LOCKDEP
  93. .macro LOCKDEP_SYS_EXIT
  94. tm SP_PSW+1(%r15),0x01 # returning to user ?
  95. jz 0f
  96. brasl %r14,lockdep_sys_exit
  97. 0:
  98. .endm
  99. #else
  100. #define LOCKDEP_SYS_EXIT
  101. #endif
  102. .macro UPDATE_VTIME lc_from,lc_to,lc_sum
  103. lg %r10,\lc_from
  104. slg %r10,\lc_to
  105. alg %r10,\lc_sum
  106. stg %r10,\lc_sum
  107. .endm
  108. /*
  109. * Register usage in interrupt handlers:
  110. * R9 - pointer to current task structure
  111. * R13 - pointer to literal pool
  112. * R14 - return register for function calls
  113. * R15 - kernel stack pointer
  114. */
  115. .macro SAVE_ALL_SVC psworg,savearea
  116. stmg %r11,%r15,\savearea
  117. lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  118. aghi %r15,-SP_SIZE # make room for registers & psw
  119. lg %r11,__LC_LAST_BREAK
  120. .endm
  121. .macro SAVE_ALL_PGM psworg,savearea
  122. stmg %r11,%r15,\savearea
  123. tm \psworg+1,0x01 # test problem state bit
  124. #ifdef CONFIG_CHECK_STACK
  125. jnz 1f
  126. tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  127. jnz 2f
  128. la %r12,\psworg
  129. j stack_overflow
  130. #else
  131. jz 2f
  132. #endif
  133. 1: lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  134. 2: aghi %r15,-SP_SIZE # make room for registers & psw
  135. larl %r13,system_call
  136. lg %r11,__LC_LAST_BREAK
  137. .endm
  138. .macro SAVE_ALL_ASYNC psworg,savearea
  139. stmg %r11,%r15,\savearea
  140. larl %r13,system_call
  141. lg %r11,__LC_LAST_BREAK
  142. la %r12,\psworg
  143. tm \psworg+1,0x01 # test problem state bit
  144. jnz 1f # from user -> load kernel stack
  145. clc \psworg+8(8),BASED(.Lcritical_end)
  146. jhe 0f
  147. clc \psworg+8(8),BASED(.Lcritical_start)
  148. jl 0f
  149. brasl %r14,cleanup_critical
  150. tm 1(%r12),0x01 # retest problem state after cleanup
  151. jnz 1f
  152. 0: lg %r14,__LC_ASYNC_STACK # are we already on the async. stack ?
  153. slgr %r14,%r15
  154. srag %r14,%r14,STACK_SHIFT
  155. #ifdef CONFIG_CHECK_STACK
  156. jnz 1f
  157. tml %r15,STACK_SIZE - CONFIG_STACK_GUARD
  158. jnz 2f
  159. j stack_overflow
  160. #else
  161. jz 2f
  162. #endif
  163. 1: lg %r15,__LC_ASYNC_STACK # load async stack
  164. 2: aghi %r15,-SP_SIZE # make room for registers & psw
  165. .endm
  166. .macro CREATE_STACK_FRAME savearea
  167. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  168. stg %r2,SP_ORIG_R2(%r15) # store original content of gpr 2
  169. mvc SP_R11(40,%r15),\savearea # move %r11-%r15 to stack
  170. stmg %r0,%r10,SP_R0(%r15) # store gprs %r0-%r10 to kernel stack
  171. .endm
  172. .macro RESTORE_ALL psworg,sync
  173. mvc \psworg(16),SP_PSW(%r15) # move user PSW to lowcore
  174. .if !\sync
  175. ni \psworg+1,0xfd # clear wait state bit
  176. .endif
  177. lg %r14,__LC_VDSO_PER_CPU
  178. lmg %r0,%r13,SP_R0(%r15) # load gprs 0-13 of user
  179. stpt __LC_EXIT_TIMER
  180. mvc __VDSO_ECTG_BASE(16,%r14),__LC_EXIT_TIMER
  181. lmg %r14,%r15,SP_R14(%r15) # load grps 14-15 of user
  182. lpswe \psworg # back to caller
  183. .endm
  184. .macro LAST_BREAK
  185. srag %r10,%r11,23
  186. jz 0f
  187. stg %r11,__TI_last_break(%r12)
  188. 0:
  189. .endm
  190. /*
  191. * Scheduler resume function, called by switch_to
  192. * gpr2 = (task_struct *) prev
  193. * gpr3 = (task_struct *) next
  194. * Returns:
  195. * gpr2 = prev
  196. */
  197. .globl __switch_to
  198. __switch_to:
  199. tm __THREAD_per+4(%r3),0xe8 # is the new process using per ?
  200. jz __switch_to_noper # if not we're fine
  201. stctg %c9,%c11,__SF_EMPTY(%r15)# We are using per stuff
  202. clc __THREAD_per(24,%r3),__SF_EMPTY(%r15)
  203. je __switch_to_noper # we got away without bashing TLB's
  204. lctlg %c9,%c11,__THREAD_per(%r3) # Nope we didn't
  205. __switch_to_noper:
  206. lg %r4,__THREAD_info(%r2) # get thread_info of prev
  207. tm __TI_flags+7(%r4),_TIF_MCCK_PENDING # machine check pending?
  208. jz __switch_to_no_mcck
  209. ni __TI_flags+7(%r4),255-_TIF_MCCK_PENDING # clear flag in prev
  210. lg %r4,__THREAD_info(%r3) # get thread_info of next
  211. oi __TI_flags+7(%r4),_TIF_MCCK_PENDING # set it in next
  212. __switch_to_no_mcck:
  213. stmg %r6,%r15,__SF_GPRS(%r15)# store __switch_to registers of prev task
  214. stg %r15,__THREAD_ksp(%r2) # store kernel stack to prev->tss.ksp
  215. lg %r15,__THREAD_ksp(%r3) # load kernel stack from next->tss.ksp
  216. lmg %r6,%r15,__SF_GPRS(%r15)# load __switch_to registers of next task
  217. stg %r3,__LC_CURRENT # __LC_CURRENT = current task struct
  218. lctl %c4,%c4,__TASK_pid(%r3) # load pid to control reg. 4
  219. lg %r3,__THREAD_info(%r3) # load thread_info from task struct
  220. stg %r3,__LC_THREAD_INFO
  221. aghi %r3,STACK_SIZE
  222. stg %r3,__LC_KERNEL_STACK # __LC_KERNEL_STACK = new kernel stack
  223. br %r14
  224. __critical_start:
  225. /*
  226. * SVC interrupt handler routine. System calls are synchronous events and
  227. * are executed with interrupts enabled.
  228. */
  229. .globl system_call
  230. system_call:
  231. stpt __LC_SYNC_ENTER_TIMER
  232. sysc_saveall:
  233. SAVE_ALL_SVC __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  234. CREATE_STACK_FRAME __LC_SAVE_AREA
  235. mvc SP_PSW(16,%r15),__LC_SVC_OLD_PSW
  236. mvc SP_ILC(4,%r15),__LC_SVC_ILC
  237. stg %r7,SP_ARGS(%r15)
  238. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  239. sysc_vtime:
  240. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  241. sysc_stime:
  242. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  243. sysc_update:
  244. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  245. LAST_BREAK
  246. sysc_do_svc:
  247. llgh %r7,SP_SVCNR(%r15)
  248. slag %r7,%r7,2 # shift and test for svc 0
  249. jnz sysc_nr_ok
  250. # svc 0: system call number in %r1
  251. llgfr %r1,%r1 # clear high word in r1
  252. cghi %r1,NR_syscalls
  253. jnl sysc_nr_ok
  254. sth %r1,SP_SVCNR(%r15)
  255. slag %r7,%r1,2 # shift and test for svc 0
  256. sysc_nr_ok:
  257. larl %r10,sys_call_table
  258. #ifdef CONFIG_COMPAT
  259. tm __TI_flags+5(%r12),(_TIF_31BIT>>16) # running in 31 bit mode ?
  260. jno sysc_noemu
  261. larl %r10,sys_call_table_emu # use 31 bit emulation system calls
  262. sysc_noemu:
  263. #endif
  264. tm __TI_flags+6(%r12),_TIF_SYSCALL
  265. lgf %r8,0(%r7,%r10) # load address of system call routine
  266. jnz sysc_tracesys
  267. basr %r14,%r8 # call sys_xxxx
  268. stg %r2,SP_R2(%r15) # store return value (change R2 on stack)
  269. sysc_return:
  270. LOCKDEP_SYS_EXIT
  271. sysc_tif:
  272. tm __TI_flags+7(%r12),_TIF_WORK_SVC
  273. jnz sysc_work # there is work to do (signals etc.)
  274. sysc_restore:
  275. RESTORE_ALL __LC_RETURN_PSW,1
  276. sysc_done:
  277. #
  278. # There is work to do, but first we need to check if we return to userspace.
  279. #
  280. sysc_work:
  281. tm SP_PSW+1(%r15),0x01 # returning to user ?
  282. jno sysc_restore
  283. #
  284. # One of the work bits is on. Find out which one.
  285. #
  286. sysc_work_tif:
  287. tm __TI_flags+7(%r12),_TIF_MCCK_PENDING
  288. jo sysc_mcck_pending
  289. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  290. jo sysc_reschedule
  291. tm __TI_flags+7(%r12),_TIF_SIGPENDING
  292. jo sysc_sigpending
  293. tm __TI_flags+7(%r12),_TIF_NOTIFY_RESUME
  294. jo sysc_notify_resume
  295. tm __TI_flags+7(%r12),_TIF_RESTART_SVC
  296. jo sysc_restart
  297. tm __TI_flags+7(%r12),_TIF_SINGLE_STEP
  298. jo sysc_singlestep
  299. j sysc_return # beware of critical section cleanup
  300. #
  301. # _TIF_NEED_RESCHED is set, call schedule
  302. #
  303. sysc_reschedule:
  304. larl %r14,sysc_return
  305. jg schedule # return point is sysc_return
  306. #
  307. # _TIF_MCCK_PENDING is set, call handler
  308. #
  309. sysc_mcck_pending:
  310. larl %r14,sysc_return
  311. jg s390_handle_mcck # TIF bit will be cleared by handler
  312. #
  313. # _TIF_SIGPENDING is set, call do_signal
  314. #
  315. sysc_sigpending:
  316. ni __TI_flags+7(%r12),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  317. la %r2,SP_PTREGS(%r15) # load pt_regs
  318. brasl %r14,do_signal # call do_signal
  319. tm __TI_flags+7(%r12),_TIF_RESTART_SVC
  320. jo sysc_restart
  321. tm __TI_flags+7(%r12),_TIF_SINGLE_STEP
  322. jo sysc_singlestep
  323. j sysc_return
  324. #
  325. # _TIF_NOTIFY_RESUME is set, call do_notify_resume
  326. #
  327. sysc_notify_resume:
  328. la %r2,SP_PTREGS(%r15) # load pt_regs
  329. larl %r14,sysc_return
  330. jg do_notify_resume # call do_notify_resume
  331. #
  332. # _TIF_RESTART_SVC is set, set up registers and restart svc
  333. #
  334. sysc_restart:
  335. ni __TI_flags+7(%r12),255-_TIF_RESTART_SVC # clear TIF_RESTART_SVC
  336. lg %r7,SP_R2(%r15) # load new svc number
  337. mvc SP_R2(8,%r15),SP_ORIG_R2(%r15) # restore first argument
  338. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  339. sth %r7,SP_SVCNR(%r15)
  340. slag %r7,%r7,2
  341. j sysc_nr_ok # restart svc
  342. #
  343. # _TIF_SINGLE_STEP is set, call do_single_step
  344. #
  345. sysc_singlestep:
  346. ni __TI_flags+7(%r12),255-_TIF_SINGLE_STEP # clear TIF_SINGLE_STEP
  347. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  348. la %r2,SP_PTREGS(%r15) # address of register-save area
  349. larl %r14,sysc_return # load adr. of system return
  350. jg do_single_step # branch to do_sigtrap
  351. #
  352. # call tracehook_report_syscall_entry/tracehook_report_syscall_exit before
  353. # and after the system call
  354. #
  355. sysc_tracesys:
  356. la %r2,SP_PTREGS(%r15) # load pt_regs
  357. la %r3,0
  358. llgh %r0,SP_SVCNR(%r15)
  359. stg %r0,SP_R2(%r15)
  360. brasl %r14,do_syscall_trace_enter
  361. lghi %r0,NR_syscalls
  362. clgr %r0,%r2
  363. jnh sysc_tracenogo
  364. sllg %r7,%r2,2 # svc number *4
  365. lgf %r8,0(%r7,%r10)
  366. sysc_tracego:
  367. lmg %r3,%r6,SP_R3(%r15)
  368. lg %r2,SP_ORIG_R2(%r15)
  369. basr %r14,%r8 # call sys_xxx
  370. stg %r2,SP_R2(%r15) # store return value
  371. sysc_tracenogo:
  372. tm __TI_flags+6(%r12),_TIF_SYSCALL
  373. jz sysc_return
  374. la %r2,SP_PTREGS(%r15) # load pt_regs
  375. larl %r14,sysc_return # return point is sysc_return
  376. jg do_syscall_trace_exit
  377. #
  378. # a new process exits the kernel with ret_from_fork
  379. #
  380. .globl ret_from_fork
  381. ret_from_fork:
  382. lg %r13,__LC_SVC_NEW_PSW+8
  383. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  384. tm SP_PSW+1(%r15),0x01 # forking a kernel thread ?
  385. jo 0f
  386. stg %r15,SP_R15(%r15) # store stack pointer for new kthread
  387. 0: brasl %r14,schedule_tail
  388. TRACE_IRQS_ON
  389. stosm 24(%r15),0x03 # reenable interrupts
  390. j sysc_tracenogo
  391. #
  392. # kernel_execve function needs to deal with pt_regs that is not
  393. # at the usual place
  394. #
  395. .globl kernel_execve
  396. kernel_execve:
  397. stmg %r12,%r15,96(%r15)
  398. lgr %r14,%r15
  399. aghi %r15,-SP_SIZE
  400. stg %r14,__SF_BACKCHAIN(%r15)
  401. la %r12,SP_PTREGS(%r15)
  402. xc 0(__PT_SIZE,%r12),0(%r12)
  403. lgr %r5,%r12
  404. brasl %r14,do_execve
  405. ltgfr %r2,%r2
  406. je 0f
  407. aghi %r15,SP_SIZE
  408. lmg %r12,%r15,96(%r15)
  409. br %r14
  410. # execve succeeded.
  411. 0: stnsm __SF_EMPTY(%r15),0xfc # disable interrupts
  412. # TRACE_IRQS_OFF
  413. lg %r15,__LC_KERNEL_STACK # load ksp
  414. aghi %r15,-SP_SIZE # make room for registers & psw
  415. lg %r13,__LC_SVC_NEW_PSW+8
  416. mvc SP_PTREGS(__PT_SIZE,%r15),0(%r12) # copy pt_regs
  417. lg %r12,__LC_THREAD_INFO
  418. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15)
  419. # TRACE_IRQS_ON
  420. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  421. brasl %r14,execve_tail
  422. j sysc_return
  423. /*
  424. * Program check handler routine
  425. */
  426. .globl pgm_check_handler
  427. pgm_check_handler:
  428. /*
  429. * First we need to check for a special case:
  430. * Single stepping an instruction that disables the PER event mask will
  431. * cause a PER event AFTER the mask has been set. Example: SVC or LPSW.
  432. * For a single stepped SVC the program check handler gets control after
  433. * the SVC new PSW has been loaded. But we want to execute the SVC first and
  434. * then handle the PER event. Therefore we update the SVC old PSW to point
  435. * to the pgm_check_handler and branch to the SVC handler after we checked
  436. * if we have to load the kernel stack register.
  437. * For every other possible cause for PER event without the PER mask set
  438. * we just ignore the PER event (FIXME: is there anything we have to do
  439. * for LPSW?).
  440. */
  441. stpt __LC_SYNC_ENTER_TIMER
  442. tm __LC_PGM_INT_CODE+1,0x80 # check whether we got a per exception
  443. jnz pgm_per # got per exception -> special case
  444. SAVE_ALL_PGM __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  445. CREATE_STACK_FRAME __LC_SAVE_AREA
  446. xc SP_ILC(4,%r15),SP_ILC(%r15)
  447. mvc SP_PSW(16,%r15),__LC_PGM_OLD_PSW
  448. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  449. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  450. jz pgm_no_vtime
  451. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  452. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  453. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  454. LAST_BREAK
  455. pgm_no_vtime:
  456. HANDLE_SIE_INTERCEPT
  457. TRACE_IRQS_CHECK_OFF
  458. stg %r11,SP_ARGS(%r15)
  459. lgf %r3,__LC_PGM_ILC # load program interruption code
  460. lghi %r8,0x7f
  461. ngr %r8,%r3
  462. pgm_do_call:
  463. sll %r8,3
  464. larl %r1,pgm_check_table
  465. lg %r1,0(%r8,%r1) # load address of handler routine
  466. la %r2,SP_PTREGS(%r15) # address of register-save area
  467. basr %r14,%r1 # branch to interrupt-handler
  468. pgm_exit:
  469. TRACE_IRQS_CHECK_ON
  470. j sysc_return
  471. #
  472. # handle per exception
  473. #
  474. pgm_per:
  475. tm __LC_PGM_OLD_PSW,0x40 # test if per event recording is on
  476. jnz pgm_per_std # ok, normal per event from user space
  477. # ok its one of the special cases, now we need to find out which one
  478. clc __LC_PGM_OLD_PSW(16),__LC_SVC_NEW_PSW
  479. je pgm_svcper
  480. # no interesting special case, ignore PER event
  481. lpswe __LC_PGM_OLD_PSW
  482. #
  483. # Normal per exception
  484. #
  485. pgm_per_std:
  486. SAVE_ALL_PGM __LC_PGM_OLD_PSW,__LC_SAVE_AREA
  487. CREATE_STACK_FRAME __LC_SAVE_AREA
  488. mvc SP_PSW(16,%r15),__LC_PGM_OLD_PSW
  489. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  490. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  491. jz pgm_no_vtime2
  492. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  493. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  494. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  495. LAST_BREAK
  496. pgm_no_vtime2:
  497. HANDLE_SIE_INTERCEPT
  498. TRACE_IRQS_CHECK_OFF
  499. lg %r1,__TI_task(%r12)
  500. tm SP_PSW+1(%r15),0x01 # kernel per event ?
  501. jz kernel_per
  502. mvc __THREAD_per+__PER_atmid(2,%r1),__LC_PER_ATMID
  503. mvc __THREAD_per+__PER_address(8,%r1),__LC_PER_ADDRESS
  504. mvc __THREAD_per+__PER_access_id(1,%r1),__LC_PER_ACCESS_ID
  505. oi __TI_flags+7(%r12),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  506. lgf %r3,__LC_PGM_ILC # load program interruption code
  507. lghi %r8,0x7f
  508. ngr %r8,%r3 # clear per-event-bit and ilc
  509. je pgm_exit2
  510. sll %r8,3
  511. larl %r1,pgm_check_table
  512. lg %r1,0(%r8,%r1) # load address of handler routine
  513. la %r2,SP_PTREGS(%r15) # address of register-save area
  514. basr %r14,%r1 # branch to interrupt-handler
  515. pgm_exit2:
  516. TRACE_IRQS_ON
  517. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  518. j sysc_return
  519. #
  520. # it was a single stepped SVC that is causing all the trouble
  521. #
  522. pgm_svcper:
  523. SAVE_ALL_PGM __LC_SVC_OLD_PSW,__LC_SAVE_AREA
  524. CREATE_STACK_FRAME __LC_SAVE_AREA
  525. mvc SP_PSW(16,%r15),__LC_SVC_OLD_PSW
  526. mvc SP_ILC(4,%r15),__LC_SVC_ILC
  527. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  528. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  529. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  530. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  531. LAST_BREAK
  532. TRACE_IRQS_OFF
  533. lg %r8,__TI_task(%r12)
  534. mvc __THREAD_per+__PER_atmid(2,%r8),__LC_PER_ATMID
  535. mvc __THREAD_per+__PER_address(8,%r8),__LC_PER_ADDRESS
  536. mvc __THREAD_per+__PER_access_id(1,%r8),__LC_PER_ACCESS_ID
  537. oi __TI_flags+7(%r12),_TIF_SINGLE_STEP # set TIF_SINGLE_STEP
  538. TRACE_IRQS_ON
  539. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  540. lmg %r2,%r6,SP_R2(%r15) # load svc arguments
  541. j sysc_do_svc
  542. #
  543. # per was called from kernel, must be kprobes
  544. #
  545. kernel_per:
  546. xc SP_SVCNR(2,%r15),SP_SVCNR(%r15) # clear svc number
  547. la %r2,SP_PTREGS(%r15) # address of register-save area
  548. brasl %r14,do_single_step
  549. j pgm_exit
  550. /*
  551. * IO interrupt handler routine
  552. */
  553. .globl io_int_handler
  554. io_int_handler:
  555. stck __LC_INT_CLOCK
  556. stpt __LC_ASYNC_ENTER_TIMER
  557. SAVE_ALL_ASYNC __LC_IO_OLD_PSW,__LC_SAVE_AREA+40
  558. CREATE_STACK_FRAME __LC_SAVE_AREA+40
  559. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  560. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  561. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  562. jz io_no_vtime
  563. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  564. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  565. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  566. LAST_BREAK
  567. io_no_vtime:
  568. HANDLE_SIE_INTERCEPT
  569. TRACE_IRQS_OFF
  570. la %r2,SP_PTREGS(%r15) # address of register-save area
  571. brasl %r14,do_IRQ # call standard irq handler
  572. io_return:
  573. LOCKDEP_SYS_EXIT
  574. TRACE_IRQS_ON
  575. io_tif:
  576. tm __TI_flags+7(%r12),_TIF_WORK_INT
  577. jnz io_work # there is work to do (signals etc.)
  578. io_restore:
  579. RESTORE_ALL __LC_RETURN_PSW,0
  580. io_done:
  581. #
  582. # There is work todo, find out in which context we have been interrupted:
  583. # 1) if we return to user space we can do all _TIF_WORK_INT work
  584. # 2) if we return to kernel code and kvm is enabled check if we need to
  585. # modify the psw to leave SIE
  586. # 3) if we return to kernel code and preemptive scheduling is enabled check
  587. # the preemption counter and if it is zero call preempt_schedule_irq
  588. # Before any work can be done, a switch to the kernel stack is required.
  589. #
  590. io_work:
  591. tm SP_PSW+1(%r15),0x01 # returning to user ?
  592. jo io_work_user # yes -> do resched & signal
  593. #ifdef CONFIG_PREEMPT
  594. # check for preemptive scheduling
  595. icm %r0,15,__TI_precount(%r12)
  596. jnz io_restore # preemption is disabled
  597. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  598. jno io_restore
  599. # switch to kernel stack
  600. lg %r1,SP_R15(%r15)
  601. aghi %r1,-SP_SIZE
  602. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  603. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  604. lgr %r15,%r1
  605. # TRACE_IRQS_ON already done at io_return, call
  606. # TRACE_IRQS_OFF to keep things symmetrical
  607. TRACE_IRQS_OFF
  608. brasl %r14,preempt_schedule_irq
  609. j io_return
  610. #else
  611. j io_restore
  612. #endif
  613. #
  614. # Need to do work before returning to userspace, switch to kernel stack
  615. #
  616. io_work_user:
  617. lg %r1,__LC_KERNEL_STACK
  618. aghi %r1,-SP_SIZE
  619. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  620. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  621. lgr %r15,%r1
  622. #
  623. # One of the work bits is on. Find out which one.
  624. # Checked are: _TIF_SIGPENDING, _TIF_NOTIFY_RESUME, _TIF_NEED_RESCHED
  625. # and _TIF_MCCK_PENDING
  626. #
  627. io_work_tif:
  628. tm __TI_flags+7(%r12),_TIF_MCCK_PENDING
  629. jo io_mcck_pending
  630. tm __TI_flags+7(%r12),_TIF_NEED_RESCHED
  631. jo io_reschedule
  632. tm __TI_flags+7(%r12),_TIF_SIGPENDING
  633. jo io_sigpending
  634. tm __TI_flags+7(%r12),_TIF_NOTIFY_RESUME
  635. jo io_notify_resume
  636. j io_return # beware of critical section cleanup
  637. #
  638. # _TIF_MCCK_PENDING is set, call handler
  639. #
  640. io_mcck_pending:
  641. # TRACE_IRQS_ON already done at io_return
  642. brasl %r14,s390_handle_mcck # TIF bit will be cleared by handler
  643. TRACE_IRQS_OFF
  644. j io_return
  645. #
  646. # _TIF_NEED_RESCHED is set, call schedule
  647. #
  648. io_reschedule:
  649. # TRACE_IRQS_ON already done at io_return
  650. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  651. brasl %r14,schedule # call scheduler
  652. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  653. TRACE_IRQS_OFF
  654. j io_return
  655. #
  656. # _TIF_SIGPENDING or is set, call do_signal
  657. #
  658. io_sigpending:
  659. # TRACE_IRQS_ON already done at io_return
  660. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  661. la %r2,SP_PTREGS(%r15) # load pt_regs
  662. brasl %r14,do_signal # call do_signal
  663. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  664. TRACE_IRQS_OFF
  665. j io_return
  666. #
  667. # _TIF_NOTIFY_RESUME or is set, call do_notify_resume
  668. #
  669. io_notify_resume:
  670. # TRACE_IRQS_ON already done at io_return
  671. stosm __SF_EMPTY(%r15),0x03 # reenable interrupts
  672. la %r2,SP_PTREGS(%r15) # load pt_regs
  673. brasl %r14,do_notify_resume # call do_notify_resume
  674. stnsm __SF_EMPTY(%r15),0xfc # disable I/O and ext. interrupts
  675. TRACE_IRQS_OFF
  676. j io_return
  677. /*
  678. * External interrupt handler routine
  679. */
  680. .globl ext_int_handler
  681. ext_int_handler:
  682. stck __LC_INT_CLOCK
  683. stpt __LC_ASYNC_ENTER_TIMER
  684. SAVE_ALL_ASYNC __LC_EXT_OLD_PSW,__LC_SAVE_AREA+40
  685. CREATE_STACK_FRAME __LC_SAVE_AREA+40
  686. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  687. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  688. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  689. jz ext_no_vtime
  690. UPDATE_VTIME __LC_EXIT_TIMER,__LC_ASYNC_ENTER_TIMER,__LC_USER_TIMER
  691. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  692. mvc __LC_LAST_UPDATE_TIMER(8),__LC_ASYNC_ENTER_TIMER
  693. LAST_BREAK
  694. ext_no_vtime:
  695. HANDLE_SIE_INTERCEPT
  696. TRACE_IRQS_OFF
  697. la %r2,SP_PTREGS(%r15) # address of register-save area
  698. llgh %r3,__LC_EXT_INT_CODE # get interruption code
  699. brasl %r14,do_extint
  700. j io_return
  701. __critical_end:
  702. /*
  703. * Machine check handler routines
  704. */
  705. .globl mcck_int_handler
  706. mcck_int_handler:
  707. stck __LC_MCCK_CLOCK
  708. la %r1,4095 # revalidate r1
  709. spt __LC_CPU_TIMER_SAVE_AREA-4095(%r1) # revalidate cpu timer
  710. lmg %r0,%r15,__LC_GPREGS_SAVE_AREA-4095(%r1)# revalidate gprs
  711. stmg %r11,%r15,__LC_SAVE_AREA+80
  712. larl %r13,system_call
  713. lg %r11,__LC_LAST_BREAK
  714. la %r12,__LC_MCK_OLD_PSW
  715. tm __LC_MCCK_CODE,0x80 # system damage?
  716. jo mcck_int_main # yes -> rest of mcck code invalid
  717. la %r14,4095
  718. mvc __LC_MCCK_ENTER_TIMER(8),__LC_CPU_TIMER_SAVE_AREA-4095(%r14)
  719. tm __LC_MCCK_CODE+5,0x02 # stored cpu timer value valid?
  720. jo 1f
  721. la %r14,__LC_SYNC_ENTER_TIMER
  722. clc 0(8,%r14),__LC_ASYNC_ENTER_TIMER
  723. jl 0f
  724. la %r14,__LC_ASYNC_ENTER_TIMER
  725. 0: clc 0(8,%r14),__LC_EXIT_TIMER
  726. jl 0f
  727. la %r14,__LC_EXIT_TIMER
  728. 0: clc 0(8,%r14),__LC_LAST_UPDATE_TIMER
  729. jl 0f
  730. la %r14,__LC_LAST_UPDATE_TIMER
  731. 0: spt 0(%r14)
  732. mvc __LC_MCCK_ENTER_TIMER(8),0(%r14)
  733. 1: tm __LC_MCCK_CODE+2,0x09 # mwp + ia of old psw valid?
  734. jno mcck_int_main # no -> skip cleanup critical
  735. tm __LC_MCK_OLD_PSW+1,0x01 # test problem state bit
  736. jnz mcck_int_main # from user -> load kernel stack
  737. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_end)
  738. jhe mcck_int_main
  739. clc __LC_MCK_OLD_PSW+8(8),BASED(.Lcritical_start)
  740. jl mcck_int_main
  741. brasl %r14,cleanup_critical
  742. mcck_int_main:
  743. lg %r14,__LC_PANIC_STACK # are we already on the panic stack?
  744. slgr %r14,%r15
  745. srag %r14,%r14,PAGE_SHIFT
  746. jz 0f
  747. lg %r15,__LC_PANIC_STACK # load panic stack
  748. 0: aghi %r15,-SP_SIZE # make room for registers & psw
  749. CREATE_STACK_FRAME __LC_SAVE_AREA+80
  750. mvc SP_PSW(16,%r15),0(%r12)
  751. lg %r12,__LC_THREAD_INFO # load pointer to thread_info struct
  752. tm __LC_MCCK_CODE+2,0x08 # mwp of old psw valid?
  753. jno mcck_no_vtime # no -> no timer update
  754. tm SP_PSW+1(%r15),0x01 # interrupting from user ?
  755. jz mcck_no_vtime
  756. UPDATE_VTIME __LC_EXIT_TIMER,__LC_MCCK_ENTER_TIMER,__LC_USER_TIMER
  757. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  758. mvc __LC_LAST_UPDATE_TIMER(8),__LC_MCCK_ENTER_TIMER
  759. LAST_BREAK
  760. mcck_no_vtime:
  761. la %r2,SP_PTREGS(%r15) # load pt_regs
  762. brasl %r14,s390_do_machine_check
  763. tm SP_PSW+1(%r15),0x01 # returning to user ?
  764. jno mcck_return
  765. lg %r1,__LC_KERNEL_STACK # switch to kernel stack
  766. aghi %r1,-SP_SIZE
  767. mvc SP_PTREGS(__PT_SIZE,%r1),SP_PTREGS(%r15)
  768. xc __SF_BACKCHAIN(8,%r1),__SF_BACKCHAIN(%r1) # clear back chain
  769. lgr %r15,%r1
  770. stosm __SF_EMPTY(%r15),0x04 # turn dat on
  771. tm __TI_flags+7(%r12),_TIF_MCCK_PENDING
  772. jno mcck_return
  773. HANDLE_SIE_INTERCEPT
  774. TRACE_IRQS_OFF
  775. brasl %r14,s390_handle_mcck
  776. TRACE_IRQS_ON
  777. mcck_return:
  778. mvc __LC_RETURN_MCCK_PSW(16),SP_PSW(%r15) # move return PSW
  779. ni __LC_RETURN_MCCK_PSW+1,0xfd # clear wait state bit
  780. lmg %r0,%r15,SP_R0(%r15) # load gprs 0-15
  781. tm __LC_RETURN_MCCK_PSW+1,0x01 # returning to user ?
  782. jno 0f
  783. stpt __LC_EXIT_TIMER
  784. 0: lpswe __LC_RETURN_MCCK_PSW # back to caller
  785. mcck_done:
  786. /*
  787. * Restart interruption handler, kick starter for additional CPUs
  788. */
  789. #ifdef CONFIG_SMP
  790. __CPUINIT
  791. .globl restart_int_handler
  792. restart_int_handler:
  793. basr %r1,0
  794. restart_base:
  795. spt restart_vtime-restart_base(%r1)
  796. stck __LC_LAST_UPDATE_CLOCK
  797. mvc __LC_LAST_UPDATE_TIMER(8),restart_vtime-restart_base(%r1)
  798. mvc __LC_EXIT_TIMER(8),restart_vtime-restart_base(%r1)
  799. lg %r15,__LC_SAVE_AREA+120 # load ksp
  800. lghi %r10,__LC_CREGS_SAVE_AREA
  801. lctlg %c0,%c15,0(%r10) # get new ctl regs
  802. lghi %r10,__LC_AREGS_SAVE_AREA
  803. lam %a0,%a15,0(%r10)
  804. lmg %r6,%r15,__SF_GPRS(%r15) # load registers from clone
  805. lg %r1,__LC_THREAD_INFO
  806. mvc __LC_USER_TIMER(8),__TI_user_timer(%r1)
  807. mvc __LC_SYSTEM_TIMER(8),__TI_system_timer(%r1)
  808. xc __LC_STEAL_TIMER(8),__LC_STEAL_TIMER
  809. stosm __SF_EMPTY(%r15),0x04 # now we can turn dat on
  810. jg start_secondary
  811. .align 8
  812. restart_vtime:
  813. .long 0x7fffffff,0xffffffff
  814. .previous
  815. #else
  816. /*
  817. * If we do not run with SMP enabled, let the new CPU crash ...
  818. */
  819. .globl restart_int_handler
  820. restart_int_handler:
  821. basr %r1,0
  822. restart_base:
  823. lpswe restart_crash-restart_base(%r1)
  824. .align 8
  825. restart_crash:
  826. .long 0x000a0000,0x00000000,0x00000000,0x00000000
  827. restart_go:
  828. #endif
  829. #ifdef CONFIG_CHECK_STACK
  830. /*
  831. * The synchronous or the asynchronous stack overflowed. We are dead.
  832. * No need to properly save the registers, we are going to panic anyway.
  833. * Setup a pt_regs so that show_trace can provide a good call trace.
  834. */
  835. stack_overflow:
  836. lg %r15,__LC_PANIC_STACK # change to panic stack
  837. aghi %r15,-SP_SIZE
  838. mvc SP_PSW(16,%r15),0(%r12) # move user PSW to stack
  839. stmg %r0,%r10,SP_R0(%r15) # store gprs %r0-%r10 to kernel stack
  840. la %r1,__LC_SAVE_AREA
  841. chi %r12,__LC_SVC_OLD_PSW
  842. je 0f
  843. chi %r12,__LC_PGM_OLD_PSW
  844. je 0f
  845. la %r1,__LC_SAVE_AREA+40
  846. 0: mvc SP_R11(40,%r15),0(%r1) # move %r11-%r15 to stack
  847. mvc SP_ARGS(8,%r15),__LC_LAST_BREAK
  848. xc __SF_BACKCHAIN(8,%r15),__SF_BACKCHAIN(%r15) # clear back chain
  849. la %r2,SP_PTREGS(%r15) # load pt_regs
  850. jg kernel_stack_overflow
  851. #endif
  852. cleanup_table_system_call:
  853. .quad system_call, sysc_do_svc
  854. cleanup_table_sysc_tif:
  855. .quad sysc_tif, sysc_restore
  856. cleanup_table_sysc_restore:
  857. .quad sysc_restore, sysc_done
  858. cleanup_table_io_tif:
  859. .quad io_tif, io_restore
  860. cleanup_table_io_restore:
  861. .quad io_restore, io_done
  862. cleanup_critical:
  863. clc 8(8,%r12),BASED(cleanup_table_system_call)
  864. jl 0f
  865. clc 8(8,%r12),BASED(cleanup_table_system_call+8)
  866. jl cleanup_system_call
  867. 0:
  868. clc 8(8,%r12),BASED(cleanup_table_sysc_tif)
  869. jl 0f
  870. clc 8(8,%r12),BASED(cleanup_table_sysc_tif+8)
  871. jl cleanup_sysc_tif
  872. 0:
  873. clc 8(8,%r12),BASED(cleanup_table_sysc_restore)
  874. jl 0f
  875. clc 8(8,%r12),BASED(cleanup_table_sysc_restore+8)
  876. jl cleanup_sysc_restore
  877. 0:
  878. clc 8(8,%r12),BASED(cleanup_table_io_tif)
  879. jl 0f
  880. clc 8(8,%r12),BASED(cleanup_table_io_tif+8)
  881. jl cleanup_io_tif
  882. 0:
  883. clc 8(8,%r12),BASED(cleanup_table_io_restore)
  884. jl 0f
  885. clc 8(8,%r12),BASED(cleanup_table_io_restore+8)
  886. jl cleanup_io_restore
  887. 0:
  888. br %r14
  889. cleanup_system_call:
  890. mvc __LC_RETURN_PSW(16),0(%r12)
  891. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+8)
  892. jh 0f
  893. mvc __LC_SYNC_ENTER_TIMER(8),__LC_MCCK_ENTER_TIMER
  894. cghi %r12,__LC_MCK_OLD_PSW
  895. je 0f
  896. mvc __LC_SYNC_ENTER_TIMER(8),__LC_ASYNC_ENTER_TIMER
  897. 0: cghi %r12,__LC_MCK_OLD_PSW
  898. la %r12,__LC_SAVE_AREA+80
  899. je 0f
  900. la %r12,__LC_SAVE_AREA+40
  901. 0: clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+16)
  902. jhe cleanup_vtime
  903. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn)
  904. jh 0f
  905. mvc __LC_SAVE_AREA(40),0(%r12)
  906. 0: lg %r15,__LC_KERNEL_STACK # problem state -> load ksp
  907. aghi %r15,-SP_SIZE # make room for registers & psw
  908. stg %r15,32(%r12)
  909. stg %r11,0(%r12)
  910. CREATE_STACK_FRAME __LC_SAVE_AREA
  911. mvc SP_PSW(16,%r15),__LC_SVC_OLD_PSW
  912. mvc SP_ILC(4,%r15),__LC_SVC_ILC
  913. stg %r7,SP_ARGS(%r15)
  914. mvc 8(8,%r12),__LC_THREAD_INFO
  915. cleanup_vtime:
  916. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+24)
  917. jhe cleanup_stime
  918. UPDATE_VTIME __LC_EXIT_TIMER,__LC_SYNC_ENTER_TIMER,__LC_USER_TIMER
  919. cleanup_stime:
  920. clc __LC_RETURN_PSW+8(8),BASED(cleanup_system_call_insn+32)
  921. jh cleanup_update
  922. UPDATE_VTIME __LC_LAST_UPDATE_TIMER,__LC_EXIT_TIMER,__LC_SYSTEM_TIMER
  923. cleanup_update:
  924. mvc __LC_LAST_UPDATE_TIMER(8),__LC_SYNC_ENTER_TIMER
  925. srag %r12,%r11,23
  926. lg %r12,__LC_THREAD_INFO
  927. jz 0f
  928. stg %r11,__TI_last_break(%r12)
  929. 0: mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_system_call+8)
  930. la %r12,__LC_RETURN_PSW
  931. br %r14
  932. cleanup_system_call_insn:
  933. .quad sysc_saveall
  934. .quad system_call
  935. .quad sysc_vtime
  936. .quad sysc_stime
  937. .quad sysc_update
  938. cleanup_sysc_tif:
  939. mvc __LC_RETURN_PSW(8),0(%r12)
  940. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_sysc_tif)
  941. la %r12,__LC_RETURN_PSW
  942. br %r14
  943. cleanup_sysc_restore:
  944. clc 8(8,%r12),BASED(cleanup_sysc_restore_insn)
  945. je 2f
  946. clc 8(8,%r12),BASED(cleanup_sysc_restore_insn+8)
  947. jhe 0f
  948. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  949. cghi %r12,__LC_MCK_OLD_PSW
  950. je 0f
  951. mvc __LC_EXIT_TIMER(8),__LC_ASYNC_ENTER_TIMER
  952. 0: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  953. cghi %r12,__LC_MCK_OLD_PSW
  954. la %r12,__LC_SAVE_AREA+80
  955. je 1f
  956. la %r12,__LC_SAVE_AREA+40
  957. 1: mvc 0(40,%r12),SP_R11(%r15)
  958. lmg %r0,%r10,SP_R0(%r15)
  959. lg %r15,SP_R15(%r15)
  960. 2: la %r12,__LC_RETURN_PSW
  961. br %r14
  962. cleanup_sysc_restore_insn:
  963. .quad sysc_done - 4
  964. .quad sysc_done - 16
  965. cleanup_io_tif:
  966. mvc __LC_RETURN_PSW(8),0(%r12)
  967. mvc __LC_RETURN_PSW+8(8),BASED(cleanup_table_io_tif)
  968. la %r12,__LC_RETURN_PSW
  969. br %r14
  970. cleanup_io_restore:
  971. clc 8(8,%r12),BASED(cleanup_io_restore_insn)
  972. je 1f
  973. clc 8(8,%r12),BASED(cleanup_io_restore_insn+8)
  974. jhe 0f
  975. mvc __LC_EXIT_TIMER(8),__LC_MCCK_ENTER_TIMER
  976. 0: mvc __LC_RETURN_PSW(16),SP_PSW(%r15)
  977. mvc __LC_SAVE_AREA+80(40),SP_R11(%r15)
  978. lmg %r0,%r10,SP_R0(%r15)
  979. lg %r15,SP_R15(%r15)
  980. 1: la %r12,__LC_RETURN_PSW
  981. br %r14
  982. cleanup_io_restore_insn:
  983. .quad io_done - 4
  984. .quad io_done - 16
  985. /*
  986. * Integer constants
  987. */
  988. .align 4
  989. .Lcritical_start:
  990. .quad __critical_start
  991. .Lcritical_end:
  992. .quad __critical_end
  993. .section .rodata, "a"
  994. #define SYSCALL(esa,esame,emu) .long esame
  995. .globl sys_call_table
  996. sys_call_table:
  997. #include "syscalls.S"
  998. #undef SYSCALL
  999. #ifdef CONFIG_COMPAT
  1000. #define SYSCALL(esa,esame,emu) .long emu
  1001. sys_call_table_emu:
  1002. #include "syscalls.S"
  1003. #undef SYSCALL
  1004. #endif