pgtable.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345
  1. /*
  2. * This file contains common routines for dealing with free of page tables
  3. * Along with common page table handling code
  4. *
  5. * Derived from arch/powerpc/mm/tlb_64.c:
  6. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  7. *
  8. * Modifications by Paul Mackerras (PowerMac) (paulus@cs.anu.edu.au)
  9. * and Cort Dougan (PReP) (cort@cs.nmt.edu)
  10. * Copyright (C) 1996 Paul Mackerras
  11. *
  12. * Derived from "arch/i386/mm/init.c"
  13. * Copyright (C) 1991, 1992, 1993, 1994 Linus Torvalds
  14. *
  15. * Dave Engebretsen <engebret@us.ibm.com>
  16. * Rework for PPC64 port.
  17. *
  18. * This program is free software; you can redistribute it and/or
  19. * modify it under the terms of the GNU General Public License
  20. * as published by the Free Software Foundation; either version
  21. * 2 of the License, or (at your option) any later version.
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/gfp.h>
  25. #include <linux/mm.h>
  26. #include <linux/init.h>
  27. #include <linux/percpu.h>
  28. #include <linux/hardirq.h>
  29. #include <asm/pgalloc.h>
  30. #include <asm/tlbflush.h>
  31. #include <asm/tlb.h>
  32. #include "mmu_decl.h"
  33. DEFINE_PER_CPU(struct mmu_gather, mmu_gathers);
  34. #ifdef CONFIG_SMP
  35. /*
  36. * Handle batching of page table freeing on SMP. Page tables are
  37. * queued up and send to be freed later by RCU in order to avoid
  38. * freeing a page table page that is being walked without locks
  39. */
  40. static DEFINE_PER_CPU(struct pte_freelist_batch *, pte_freelist_cur);
  41. static unsigned long pte_freelist_forced_free;
  42. struct pte_freelist_batch
  43. {
  44. struct rcu_head rcu;
  45. unsigned int index;
  46. unsigned long tables[0];
  47. };
  48. #define PTE_FREELIST_SIZE \
  49. ((PAGE_SIZE - sizeof(struct pte_freelist_batch)) \
  50. / sizeof(unsigned long))
  51. static void pte_free_smp_sync(void *arg)
  52. {
  53. /* Do nothing, just ensure we sync with all CPUs */
  54. }
  55. /* This is only called when we are critically out of memory
  56. * (and fail to get a page in pte_free_tlb).
  57. */
  58. static void pgtable_free_now(void *table, unsigned shift)
  59. {
  60. pte_freelist_forced_free++;
  61. smp_call_function(pte_free_smp_sync, NULL, 1);
  62. pgtable_free(table, shift);
  63. }
  64. static void pte_free_rcu_callback(struct rcu_head *head)
  65. {
  66. struct pte_freelist_batch *batch =
  67. container_of(head, struct pte_freelist_batch, rcu);
  68. unsigned int i;
  69. for (i = 0; i < batch->index; i++) {
  70. void *table = (void *)(batch->tables[i] & ~MAX_PGTABLE_INDEX_SIZE);
  71. unsigned shift = batch->tables[i] & MAX_PGTABLE_INDEX_SIZE;
  72. pgtable_free(table, shift);
  73. }
  74. free_page((unsigned long)batch);
  75. }
  76. static void pte_free_submit(struct pte_freelist_batch *batch)
  77. {
  78. call_rcu(&batch->rcu, pte_free_rcu_callback);
  79. }
  80. void pgtable_free_tlb(struct mmu_gather *tlb, void *table, unsigned shift)
  81. {
  82. /* This is safe since tlb_gather_mmu has disabled preemption */
  83. struct pte_freelist_batch **batchp = &__get_cpu_var(pte_freelist_cur);
  84. unsigned long pgf;
  85. if (atomic_read(&tlb->mm->mm_users) < 2 ||
  86. cpumask_equal(mm_cpumask(tlb->mm), cpumask_of(smp_processor_id()))){
  87. pgtable_free(table, shift);
  88. return;
  89. }
  90. if (*batchp == NULL) {
  91. *batchp = (struct pte_freelist_batch *)__get_free_page(GFP_ATOMIC);
  92. if (*batchp == NULL) {
  93. pgtable_free_now(table, shift);
  94. return;
  95. }
  96. (*batchp)->index = 0;
  97. }
  98. BUG_ON(shift > MAX_PGTABLE_INDEX_SIZE);
  99. pgf = (unsigned long)table | shift;
  100. (*batchp)->tables[(*batchp)->index++] = pgf;
  101. if ((*batchp)->index == PTE_FREELIST_SIZE) {
  102. pte_free_submit(*batchp);
  103. *batchp = NULL;
  104. }
  105. }
  106. void pte_free_finish(void)
  107. {
  108. /* This is safe since tlb_gather_mmu has disabled preemption */
  109. struct pte_freelist_batch **batchp = &__get_cpu_var(pte_freelist_cur);
  110. if (*batchp == NULL)
  111. return;
  112. pte_free_submit(*batchp);
  113. *batchp = NULL;
  114. }
  115. #endif /* CONFIG_SMP */
  116. static inline int is_exec_fault(void)
  117. {
  118. return current->thread.regs && TRAP(current->thread.regs) == 0x400;
  119. }
  120. /* We only try to do i/d cache coherency on stuff that looks like
  121. * reasonably "normal" PTEs. We currently require a PTE to be present
  122. * and we avoid _PAGE_SPECIAL and _PAGE_NO_CACHE. We also only do that
  123. * on userspace PTEs
  124. */
  125. static inline int pte_looks_normal(pte_t pte)
  126. {
  127. return (pte_val(pte) &
  128. (_PAGE_PRESENT | _PAGE_SPECIAL | _PAGE_NO_CACHE | _PAGE_USER)) ==
  129. (_PAGE_PRESENT | _PAGE_USER);
  130. }
  131. struct page * maybe_pte_to_page(pte_t pte)
  132. {
  133. unsigned long pfn = pte_pfn(pte);
  134. struct page *page;
  135. if (unlikely(!pfn_valid(pfn)))
  136. return NULL;
  137. page = pfn_to_page(pfn);
  138. if (PageReserved(page))
  139. return NULL;
  140. return page;
  141. }
  142. #if defined(CONFIG_PPC_STD_MMU) || _PAGE_EXEC == 0
  143. /* Server-style MMU handles coherency when hashing if HW exec permission
  144. * is supposed per page (currently 64-bit only). If not, then, we always
  145. * flush the cache for valid PTEs in set_pte. Embedded CPU without HW exec
  146. * support falls into the same category.
  147. */
  148. static pte_t set_pte_filter(pte_t pte, unsigned long addr)
  149. {
  150. pte = __pte(pte_val(pte) & ~_PAGE_HPTEFLAGS);
  151. if (pte_looks_normal(pte) && !(cpu_has_feature(CPU_FTR_COHERENT_ICACHE) ||
  152. cpu_has_feature(CPU_FTR_NOEXECUTE))) {
  153. struct page *pg = maybe_pte_to_page(pte);
  154. if (!pg)
  155. return pte;
  156. if (!test_bit(PG_arch_1, &pg->flags)) {
  157. #ifdef CONFIG_8xx
  158. /* On 8xx, cache control instructions (particularly
  159. * "dcbst" from flush_dcache_icache) fault as write
  160. * operation if there is an unpopulated TLB entry
  161. * for the address in question. To workaround that,
  162. * we invalidate the TLB here, thus avoiding dcbst
  163. * misbehaviour.
  164. */
  165. /* 8xx doesn't care about PID, size or ind args */
  166. _tlbil_va(addr, 0, 0, 0);
  167. #endif /* CONFIG_8xx */
  168. flush_dcache_icache_page(pg);
  169. set_bit(PG_arch_1, &pg->flags);
  170. }
  171. }
  172. return pte;
  173. }
  174. static pte_t set_access_flags_filter(pte_t pte, struct vm_area_struct *vma,
  175. int dirty)
  176. {
  177. return pte;
  178. }
  179. #else /* defined(CONFIG_PPC_STD_MMU) || _PAGE_EXEC == 0 */
  180. /* Embedded type MMU with HW exec support. This is a bit more complicated
  181. * as we don't have two bits to spare for _PAGE_EXEC and _PAGE_HWEXEC so
  182. * instead we "filter out" the exec permission for non clean pages.
  183. */
  184. static pte_t set_pte_filter(pte_t pte, unsigned long addr)
  185. {
  186. struct page *pg;
  187. /* No exec permission in the first place, move on */
  188. if (!(pte_val(pte) & _PAGE_EXEC) || !pte_looks_normal(pte))
  189. return pte;
  190. /* If you set _PAGE_EXEC on weird pages you're on your own */
  191. pg = maybe_pte_to_page(pte);
  192. if (unlikely(!pg))
  193. return pte;
  194. /* If the page clean, we move on */
  195. if (test_bit(PG_arch_1, &pg->flags))
  196. return pte;
  197. /* If it's an exec fault, we flush the cache and make it clean */
  198. if (is_exec_fault()) {
  199. flush_dcache_icache_page(pg);
  200. set_bit(PG_arch_1, &pg->flags);
  201. return pte;
  202. }
  203. /* Else, we filter out _PAGE_EXEC */
  204. return __pte(pte_val(pte) & ~_PAGE_EXEC);
  205. }
  206. static pte_t set_access_flags_filter(pte_t pte, struct vm_area_struct *vma,
  207. int dirty)
  208. {
  209. struct page *pg;
  210. /* So here, we only care about exec faults, as we use them
  211. * to recover lost _PAGE_EXEC and perform I$/D$ coherency
  212. * if necessary. Also if _PAGE_EXEC is already set, same deal,
  213. * we just bail out
  214. */
  215. if (dirty || (pte_val(pte) & _PAGE_EXEC) || !is_exec_fault())
  216. return pte;
  217. #ifdef CONFIG_DEBUG_VM
  218. /* So this is an exec fault, _PAGE_EXEC is not set. If it was
  219. * an error we would have bailed out earlier in do_page_fault()
  220. * but let's make sure of it
  221. */
  222. if (WARN_ON(!(vma->vm_flags & VM_EXEC)))
  223. return pte;
  224. #endif /* CONFIG_DEBUG_VM */
  225. /* If you set _PAGE_EXEC on weird pages you're on your own */
  226. pg = maybe_pte_to_page(pte);
  227. if (unlikely(!pg))
  228. goto bail;
  229. /* If the page is already clean, we move on */
  230. if (test_bit(PG_arch_1, &pg->flags))
  231. goto bail;
  232. /* Clean the page and set PG_arch_1 */
  233. flush_dcache_icache_page(pg);
  234. set_bit(PG_arch_1, &pg->flags);
  235. bail:
  236. return __pte(pte_val(pte) | _PAGE_EXEC);
  237. }
  238. #endif /* !(defined(CONFIG_PPC_STD_MMU) || _PAGE_EXEC == 0) */
  239. /*
  240. * set_pte stores a linux PTE into the linux page table.
  241. */
  242. void set_pte_at(struct mm_struct *mm, unsigned long addr, pte_t *ptep,
  243. pte_t pte)
  244. {
  245. #ifdef CONFIG_DEBUG_VM
  246. WARN_ON(pte_present(*ptep));
  247. #endif
  248. /* Note: mm->context.id might not yet have been assigned as
  249. * this context might not have been activated yet when this
  250. * is called.
  251. */
  252. pte = set_pte_filter(pte, addr);
  253. /* Perform the setting of the PTE */
  254. __set_pte_at(mm, addr, ptep, pte, 0);
  255. }
  256. /*
  257. * This is called when relaxing access to a PTE. It's also called in the page
  258. * fault path when we don't hit any of the major fault cases, ie, a minor
  259. * update of _PAGE_ACCESSED, _PAGE_DIRTY, etc... The generic code will have
  260. * handled those two for us, we additionally deal with missing execute
  261. * permission here on some processors
  262. */
  263. int ptep_set_access_flags(struct vm_area_struct *vma, unsigned long address,
  264. pte_t *ptep, pte_t entry, int dirty)
  265. {
  266. int changed;
  267. entry = set_access_flags_filter(entry, vma, dirty);
  268. changed = !pte_same(*(ptep), entry);
  269. if (changed) {
  270. if (!(vma->vm_flags & VM_HUGETLB))
  271. assert_pte_locked(vma->vm_mm, address);
  272. __ptep_set_access_flags(ptep, entry);
  273. flush_tlb_page_nohash(vma, address);
  274. }
  275. return changed;
  276. }
  277. #ifdef CONFIG_DEBUG_VM
  278. void assert_pte_locked(struct mm_struct *mm, unsigned long addr)
  279. {
  280. pgd_t *pgd;
  281. pud_t *pud;
  282. pmd_t *pmd;
  283. if (mm == &init_mm)
  284. return;
  285. pgd = mm->pgd + pgd_index(addr);
  286. BUG_ON(pgd_none(*pgd));
  287. pud = pud_offset(pgd, addr);
  288. BUG_ON(pud_none(*pud));
  289. pmd = pmd_offset(pud, addr);
  290. BUG_ON(!pmd_present(*pmd));
  291. assert_spin_locked(pte_lockptr(mm, pmd));
  292. }
  293. #endif /* CONFIG_DEBUG_VM */