emulate.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright IBM Corp. 2007
  16. *
  17. * Authors: Hollis Blanchard <hollisb@us.ibm.com>
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/hrtimer.h>
  21. #include <linux/types.h>
  22. #include <linux/string.h>
  23. #include <linux/kvm_host.h>
  24. #include <asm/reg.h>
  25. #include <asm/time.h>
  26. #include <asm/byteorder.h>
  27. #include <asm/kvm_ppc.h>
  28. #include <asm/disassemble.h>
  29. #include "timing.h"
  30. #include "trace.h"
  31. #define OP_TRAP 3
  32. #define OP_TRAP_64 2
  33. #define OP_31_XOP_LWZX 23
  34. #define OP_31_XOP_LBZX 87
  35. #define OP_31_XOP_STWX 151
  36. #define OP_31_XOP_STBX 215
  37. #define OP_31_XOP_LBZUX 119
  38. #define OP_31_XOP_STBUX 247
  39. #define OP_31_XOP_LHZX 279
  40. #define OP_31_XOP_LHZUX 311
  41. #define OP_31_XOP_MFSPR 339
  42. #define OP_31_XOP_LHAX 343
  43. #define OP_31_XOP_STHX 407
  44. #define OP_31_XOP_STHUX 439
  45. #define OP_31_XOP_MTSPR 467
  46. #define OP_31_XOP_DCBI 470
  47. #define OP_31_XOP_LWBRX 534
  48. #define OP_31_XOP_TLBSYNC 566
  49. #define OP_31_XOP_STWBRX 662
  50. #define OP_31_XOP_LHBRX 790
  51. #define OP_31_XOP_STHBRX 918
  52. #define OP_LWZ 32
  53. #define OP_LWZU 33
  54. #define OP_LBZ 34
  55. #define OP_LBZU 35
  56. #define OP_STW 36
  57. #define OP_STWU 37
  58. #define OP_STB 38
  59. #define OP_STBU 39
  60. #define OP_LHZ 40
  61. #define OP_LHZU 41
  62. #define OP_LHA 42
  63. #define OP_LHAU 43
  64. #define OP_STH 44
  65. #define OP_STHU 45
  66. #ifdef CONFIG_PPC_BOOK3S
  67. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  68. {
  69. return 1;
  70. }
  71. #else
  72. static int kvmppc_dec_enabled(struct kvm_vcpu *vcpu)
  73. {
  74. return vcpu->arch.tcr & TCR_DIE;
  75. }
  76. #endif
  77. void kvmppc_emulate_dec(struct kvm_vcpu *vcpu)
  78. {
  79. unsigned long dec_nsec;
  80. pr_debug("mtDEC: %x\n", vcpu->arch.dec);
  81. #ifdef CONFIG_PPC_BOOK3S
  82. /* mtdec lowers the interrupt line when positive. */
  83. kvmppc_core_dequeue_dec(vcpu);
  84. /* POWER4+ triggers a dec interrupt if the value is < 0 */
  85. if (vcpu->arch.dec & 0x80000000) {
  86. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  87. kvmppc_core_queue_dec(vcpu);
  88. return;
  89. }
  90. #endif
  91. if (kvmppc_dec_enabled(vcpu)) {
  92. /* The decrementer ticks at the same rate as the timebase, so
  93. * that's how we convert the guest DEC value to the number of
  94. * host ticks. */
  95. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  96. dec_nsec = vcpu->arch.dec;
  97. dec_nsec *= 1000;
  98. dec_nsec /= tb_ticks_per_usec;
  99. hrtimer_start(&vcpu->arch.dec_timer, ktime_set(0, dec_nsec),
  100. HRTIMER_MODE_REL);
  101. vcpu->arch.dec_jiffies = get_tb();
  102. } else {
  103. hrtimer_try_to_cancel(&vcpu->arch.dec_timer);
  104. }
  105. }
  106. /* XXX to do:
  107. * lhax
  108. * lhaux
  109. * lswx
  110. * lswi
  111. * stswx
  112. * stswi
  113. * lha
  114. * lhau
  115. * lmw
  116. * stmw
  117. *
  118. * XXX is_bigendian should depend on MMU mapping or MSR[LE]
  119. */
  120. /* XXX Should probably auto-generate instruction decoding for a particular core
  121. * from opcode tables in the future. */
  122. int kvmppc_emulate_instruction(struct kvm_run *run, struct kvm_vcpu *vcpu)
  123. {
  124. u32 inst = kvmppc_get_last_inst(vcpu);
  125. u32 ea;
  126. int ra;
  127. int rb;
  128. int rs;
  129. int rt;
  130. int sprn;
  131. enum emulation_result emulated = EMULATE_DONE;
  132. int advance = 1;
  133. /* this default type might be overwritten by subcategories */
  134. kvmppc_set_exit_type(vcpu, EMULATED_INST_EXITS);
  135. pr_debug(KERN_INFO "Emulating opcode %d / %d\n", get_op(inst), get_xop(inst));
  136. switch (get_op(inst)) {
  137. case OP_TRAP:
  138. #ifdef CONFIG_PPC_BOOK3S
  139. case OP_TRAP_64:
  140. kvmppc_core_queue_program(vcpu, SRR1_PROGTRAP);
  141. #else
  142. kvmppc_core_queue_program(vcpu, vcpu->arch.esr | ESR_PTR);
  143. #endif
  144. advance = 0;
  145. break;
  146. case 31:
  147. switch (get_xop(inst)) {
  148. case OP_31_XOP_LWZX:
  149. rt = get_rt(inst);
  150. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  151. break;
  152. case OP_31_XOP_LBZX:
  153. rt = get_rt(inst);
  154. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  155. break;
  156. case OP_31_XOP_LBZUX:
  157. rt = get_rt(inst);
  158. ra = get_ra(inst);
  159. rb = get_rb(inst);
  160. ea = kvmppc_get_gpr(vcpu, rb);
  161. if (ra)
  162. ea += kvmppc_get_gpr(vcpu, ra);
  163. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  164. kvmppc_set_gpr(vcpu, ra, ea);
  165. break;
  166. case OP_31_XOP_STWX:
  167. rs = get_rs(inst);
  168. emulated = kvmppc_handle_store(run, vcpu,
  169. kvmppc_get_gpr(vcpu, rs),
  170. 4, 1);
  171. break;
  172. case OP_31_XOP_STBX:
  173. rs = get_rs(inst);
  174. emulated = kvmppc_handle_store(run, vcpu,
  175. kvmppc_get_gpr(vcpu, rs),
  176. 1, 1);
  177. break;
  178. case OP_31_XOP_STBUX:
  179. rs = get_rs(inst);
  180. ra = get_ra(inst);
  181. rb = get_rb(inst);
  182. ea = kvmppc_get_gpr(vcpu, rb);
  183. if (ra)
  184. ea += kvmppc_get_gpr(vcpu, ra);
  185. emulated = kvmppc_handle_store(run, vcpu,
  186. kvmppc_get_gpr(vcpu, rs),
  187. 1, 1);
  188. kvmppc_set_gpr(vcpu, rs, ea);
  189. break;
  190. case OP_31_XOP_LHAX:
  191. rt = get_rt(inst);
  192. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  193. break;
  194. case OP_31_XOP_LHZX:
  195. rt = get_rt(inst);
  196. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  197. break;
  198. case OP_31_XOP_LHZUX:
  199. rt = get_rt(inst);
  200. ra = get_ra(inst);
  201. rb = get_rb(inst);
  202. ea = kvmppc_get_gpr(vcpu, rb);
  203. if (ra)
  204. ea += kvmppc_get_gpr(vcpu, ra);
  205. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  206. kvmppc_set_gpr(vcpu, ra, ea);
  207. break;
  208. case OP_31_XOP_MFSPR:
  209. sprn = get_sprn(inst);
  210. rt = get_rt(inst);
  211. switch (sprn) {
  212. case SPRN_SRR0:
  213. kvmppc_set_gpr(vcpu, rt, vcpu->arch.srr0); break;
  214. case SPRN_SRR1:
  215. kvmppc_set_gpr(vcpu, rt, vcpu->arch.srr1); break;
  216. case SPRN_PVR:
  217. kvmppc_set_gpr(vcpu, rt, vcpu->arch.pvr); break;
  218. case SPRN_PIR:
  219. kvmppc_set_gpr(vcpu, rt, vcpu->vcpu_id); break;
  220. case SPRN_MSSSR0:
  221. kvmppc_set_gpr(vcpu, rt, 0); break;
  222. /* Note: mftb and TBRL/TBWL are user-accessible, so
  223. * the guest can always access the real TB anyways.
  224. * In fact, we probably will never see these traps. */
  225. case SPRN_TBWL:
  226. kvmppc_set_gpr(vcpu, rt, get_tb() >> 32); break;
  227. case SPRN_TBWU:
  228. kvmppc_set_gpr(vcpu, rt, get_tb()); break;
  229. case SPRN_SPRG0:
  230. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg0); break;
  231. case SPRN_SPRG1:
  232. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg1); break;
  233. case SPRN_SPRG2:
  234. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg2); break;
  235. case SPRN_SPRG3:
  236. kvmppc_set_gpr(vcpu, rt, vcpu->arch.sprg3); break;
  237. /* Note: SPRG4-7 are user-readable, so we don't get
  238. * a trap. */
  239. case SPRN_DEC:
  240. {
  241. u64 jd = get_tb() - vcpu->arch.dec_jiffies;
  242. kvmppc_set_gpr(vcpu, rt, vcpu->arch.dec - jd);
  243. pr_debug(KERN_INFO "mfDEC: %x - %llx = %lx\n",
  244. vcpu->arch.dec, jd,
  245. kvmppc_get_gpr(vcpu, rt));
  246. break;
  247. }
  248. default:
  249. emulated = kvmppc_core_emulate_mfspr(vcpu, sprn, rt);
  250. if (emulated == EMULATE_FAIL) {
  251. printk("mfspr: unknown spr %x\n", sprn);
  252. kvmppc_set_gpr(vcpu, rt, 0);
  253. }
  254. break;
  255. }
  256. break;
  257. case OP_31_XOP_STHX:
  258. rs = get_rs(inst);
  259. ra = get_ra(inst);
  260. rb = get_rb(inst);
  261. emulated = kvmppc_handle_store(run, vcpu,
  262. kvmppc_get_gpr(vcpu, rs),
  263. 2, 1);
  264. break;
  265. case OP_31_XOP_STHUX:
  266. rs = get_rs(inst);
  267. ra = get_ra(inst);
  268. rb = get_rb(inst);
  269. ea = kvmppc_get_gpr(vcpu, rb);
  270. if (ra)
  271. ea += kvmppc_get_gpr(vcpu, ra);
  272. emulated = kvmppc_handle_store(run, vcpu,
  273. kvmppc_get_gpr(vcpu, rs),
  274. 2, 1);
  275. kvmppc_set_gpr(vcpu, ra, ea);
  276. break;
  277. case OP_31_XOP_MTSPR:
  278. sprn = get_sprn(inst);
  279. rs = get_rs(inst);
  280. switch (sprn) {
  281. case SPRN_SRR0:
  282. vcpu->arch.srr0 = kvmppc_get_gpr(vcpu, rs); break;
  283. case SPRN_SRR1:
  284. vcpu->arch.srr1 = kvmppc_get_gpr(vcpu, rs); break;
  285. /* XXX We need to context-switch the timebase for
  286. * watchdog and FIT. */
  287. case SPRN_TBWL: break;
  288. case SPRN_TBWU: break;
  289. case SPRN_MSSSR0: break;
  290. case SPRN_DEC:
  291. vcpu->arch.dec = kvmppc_get_gpr(vcpu, rs);
  292. kvmppc_emulate_dec(vcpu);
  293. break;
  294. case SPRN_SPRG0:
  295. vcpu->arch.sprg0 = kvmppc_get_gpr(vcpu, rs); break;
  296. case SPRN_SPRG1:
  297. vcpu->arch.sprg1 = kvmppc_get_gpr(vcpu, rs); break;
  298. case SPRN_SPRG2:
  299. vcpu->arch.sprg2 = kvmppc_get_gpr(vcpu, rs); break;
  300. case SPRN_SPRG3:
  301. vcpu->arch.sprg3 = kvmppc_get_gpr(vcpu, rs); break;
  302. default:
  303. emulated = kvmppc_core_emulate_mtspr(vcpu, sprn, rs);
  304. if (emulated == EMULATE_FAIL)
  305. printk("mtspr: unknown spr %x\n", sprn);
  306. break;
  307. }
  308. break;
  309. case OP_31_XOP_DCBI:
  310. /* Do nothing. The guest is performing dcbi because
  311. * hardware DMA is not snooped by the dcache, but
  312. * emulated DMA either goes through the dcache as
  313. * normal writes, or the host kernel has handled dcache
  314. * coherence. */
  315. break;
  316. case OP_31_XOP_LWBRX:
  317. rt = get_rt(inst);
  318. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 0);
  319. break;
  320. case OP_31_XOP_TLBSYNC:
  321. break;
  322. case OP_31_XOP_STWBRX:
  323. rs = get_rs(inst);
  324. ra = get_ra(inst);
  325. rb = get_rb(inst);
  326. emulated = kvmppc_handle_store(run, vcpu,
  327. kvmppc_get_gpr(vcpu, rs),
  328. 4, 0);
  329. break;
  330. case OP_31_XOP_LHBRX:
  331. rt = get_rt(inst);
  332. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 0);
  333. break;
  334. case OP_31_XOP_STHBRX:
  335. rs = get_rs(inst);
  336. ra = get_ra(inst);
  337. rb = get_rb(inst);
  338. emulated = kvmppc_handle_store(run, vcpu,
  339. kvmppc_get_gpr(vcpu, rs),
  340. 2, 0);
  341. break;
  342. default:
  343. /* Attempt core-specific emulation below. */
  344. emulated = EMULATE_FAIL;
  345. }
  346. break;
  347. case OP_LWZ:
  348. rt = get_rt(inst);
  349. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  350. break;
  351. case OP_LWZU:
  352. ra = get_ra(inst);
  353. rt = get_rt(inst);
  354. emulated = kvmppc_handle_load(run, vcpu, rt, 4, 1);
  355. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  356. break;
  357. case OP_LBZ:
  358. rt = get_rt(inst);
  359. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  360. break;
  361. case OP_LBZU:
  362. ra = get_ra(inst);
  363. rt = get_rt(inst);
  364. emulated = kvmppc_handle_load(run, vcpu, rt, 1, 1);
  365. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  366. break;
  367. case OP_STW:
  368. rs = get_rs(inst);
  369. emulated = kvmppc_handle_store(run, vcpu,
  370. kvmppc_get_gpr(vcpu, rs),
  371. 4, 1);
  372. break;
  373. case OP_STWU:
  374. ra = get_ra(inst);
  375. rs = get_rs(inst);
  376. emulated = kvmppc_handle_store(run, vcpu,
  377. kvmppc_get_gpr(vcpu, rs),
  378. 4, 1);
  379. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  380. break;
  381. case OP_STB:
  382. rs = get_rs(inst);
  383. emulated = kvmppc_handle_store(run, vcpu,
  384. kvmppc_get_gpr(vcpu, rs),
  385. 1, 1);
  386. break;
  387. case OP_STBU:
  388. ra = get_ra(inst);
  389. rs = get_rs(inst);
  390. emulated = kvmppc_handle_store(run, vcpu,
  391. kvmppc_get_gpr(vcpu, rs),
  392. 1, 1);
  393. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  394. break;
  395. case OP_LHZ:
  396. rt = get_rt(inst);
  397. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  398. break;
  399. case OP_LHZU:
  400. ra = get_ra(inst);
  401. rt = get_rt(inst);
  402. emulated = kvmppc_handle_load(run, vcpu, rt, 2, 1);
  403. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  404. break;
  405. case OP_LHA:
  406. rt = get_rt(inst);
  407. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  408. break;
  409. case OP_LHAU:
  410. ra = get_ra(inst);
  411. rt = get_rt(inst);
  412. emulated = kvmppc_handle_loads(run, vcpu, rt, 2, 1);
  413. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  414. break;
  415. case OP_STH:
  416. rs = get_rs(inst);
  417. emulated = kvmppc_handle_store(run, vcpu,
  418. kvmppc_get_gpr(vcpu, rs),
  419. 2, 1);
  420. break;
  421. case OP_STHU:
  422. ra = get_ra(inst);
  423. rs = get_rs(inst);
  424. emulated = kvmppc_handle_store(run, vcpu,
  425. kvmppc_get_gpr(vcpu, rs),
  426. 2, 1);
  427. kvmppc_set_gpr(vcpu, ra, vcpu->arch.paddr_accessed);
  428. break;
  429. default:
  430. emulated = EMULATE_FAIL;
  431. }
  432. if (emulated == EMULATE_FAIL) {
  433. emulated = kvmppc_core_emulate_op(run, vcpu, inst, &advance);
  434. if (emulated == EMULATE_AGAIN) {
  435. advance = 0;
  436. } else if (emulated == EMULATE_FAIL) {
  437. advance = 0;
  438. printk(KERN_ERR "Couldn't emulate instruction 0x%08x "
  439. "(op %d xop %d)\n", inst, get_op(inst), get_xop(inst));
  440. kvmppc_core_queue_program(vcpu, 0);
  441. }
  442. }
  443. trace_kvm_ppc_instr(inst, kvmppc_get_pc(vcpu), emulated);
  444. /* Advance past emulated instruction. */
  445. if (advance)
  446. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) + 4);
  447. return emulated;
  448. }