exceptions-64e.S 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/exception-64e.h>
  20. #include <asm/bug.h>
  21. #include <asm/irqflags.h>
  22. #include <asm/ptrace.h>
  23. #include <asm/ppc-opcode.h>
  24. #include <asm/mmu.h>
  25. /* XXX This will ultimately add space for a special exception save
  26. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  27. * when taking special interrupts. For now we don't support that,
  28. * special interrupts from within a non-standard level will probably
  29. * blow you up
  30. */
  31. #define SPECIAL_EXC_FRAME_SIZE INT_FRAME_SIZE
  32. /* Exception prolog code for all exceptions */
  33. #define EXCEPTION_PROLOG(n, type, addition) \
  34. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  35. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  36. std r10,PACA_EX##type+EX_R10(r13); \
  37. std r11,PACA_EX##type+EX_R11(r13); \
  38. mfcr r10; /* save CR */ \
  39. addition; /* additional code for that exc. */ \
  40. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  41. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  42. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  43. type##_SET_KSTACK; /* get special stack if necessary */\
  44. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  45. beq 1f; /* branch around if supervisor */ \
  46. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  47. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  48. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  49. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  50. /* Exception type-specific macros */
  51. #define GEN_SET_KSTACK \
  52. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  53. #define SPRN_GEN_SRR0 SPRN_SRR0
  54. #define SPRN_GEN_SRR1 SPRN_SRR1
  55. #define CRIT_SET_KSTACK \
  56. ld r1,PACA_CRIT_STACK(r13); \
  57. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  58. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  59. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  60. #define DBG_SET_KSTACK \
  61. ld r1,PACA_DBG_STACK(r13); \
  62. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  63. #define SPRN_DBG_SRR0 SPRN_DSRR0
  64. #define SPRN_DBG_SRR1 SPRN_DSRR1
  65. #define MC_SET_KSTACK \
  66. ld r1,PACA_MC_STACK(r13); \
  67. subi r1,r1,SPECIAL_EXC_FRAME_SIZE;
  68. #define SPRN_MC_SRR0 SPRN_MCSRR0
  69. #define SPRN_MC_SRR1 SPRN_MCSRR1
  70. #define NORMAL_EXCEPTION_PROLOG(n, addition) \
  71. EXCEPTION_PROLOG(n, GEN, addition##_GEN)
  72. #define CRIT_EXCEPTION_PROLOG(n, addition) \
  73. EXCEPTION_PROLOG(n, CRIT, addition##_CRIT)
  74. #define DBG_EXCEPTION_PROLOG(n, addition) \
  75. EXCEPTION_PROLOG(n, DBG, addition##_DBG)
  76. #define MC_EXCEPTION_PROLOG(n, addition) \
  77. EXCEPTION_PROLOG(n, MC, addition##_MC)
  78. /* Variants of the "addition" argument for the prolog
  79. */
  80. #define PROLOG_ADDITION_NONE_GEN
  81. #define PROLOG_ADDITION_NONE_CRIT
  82. #define PROLOG_ADDITION_NONE_DBG
  83. #define PROLOG_ADDITION_NONE_MC
  84. #define PROLOG_ADDITION_MASKABLE_GEN \
  85. lbz r11,PACASOFTIRQEN(r13); /* are irqs soft-disabled ? */ \
  86. cmpwi cr0,r11,0; /* yes -> go out of line */ \
  87. beq masked_interrupt_book3e;
  88. #define PROLOG_ADDITION_2REGS_GEN \
  89. std r14,PACA_EXGEN+EX_R14(r13); \
  90. std r15,PACA_EXGEN+EX_R15(r13)
  91. #define PROLOG_ADDITION_1REG_GEN \
  92. std r14,PACA_EXGEN+EX_R14(r13);
  93. #define PROLOG_ADDITION_2REGS_CRIT \
  94. std r14,PACA_EXCRIT+EX_R14(r13); \
  95. std r15,PACA_EXCRIT+EX_R15(r13)
  96. #define PROLOG_ADDITION_2REGS_DBG \
  97. std r14,PACA_EXDBG+EX_R14(r13); \
  98. std r15,PACA_EXDBG+EX_R15(r13)
  99. #define PROLOG_ADDITION_2REGS_MC \
  100. std r14,PACA_EXMC+EX_R14(r13); \
  101. std r15,PACA_EXMC+EX_R15(r13)
  102. /* Core exception code for all exceptions except TLB misses.
  103. * XXX: Needs to make SPRN_SPRG_GEN depend on exception type
  104. */
  105. #define EXCEPTION_COMMON(n, excf, ints) \
  106. std r0,GPR0(r1); /* save r0 in stackframe */ \
  107. std r2,GPR2(r1); /* save r2 in stackframe */ \
  108. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  109. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  110. std r9,GPR9(r1); /* save r9 in stackframe */ \
  111. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  112. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  113. ACCOUNT_CPU_USER_ENTRY(r10,r11);/* accounting (uses cr0+eq) */ \
  114. ld r3,excf+EX_R10(r13); /* get back r10 */ \
  115. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  116. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 */ \
  117. std r12,GPR12(r1); /* save r12 in stackframe */ \
  118. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  119. mflr r6; /* save LR in stackframe */ \
  120. mfctr r7; /* save CTR in stackframe */ \
  121. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  122. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  123. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  124. lbz r11,PACASOFTIRQEN(r13); /* get current IRQ softe */ \
  125. ld r12,exception_marker@toc(r2); \
  126. li r0,0; \
  127. std r3,GPR10(r1); /* save r10 to stackframe */ \
  128. std r4,GPR11(r1); /* save r11 to stackframe */ \
  129. std r5,GPR13(r1); /* save it to stackframe */ \
  130. std r6,_LINK(r1); \
  131. std r7,_CTR(r1); \
  132. std r8,_XER(r1); \
  133. li r3,(n)+1; /* indicate partial regs in trap */ \
  134. std r9,0(r1); /* store stack frame back link */ \
  135. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  136. std r9,GPR1(r1); /* store stack frame back link */ \
  137. std r11,SOFTE(r1); /* and save it to stackframe */ \
  138. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  139. std r3,_TRAP(r1); /* set trap number */ \
  140. std r0,RESULT(r1); /* clear regs->result */ \
  141. ints;
  142. /* Variants for the "ints" argument */
  143. #define INTS_KEEP
  144. #define INTS_DISABLE_SOFT \
  145. stb r0,PACASOFTIRQEN(r13); /* mark interrupts soft-disabled */ \
  146. TRACE_DISABLE_INTS;
  147. #define INTS_DISABLE_HARD \
  148. stb r0,PACAHARDIRQEN(r13); /* and hard disabled */
  149. #define INTS_DISABLE_ALL \
  150. INTS_DISABLE_SOFT \
  151. INTS_DISABLE_HARD
  152. /* This is called by exceptions that used INTS_KEEP (that is did not clear
  153. * neither soft nor hard IRQ indicators in the PACA. This will restore MSR:EE
  154. * to it's previous value
  155. *
  156. * XXX In the long run, we may want to open-code it in order to separate the
  157. * load from the wrtee, thus limiting the latency caused by the dependency
  158. * but at this point, I'll favor code clarity until we have a near to final
  159. * implementation
  160. */
  161. #define INTS_RESTORE_HARD \
  162. ld r11,_MSR(r1); \
  163. wrtee r11;
  164. /* XXX FIXME: Restore r14/r15 when necessary */
  165. #define BAD_STACK_TRAMPOLINE(n) \
  166. exc_##n##_bad_stack: \
  167. li r1,(n); /* get exception number */ \
  168. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  169. b bad_stack_book3e; /* bad stack error */
  170. /* WARNING: If you change the layout of this stub, make sure you chcek
  171. * the debug exception handler which handles single stepping
  172. * into exceptions from userspace, and the MM code in
  173. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  174. * and would need to be updated if that branch is moved
  175. */
  176. #define EXCEPTION_STUB(loc, label) \
  177. . = interrupt_base_book3e + loc; \
  178. nop; /* To make debug interrupts happy */ \
  179. b exc_##label##_book3e;
  180. #define ACK_NONE(r)
  181. #define ACK_DEC(r) \
  182. lis r,TSR_DIS@h; \
  183. mtspr SPRN_TSR,r
  184. #define ACK_FIT(r) \
  185. lis r,TSR_FIS@h; \
  186. mtspr SPRN_TSR,r
  187. /* Used by asynchronous interrupt that may happen in the idle loop.
  188. *
  189. * This check if the thread was in the idle loop, and if yes, returns
  190. * to the caller rather than the PC. This is to avoid a race if
  191. * interrupts happen before the wait instruction.
  192. */
  193. #define CHECK_NAPPING() \
  194. clrrdi r11,r1,THREAD_SHIFT; \
  195. ld r10,TI_LOCAL_FLAGS(r11); \
  196. andi. r9,r10,_TLF_NAPPING; \
  197. beq+ 1f; \
  198. ld r8,_LINK(r1); \
  199. rlwinm r7,r10,0,~_TLF_NAPPING; \
  200. std r8,_NIP(r1); \
  201. std r7,TI_LOCAL_FLAGS(r11); \
  202. 1:
  203. #define MASKABLE_EXCEPTION(trapnum, label, hdlr, ack) \
  204. START_EXCEPTION(label); \
  205. NORMAL_EXCEPTION_PROLOG(trapnum, PROLOG_ADDITION_MASKABLE) \
  206. EXCEPTION_COMMON(trapnum, PACA_EXGEN, INTS_DISABLE_ALL) \
  207. ack(r8); \
  208. CHECK_NAPPING(); \
  209. addi r3,r1,STACK_FRAME_OVERHEAD; \
  210. bl hdlr; \
  211. b .ret_from_except_lite;
  212. /* This value is used to mark exception frames on the stack. */
  213. .section ".toc","aw"
  214. exception_marker:
  215. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  216. /*
  217. * And here we have the exception vectors !
  218. */
  219. .text
  220. .balign 0x1000
  221. .globl interrupt_base_book3e
  222. interrupt_base_book3e: /* fake trap */
  223. /* Note: If real debug exceptions are supported by the HW, the vector
  224. * below will have to be patched up to point to an appropriate handler
  225. */
  226. EXCEPTION_STUB(0x000, machine_check) /* 0x0200 */
  227. EXCEPTION_STUB(0x020, critical_input) /* 0x0580 */
  228. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  229. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  230. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  231. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  232. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  233. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  234. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  235. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  236. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  237. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  238. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  239. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  240. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  241. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  242. EXCEPTION_STUB(0x280, doorbell)
  243. EXCEPTION_STUB(0x2a0, doorbell_crit)
  244. .globl interrupt_end_book3e
  245. interrupt_end_book3e:
  246. /* Critical Input Interrupt */
  247. START_EXCEPTION(critical_input);
  248. CRIT_EXCEPTION_PROLOG(0x100, PROLOG_ADDITION_NONE)
  249. // EXCEPTION_COMMON(0x100, PACA_EXCRIT, INTS_DISABLE_ALL)
  250. // bl special_reg_save_crit
  251. // CHECK_NAPPING();
  252. // addi r3,r1,STACK_FRAME_OVERHEAD
  253. // bl .critical_exception
  254. // b ret_from_crit_except
  255. b .
  256. /* Machine Check Interrupt */
  257. START_EXCEPTION(machine_check);
  258. CRIT_EXCEPTION_PROLOG(0x200, PROLOG_ADDITION_NONE)
  259. // EXCEPTION_COMMON(0x200, PACA_EXMC, INTS_DISABLE_ALL)
  260. // bl special_reg_save_mc
  261. // addi r3,r1,STACK_FRAME_OVERHEAD
  262. // CHECK_NAPPING();
  263. // bl .machine_check_exception
  264. // b ret_from_mc_except
  265. b .
  266. /* Data Storage Interrupt */
  267. START_EXCEPTION(data_storage)
  268. NORMAL_EXCEPTION_PROLOG(0x300, PROLOG_ADDITION_2REGS)
  269. mfspr r14,SPRN_DEAR
  270. mfspr r15,SPRN_ESR
  271. EXCEPTION_COMMON(0x300, PACA_EXGEN, INTS_KEEP)
  272. b storage_fault_common
  273. /* Instruction Storage Interrupt */
  274. START_EXCEPTION(instruction_storage);
  275. NORMAL_EXCEPTION_PROLOG(0x400, PROLOG_ADDITION_2REGS)
  276. li r15,0
  277. mr r14,r10
  278. EXCEPTION_COMMON(0x400, PACA_EXGEN, INTS_KEEP)
  279. b storage_fault_common
  280. /* External Input Interrupt */
  281. MASKABLE_EXCEPTION(0x500, external_input, .do_IRQ, ACK_NONE)
  282. /* Alignment */
  283. START_EXCEPTION(alignment);
  284. NORMAL_EXCEPTION_PROLOG(0x600, PROLOG_ADDITION_2REGS)
  285. mfspr r14,SPRN_DEAR
  286. mfspr r15,SPRN_ESR
  287. EXCEPTION_COMMON(0x600, PACA_EXGEN, INTS_KEEP)
  288. b alignment_more /* no room, go out of line */
  289. /* Program Interrupt */
  290. START_EXCEPTION(program);
  291. NORMAL_EXCEPTION_PROLOG(0x700, PROLOG_ADDITION_1REG)
  292. mfspr r14,SPRN_ESR
  293. EXCEPTION_COMMON(0x700, PACA_EXGEN, INTS_DISABLE_SOFT)
  294. std r14,_DSISR(r1)
  295. addi r3,r1,STACK_FRAME_OVERHEAD
  296. ld r14,PACA_EXGEN+EX_R14(r13)
  297. bl .save_nvgprs
  298. INTS_RESTORE_HARD
  299. bl .program_check_exception
  300. b .ret_from_except
  301. /* Floating Point Unavailable Interrupt */
  302. START_EXCEPTION(fp_unavailable);
  303. NORMAL_EXCEPTION_PROLOG(0x800, PROLOG_ADDITION_NONE)
  304. /* we can probably do a shorter exception entry for that one... */
  305. EXCEPTION_COMMON(0x800, PACA_EXGEN, INTS_KEEP)
  306. bne 1f /* if from user, just load it up */
  307. bl .save_nvgprs
  308. addi r3,r1,STACK_FRAME_OVERHEAD
  309. INTS_RESTORE_HARD
  310. bl .kernel_fp_unavailable_exception
  311. BUG_OPCODE
  312. 1: ld r12,_MSR(r1)
  313. bl .load_up_fpu
  314. b fast_exception_return
  315. /* Decrementer Interrupt */
  316. MASKABLE_EXCEPTION(0x900, decrementer, .timer_interrupt, ACK_DEC)
  317. /* Fixed Interval Timer Interrupt */
  318. MASKABLE_EXCEPTION(0x980, fixed_interval, .unknown_exception, ACK_FIT)
  319. /* Watchdog Timer Interrupt */
  320. START_EXCEPTION(watchdog);
  321. CRIT_EXCEPTION_PROLOG(0x9f0, PROLOG_ADDITION_NONE)
  322. // EXCEPTION_COMMON(0x9f0, PACA_EXCRIT, INTS_DISABLE_ALL)
  323. // bl special_reg_save_crit
  324. // CHECK_NAPPING();
  325. // addi r3,r1,STACK_FRAME_OVERHEAD
  326. // bl .unknown_exception
  327. // b ret_from_crit_except
  328. b .
  329. /* System Call Interrupt */
  330. START_EXCEPTION(system_call)
  331. mr r9,r13 /* keep a copy of userland r13 */
  332. mfspr r11,SPRN_SRR0 /* get return address */
  333. mfspr r12,SPRN_SRR1 /* get previous MSR */
  334. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  335. b system_call_common
  336. /* Auxillary Processor Unavailable Interrupt */
  337. START_EXCEPTION(ap_unavailable);
  338. NORMAL_EXCEPTION_PROLOG(0xf20, PROLOG_ADDITION_NONE)
  339. EXCEPTION_COMMON(0xf20, PACA_EXGEN, INTS_KEEP)
  340. addi r3,r1,STACK_FRAME_OVERHEAD
  341. bl .save_nvgprs
  342. INTS_RESTORE_HARD
  343. bl .unknown_exception
  344. b .ret_from_except
  345. /* Debug exception as a critical interrupt*/
  346. START_EXCEPTION(debug_crit);
  347. CRIT_EXCEPTION_PROLOG(0xd00, PROLOG_ADDITION_2REGS)
  348. /*
  349. * If there is a single step or branch-taken exception in an
  350. * exception entry sequence, it was probably meant to apply to
  351. * the code where the exception occurred (since exception entry
  352. * doesn't turn off DE automatically). We simulate the effect
  353. * of turning off DE on entry to an exception handler by turning
  354. * off DE in the CSRR1 value and clearing the debug status.
  355. */
  356. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  357. andis. r15,r14,DBSR_IC@h
  358. beq+ 1f
  359. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  360. LOAD_REG_IMMEDIATE(r15,interrupt_end_book3e)
  361. cmpld cr0,r10,r14
  362. cmpld cr1,r10,r15
  363. blt+ cr0,1f
  364. bge+ cr1,1f
  365. /* here it looks like we got an inappropriate debug exception. */
  366. lis r14,DBSR_IC@h /* clear the IC event */
  367. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  368. mtspr SPRN_DBSR,r14
  369. mtspr SPRN_CSRR1,r11
  370. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  371. ld r1,PACA_EXCRIT+EX_R1(r13)
  372. ld r14,PACA_EXCRIT+EX_R14(r13)
  373. ld r15,PACA_EXCRIT+EX_R15(r13)
  374. mtcr r10
  375. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  376. ld r11,PACA_EXCRIT+EX_R11(r13)
  377. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  378. rfci
  379. /* Normal debug exception */
  380. /* XXX We only handle coming from userspace for now since we can't
  381. * quite save properly an interrupted kernel state yet
  382. */
  383. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  384. beq kernel_dbg_exc; /* if from kernel mode */
  385. /* Now we mash up things to make it look like we are coming on a
  386. * normal exception
  387. */
  388. mfspr r15,SPRN_SPRG_CRIT_SCRATCH
  389. mtspr SPRN_SPRG_GEN_SCRATCH,r15
  390. mfspr r14,SPRN_DBSR
  391. EXCEPTION_COMMON(0xd00, PACA_EXCRIT, INTS_DISABLE_ALL)
  392. std r14,_DSISR(r1)
  393. addi r3,r1,STACK_FRAME_OVERHEAD
  394. mr r4,r14
  395. ld r14,PACA_EXCRIT+EX_R14(r13)
  396. ld r15,PACA_EXCRIT+EX_R15(r13)
  397. bl .save_nvgprs
  398. bl .DebugException
  399. b .ret_from_except
  400. kernel_dbg_exc:
  401. b . /* NYI */
  402. /* Doorbell interrupt */
  403. MASKABLE_EXCEPTION(0x2070, doorbell, .doorbell_exception, ACK_NONE)
  404. /* Doorbell critical Interrupt */
  405. START_EXCEPTION(doorbell_crit);
  406. CRIT_EXCEPTION_PROLOG(0x2080, PROLOG_ADDITION_NONE)
  407. // EXCEPTION_COMMON(0x2080, PACA_EXCRIT, INTS_DISABLE_ALL)
  408. // bl special_reg_save_crit
  409. // CHECK_NAPPING();
  410. // addi r3,r1,STACK_FRAME_OVERHEAD
  411. // bl .doorbell_critical_exception
  412. // b ret_from_crit_except
  413. b .
  414. /*
  415. * An interrupt came in while soft-disabled; clear EE in SRR1,
  416. * clear paca->hard_enabled and return.
  417. */
  418. masked_interrupt_book3e:
  419. mtcr r10
  420. stb r11,PACAHARDIRQEN(r13)
  421. mfspr r10,SPRN_SRR1
  422. rldicl r11,r10,48,1 /* clear MSR_EE */
  423. rotldi r10,r11,16
  424. mtspr SPRN_SRR1,r10
  425. ld r10,PACA_EXGEN+EX_R10(r13); /* restore registers */
  426. ld r11,PACA_EXGEN+EX_R11(r13);
  427. mfspr r13,SPRN_SPRG_GEN_SCRATCH;
  428. rfi
  429. b .
  430. /*
  431. * This is called from 0x300 and 0x400 handlers after the prologs with
  432. * r14 and r15 containing the fault address and error code, with the
  433. * original values stashed away in the PACA
  434. */
  435. storage_fault_common:
  436. std r14,_DAR(r1)
  437. std r15,_DSISR(r1)
  438. addi r3,r1,STACK_FRAME_OVERHEAD
  439. mr r4,r14
  440. mr r5,r15
  441. ld r14,PACA_EXGEN+EX_R14(r13)
  442. ld r15,PACA_EXGEN+EX_R15(r13)
  443. INTS_RESTORE_HARD
  444. bl .do_page_fault
  445. cmpdi r3,0
  446. bne- 1f
  447. b .ret_from_except_lite
  448. 1: bl .save_nvgprs
  449. mr r5,r3
  450. addi r3,r1,STACK_FRAME_OVERHEAD
  451. ld r4,_DAR(r1)
  452. bl .bad_page_fault
  453. b .ret_from_except
  454. /*
  455. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  456. * continues here.
  457. */
  458. alignment_more:
  459. std r14,_DAR(r1)
  460. std r15,_DSISR(r1)
  461. addi r3,r1,STACK_FRAME_OVERHEAD
  462. ld r14,PACA_EXGEN+EX_R14(r13)
  463. ld r15,PACA_EXGEN+EX_R15(r13)
  464. bl .save_nvgprs
  465. INTS_RESTORE_HARD
  466. bl .alignment_exception
  467. b .ret_from_except
  468. /*
  469. * We branch here from entry_64.S for the last stage of the exception
  470. * return code path. MSR:EE is expected to be off at that point
  471. */
  472. _GLOBAL(exception_return_book3e)
  473. b 1f
  474. /* This is the return from load_up_fpu fast path which could do with
  475. * less GPR restores in fact, but for now we have a single return path
  476. */
  477. .globl fast_exception_return
  478. fast_exception_return:
  479. wrteei 0
  480. 1: mr r0,r13
  481. ld r10,_MSR(r1)
  482. REST_4GPRS(2, r1)
  483. andi. r6,r10,MSR_PR
  484. REST_2GPRS(6, r1)
  485. beq 1f
  486. ACCOUNT_CPU_USER_EXIT(r10, r11)
  487. ld r0,GPR13(r1)
  488. 1: stdcx. r0,0,r1 /* to clear the reservation */
  489. ld r8,_CCR(r1)
  490. ld r9,_LINK(r1)
  491. ld r10,_CTR(r1)
  492. ld r11,_XER(r1)
  493. mtcr r8
  494. mtlr r9
  495. mtctr r10
  496. mtxer r11
  497. REST_2GPRS(8, r1)
  498. ld r10,GPR10(r1)
  499. ld r11,GPR11(r1)
  500. ld r12,GPR12(r1)
  501. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  502. std r10,PACA_EXGEN+EX_R10(r13);
  503. std r11,PACA_EXGEN+EX_R11(r13);
  504. ld r10,_NIP(r1)
  505. ld r11,_MSR(r1)
  506. ld r0,GPR0(r1)
  507. ld r1,GPR1(r1)
  508. mtspr SPRN_SRR0,r10
  509. mtspr SPRN_SRR1,r11
  510. ld r10,PACA_EXGEN+EX_R10(r13)
  511. ld r11,PACA_EXGEN+EX_R11(r13)
  512. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  513. rfi
  514. /*
  515. * Trampolines used when spotting a bad kernel stack pointer in
  516. * the exception entry code.
  517. *
  518. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  519. * index around, etc... to handle crit & mcheck
  520. */
  521. BAD_STACK_TRAMPOLINE(0x000)
  522. BAD_STACK_TRAMPOLINE(0x100)
  523. BAD_STACK_TRAMPOLINE(0x200)
  524. BAD_STACK_TRAMPOLINE(0x300)
  525. BAD_STACK_TRAMPOLINE(0x400)
  526. BAD_STACK_TRAMPOLINE(0x500)
  527. BAD_STACK_TRAMPOLINE(0x600)
  528. BAD_STACK_TRAMPOLINE(0x700)
  529. BAD_STACK_TRAMPOLINE(0x800)
  530. BAD_STACK_TRAMPOLINE(0x900)
  531. BAD_STACK_TRAMPOLINE(0x980)
  532. BAD_STACK_TRAMPOLINE(0x9f0)
  533. BAD_STACK_TRAMPOLINE(0xa00)
  534. BAD_STACK_TRAMPOLINE(0xb00)
  535. BAD_STACK_TRAMPOLINE(0xc00)
  536. BAD_STACK_TRAMPOLINE(0xd00)
  537. BAD_STACK_TRAMPOLINE(0xe00)
  538. BAD_STACK_TRAMPOLINE(0xf00)
  539. BAD_STACK_TRAMPOLINE(0xf20)
  540. BAD_STACK_TRAMPOLINE(0x2070)
  541. BAD_STACK_TRAMPOLINE(0x2080)
  542. .globl bad_stack_book3e
  543. bad_stack_book3e:
  544. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  545. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  546. ld r1,PACAEMERGSP(r13)
  547. subi r1,r1,64+INT_FRAME_SIZE
  548. std r10,_NIP(r1)
  549. std r11,_MSR(r1)
  550. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  551. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  552. std r10,GPR1(r1)
  553. std r11,_CCR(r1)
  554. mfspr r10,SPRN_DEAR
  555. mfspr r11,SPRN_ESR
  556. std r10,_DAR(r1)
  557. std r11,_DSISR(r1)
  558. std r0,GPR0(r1); /* save r0 in stackframe */ \
  559. std r2,GPR2(r1); /* save r2 in stackframe */ \
  560. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  561. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  562. std r9,GPR9(r1); /* save r9 in stackframe */ \
  563. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  564. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  565. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  566. std r3,GPR10(r1); /* save r10 to stackframe */ \
  567. std r4,GPR11(r1); /* save r11 to stackframe */ \
  568. std r12,GPR12(r1); /* save r12 in stackframe */ \
  569. std r5,GPR13(r1); /* save it to stackframe */ \
  570. mflr r10
  571. mfctr r11
  572. mfxer r12
  573. std r10,_LINK(r1)
  574. std r11,_CTR(r1)
  575. std r12,_XER(r1)
  576. SAVE_10GPRS(14,r1)
  577. SAVE_8GPRS(24,r1)
  578. lhz r12,PACA_TRAP_SAVE(r13)
  579. std r12,_TRAP(r1)
  580. addi r11,r1,INT_FRAME_SIZE
  581. std r11,0(r1)
  582. li r12,0
  583. std r12,0(r11)
  584. ld r2,PACATOC(r13)
  585. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  586. bl .kernel_bad_stack
  587. b 1b
  588. /*
  589. * Setup the initial TLB for a core. This current implementation
  590. * assume that whatever we are running off will not conflict with
  591. * the new mapping at PAGE_OFFSET.
  592. */
  593. _GLOBAL(initial_tlb_book3e)
  594. /* Look for the first TLB with IPROT set */
  595. mfspr r4,SPRN_TLB0CFG
  596. andi. r3,r4,TLBnCFG_IPROT
  597. lis r3,MAS0_TLBSEL(0)@h
  598. bne found_iprot
  599. mfspr r4,SPRN_TLB1CFG
  600. andi. r3,r4,TLBnCFG_IPROT
  601. lis r3,MAS0_TLBSEL(1)@h
  602. bne found_iprot
  603. mfspr r4,SPRN_TLB2CFG
  604. andi. r3,r4,TLBnCFG_IPROT
  605. lis r3,MAS0_TLBSEL(2)@h
  606. bne found_iprot
  607. lis r3,MAS0_TLBSEL(3)@h
  608. mfspr r4,SPRN_TLB3CFG
  609. /* fall through */
  610. found_iprot:
  611. andi. r5,r4,TLBnCFG_HES
  612. bne have_hes
  613. mflr r8 /* save LR */
  614. /* 1. Find the index of the entry we're executing in
  615. *
  616. * r3 = MAS0_TLBSEL (for the iprot array)
  617. * r4 = SPRN_TLBnCFG
  618. */
  619. bl invstr /* Find our address */
  620. invstr: mflr r6 /* Make it accessible */
  621. mfmsr r7
  622. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  623. mfspr r7,SPRN_PID
  624. slwi r7,r7,16
  625. or r7,r7,r5
  626. mtspr SPRN_MAS6,r7
  627. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  628. mfspr r3,SPRN_MAS0
  629. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  630. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  631. oris r7,r7,MAS1_IPROT@h
  632. mtspr SPRN_MAS1,r7
  633. tlbwe
  634. /* 2. Invalidate all entries except the entry we're executing in
  635. *
  636. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  637. * r4 = SPRN_TLBnCFG
  638. * r5 = ESEL of entry we are running in
  639. */
  640. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  641. li r6,0 /* Set Entry counter to 0 */
  642. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  643. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  644. mtspr SPRN_MAS0,r7
  645. tlbre
  646. mfspr r7,SPRN_MAS1
  647. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  648. cmpw r5,r6
  649. beq skpinv /* Dont update the current execution TLB */
  650. mtspr SPRN_MAS1,r7
  651. tlbwe
  652. isync
  653. skpinv: addi r6,r6,1 /* Increment */
  654. cmpw r6,r4 /* Are we done? */
  655. bne 1b /* If not, repeat */
  656. /* Invalidate all TLBs */
  657. PPC_TLBILX_ALL(0,0)
  658. sync
  659. isync
  660. /* 3. Setup a temp mapping and jump to it
  661. *
  662. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  663. * r5 = ESEL of entry we are running in
  664. */
  665. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  666. addi r7,r7,0x1
  667. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  668. mtspr SPRN_MAS0,r4
  669. tlbre
  670. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  671. mtspr SPRN_MAS0,r4
  672. mfspr r7,SPRN_MAS1
  673. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  674. mtspr SPRN_MAS1,r6
  675. tlbwe
  676. mfmsr r6
  677. xori r6,r6,MSR_IS
  678. mtspr SPRN_SRR1,r6
  679. bl 1f /* Find our address */
  680. 1: mflr r6
  681. addi r6,r6,(2f - 1b)
  682. mtspr SPRN_SRR0,r6
  683. rfi
  684. 2:
  685. /* 4. Clear out PIDs & Search info
  686. *
  687. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  688. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  689. * r5 = MAS3
  690. */
  691. li r6,0
  692. mtspr SPRN_MAS6,r6
  693. mtspr SPRN_PID,r6
  694. /* 5. Invalidate mapping we started in
  695. *
  696. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  697. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  698. * r5 = MAS3
  699. */
  700. mtspr SPRN_MAS0,r3
  701. tlbre
  702. mfspr r6,SPRN_MAS1
  703. rlwinm r6,r6,0,2,0 /* clear IPROT */
  704. mtspr SPRN_MAS1,r6
  705. tlbwe
  706. /* Invalidate TLB1 */
  707. PPC_TLBILX_ALL(0,0)
  708. sync
  709. isync
  710. /* The mapping only needs to be cache-coherent on SMP */
  711. #ifdef CONFIG_SMP
  712. #define M_IF_SMP MAS2_M
  713. #else
  714. #define M_IF_SMP 0
  715. #endif
  716. /* 6. Setup KERNELBASE mapping in TLB[0]
  717. *
  718. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  719. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  720. * r5 = MAS3
  721. */
  722. rlwinm r3,r3,0,16,3 /* clear ESEL */
  723. mtspr SPRN_MAS0,r3
  724. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  725. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  726. mtspr SPRN_MAS1,r6
  727. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_SMP)
  728. mtspr SPRN_MAS2,r6
  729. rlwinm r5,r5,0,0,25
  730. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  731. mtspr SPRN_MAS3,r5
  732. li r5,-1
  733. rlwinm r5,r5,0,0,25
  734. tlbwe
  735. /* 7. Jump to KERNELBASE mapping
  736. *
  737. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  738. */
  739. /* Now we branch the new virtual address mapped by this entry */
  740. LOAD_REG_IMMEDIATE(r6,2f)
  741. lis r7,MSR_KERNEL@h
  742. ori r7,r7,MSR_KERNEL@l
  743. mtspr SPRN_SRR0,r6
  744. mtspr SPRN_SRR1,r7
  745. rfi /* start execution out of TLB1[0] entry */
  746. 2:
  747. /* 8. Clear out the temp mapping
  748. *
  749. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  750. */
  751. mtspr SPRN_MAS0,r4
  752. tlbre
  753. mfspr r5,SPRN_MAS1
  754. rlwinm r5,r5,0,2,0 /* clear IPROT */
  755. mtspr SPRN_MAS1,r5
  756. tlbwe
  757. /* Invalidate TLB1 */
  758. PPC_TLBILX_ALL(0,0)
  759. sync
  760. isync
  761. /* We translate LR and return */
  762. tovirt(r8,r8)
  763. mtlr r8
  764. blr
  765. have_hes:
  766. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  767. * kernel linear mapping. We also set MAS8 once for all here though
  768. * that will have to be made dependent on whether we are running under
  769. * a hypervisor I suppose.
  770. */
  771. ori r3,r3,MAS0_HES | MAS0_WQ_ALLWAYS
  772. mtspr SPRN_MAS0,r3
  773. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  774. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  775. mtspr SPRN_MAS1,r3
  776. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  777. mtspr SPRN_MAS2,r3
  778. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  779. mtspr SPRN_MAS7_MAS3,r3
  780. li r3,0
  781. mtspr SPRN_MAS8,r3
  782. /* Write the TLB entry */
  783. tlbwe
  784. /* Now we branch the new virtual address mapped by this entry */
  785. LOAD_REG_IMMEDIATE(r3,1f)
  786. mtctr r3
  787. bctr
  788. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  789. * else (XXX we should scan for bolted crap from the firmware too)
  790. */
  791. PPC_TLBILX(0,0,0)
  792. sync
  793. isync
  794. /* We translate LR and return */
  795. mflr r3
  796. tovirt(r3,r3)
  797. mtlr r3
  798. blr
  799. /*
  800. * Main entry (boot CPU, thread 0)
  801. *
  802. * We enter here from head_64.S, possibly after the prom_init trampoline
  803. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  804. * mode. Anything else is as it was left by the bootloader
  805. *
  806. * Initial requirements of this port:
  807. *
  808. * - Kernel loaded at 0 physical
  809. * - A good lump of memory mapped 0:0 by UTLB entry 0
  810. * - MSR:IS & MSR:DS set to 0
  811. *
  812. * Note that some of the above requirements will be relaxed in the future
  813. * as the kernel becomes smarter at dealing with different initial conditions
  814. * but for now you have to be careful
  815. */
  816. _GLOBAL(start_initialization_book3e)
  817. mflr r28
  818. /* First, we need to setup some initial TLBs to map the kernel
  819. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  820. * and always use AS 0, so we just set it up to match our link
  821. * address and never use 0 based addresses.
  822. */
  823. bl .initial_tlb_book3e
  824. /* Init global core bits */
  825. bl .init_core_book3e
  826. /* Init per-thread bits */
  827. bl .init_thread_book3e
  828. /* Return to common init code */
  829. tovirt(r28,r28)
  830. mtlr r28
  831. blr
  832. /*
  833. * Secondary core/processor entry
  834. *
  835. * This is entered for thread 0 of a secondary core, all other threads
  836. * are expected to be stopped. It's similar to start_initialization_book3e
  837. * except that it's generally entered from the holding loop in head_64.S
  838. * after CPUs have been gathered by Open Firmware.
  839. *
  840. * We assume we are in 32 bits mode running with whatever TLB entry was
  841. * set for us by the firmware or POR engine.
  842. */
  843. _GLOBAL(book3e_secondary_core_init_tlb_set)
  844. li r4,1
  845. b .generic_secondary_smp_init
  846. _GLOBAL(book3e_secondary_core_init)
  847. mflr r28
  848. /* Do we need to setup initial TLB entry ? */
  849. cmplwi r4,0
  850. bne 2f
  851. /* Setup TLB for this core */
  852. bl .initial_tlb_book3e
  853. /* We can return from the above running at a different
  854. * address, so recalculate r2 (TOC)
  855. */
  856. bl .relative_toc
  857. /* Init global core bits */
  858. 2: bl .init_core_book3e
  859. /* Init per-thread bits */
  860. 3: bl .init_thread_book3e
  861. /* Return to common init code at proper virtual address.
  862. *
  863. * Due to various previous assumptions, we know we entered this
  864. * function at either the final PAGE_OFFSET mapping or using a
  865. * 1:1 mapping at 0, so we don't bother doing a complicated check
  866. * here, we just ensure the return address has the right top bits.
  867. *
  868. * Note that if we ever want to be smarter about where we can be
  869. * started from, we have to be careful that by the time we reach
  870. * the code below we may already be running at a different location
  871. * than the one we were called from since initial_tlb_book3e can
  872. * have moved us already.
  873. */
  874. cmpdi cr0,r28,0
  875. blt 1f
  876. lis r3,PAGE_OFFSET@highest
  877. sldi r3,r3,32
  878. or r28,r28,r3
  879. 1: mtlr r28
  880. blr
  881. _GLOBAL(book3e_secondary_thread_init)
  882. mflr r28
  883. b 3b
  884. _STATIC(init_core_book3e)
  885. /* Establish the interrupt vector base */
  886. LOAD_REG_IMMEDIATE(r3, interrupt_base_book3e)
  887. mtspr SPRN_IVPR,r3
  888. sync
  889. blr
  890. _STATIC(init_thread_book3e)
  891. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  892. mtspr SPRN_EPCR,r3
  893. /* Make sure interrupts are off */
  894. wrteei 0
  895. /* disable all timers and clear out status */
  896. li r3,0
  897. mtspr SPRN_TCR,r3
  898. mfspr r3,SPRN_TSR
  899. mtspr SPRN_TSR,r3
  900. blr
  901. _GLOBAL(__setup_base_ivors)
  902. SET_IVOR(0, 0x020) /* Critical Input */
  903. SET_IVOR(1, 0x000) /* Machine Check */
  904. SET_IVOR(2, 0x060) /* Data Storage */
  905. SET_IVOR(3, 0x080) /* Instruction Storage */
  906. SET_IVOR(4, 0x0a0) /* External Input */
  907. SET_IVOR(5, 0x0c0) /* Alignment */
  908. SET_IVOR(6, 0x0e0) /* Program */
  909. SET_IVOR(7, 0x100) /* FP Unavailable */
  910. SET_IVOR(8, 0x120) /* System Call */
  911. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  912. SET_IVOR(10, 0x160) /* Decrementer */
  913. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  914. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  915. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  916. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  917. SET_IVOR(15, 0x040) /* Debug */
  918. sync
  919. blr