ip32-irq.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549
  1. /*
  2. * Code to handle IP32 IRQs
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 2000 Harald Koerfgen
  9. * Copyright (C) 2001 Keith M Wesolowski
  10. */
  11. #include <linux/init.h>
  12. #include <linux/kernel_stat.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/irq.h>
  16. #include <linux/bitops.h>
  17. #include <linux/kernel.h>
  18. #include <linux/mm.h>
  19. #include <linux/random.h>
  20. #include <linux/sched.h>
  21. #include <asm/irq_cpu.h>
  22. #include <asm/mipsregs.h>
  23. #include <asm/signal.h>
  24. #include <asm/system.h>
  25. #include <asm/time.h>
  26. #include <asm/ip32/crime.h>
  27. #include <asm/ip32/mace.h>
  28. #include <asm/ip32/ip32_ints.h>
  29. /* issue a PIO read to make sure no PIO writes are pending */
  30. static void inline flush_crime_bus(void)
  31. {
  32. crime->control;
  33. }
  34. static void inline flush_mace_bus(void)
  35. {
  36. mace->perif.ctrl.misc;
  37. }
  38. /*
  39. * O2 irq map
  40. *
  41. * IP0 -> software (ignored)
  42. * IP1 -> software (ignored)
  43. * IP2 -> (irq0) C crime 1.1 all interrupts; crime 1.5 ???
  44. * IP3 -> (irq1) X unknown
  45. * IP4 -> (irq2) X unknown
  46. * IP5 -> (irq3) X unknown
  47. * IP6 -> (irq4) X unknown
  48. * IP7 -> (irq5) 7 CPU count/compare timer (system timer)
  49. *
  50. * crime: (C)
  51. *
  52. * CRIME_INT_STAT 31:0:
  53. *
  54. * 0 -> 8 Video in 1
  55. * 1 -> 9 Video in 2
  56. * 2 -> 10 Video out
  57. * 3 -> 11 Mace ethernet
  58. * 4 -> S SuperIO sub-interrupt
  59. * 5 -> M Miscellaneous sub-interrupt
  60. * 6 -> A Audio sub-interrupt
  61. * 7 -> 15 PCI bridge errors
  62. * 8 -> 16 PCI SCSI aic7xxx 0
  63. * 9 -> 17 PCI SCSI aic7xxx 1
  64. * 10 -> 18 PCI slot 0
  65. * 11 -> 19 unused (PCI slot 1)
  66. * 12 -> 20 unused (PCI slot 2)
  67. * 13 -> 21 unused (PCI shared 0)
  68. * 14 -> 22 unused (PCI shared 1)
  69. * 15 -> 23 unused (PCI shared 2)
  70. * 16 -> 24 GBE0 (E)
  71. * 17 -> 25 GBE1 (E)
  72. * 18 -> 26 GBE2 (E)
  73. * 19 -> 27 GBE3 (E)
  74. * 20 -> 28 CPU errors
  75. * 21 -> 29 Memory errors
  76. * 22 -> 30 RE empty edge (E)
  77. * 23 -> 31 RE full edge (E)
  78. * 24 -> 32 RE idle edge (E)
  79. * 25 -> 33 RE empty level
  80. * 26 -> 34 RE full level
  81. * 27 -> 35 RE idle level
  82. * 28 -> 36 unused (software 0) (E)
  83. * 29 -> 37 unused (software 1) (E)
  84. * 30 -> 38 unused (software 2) - crime 1.5 CPU SysCorError (E)
  85. * 31 -> 39 VICE
  86. *
  87. * S, M, A: Use the MACE ISA interrupt register
  88. * MACE_ISA_INT_STAT 31:0
  89. *
  90. * 0-7 -> 40-47 Audio
  91. * 8 -> 48 RTC
  92. * 9 -> 49 Keyboard
  93. * 10 -> X Keyboard polled
  94. * 11 -> 51 Mouse
  95. * 12 -> X Mouse polled
  96. * 13-15 -> 53-55 Count/compare timers
  97. * 16-19 -> 56-59 Parallel (16 E)
  98. * 20-25 -> 60-62 Serial 1 (22 E)
  99. * 26-31 -> 66-71 Serial 2 (28 E)
  100. *
  101. * Note that this means IRQs 12-14, 50, and 52 do not exist. This is a
  102. * different IRQ map than IRIX uses, but that's OK as Linux irq handling
  103. * is quite different anyway.
  104. */
  105. /* Some initial interrupts to set up */
  106. extern irqreturn_t crime_memerr_intr(int irq, void *dev_id);
  107. extern irqreturn_t crime_cpuerr_intr(int irq, void *dev_id);
  108. static struct irqaction memerr_irq = {
  109. .handler = crime_memerr_intr,
  110. .flags = IRQF_DISABLED,
  111. .name = "CRIME memory error",
  112. };
  113. static struct irqaction cpuerr_irq = {
  114. .handler = crime_cpuerr_intr,
  115. .flags = IRQF_DISABLED,
  116. .name = "CRIME CPU error",
  117. };
  118. /*
  119. * This is for pure CRIME interrupts - ie not MACE. The advantage?
  120. * We get to split the register in half and do faster lookups.
  121. */
  122. static uint64_t crime_mask;
  123. static inline void crime_enable_irq(unsigned int irq)
  124. {
  125. unsigned int bit = irq - CRIME_IRQ_BASE;
  126. crime_mask |= 1 << bit;
  127. crime->imask = crime_mask;
  128. }
  129. static inline void crime_disable_irq(unsigned int irq)
  130. {
  131. unsigned int bit = irq - CRIME_IRQ_BASE;
  132. crime_mask &= ~(1 << bit);
  133. crime->imask = crime_mask;
  134. flush_crime_bus();
  135. }
  136. static void crime_level_mask_and_ack_irq(unsigned int irq)
  137. {
  138. crime_disable_irq(irq);
  139. }
  140. static void crime_level_end_irq(unsigned int irq)
  141. {
  142. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  143. crime_enable_irq(irq);
  144. }
  145. static struct irq_chip crime_level_interrupt = {
  146. .name = "IP32 CRIME",
  147. .ack = crime_level_mask_and_ack_irq,
  148. .mask = crime_disable_irq,
  149. .mask_ack = crime_level_mask_and_ack_irq,
  150. .unmask = crime_enable_irq,
  151. .end = crime_level_end_irq,
  152. };
  153. static void crime_edge_mask_and_ack_irq(unsigned int irq)
  154. {
  155. unsigned int bit = irq - CRIME_IRQ_BASE;
  156. uint64_t crime_int;
  157. /* Edge triggered interrupts must be cleared. */
  158. crime_int = crime->hard_int;
  159. crime_int &= ~(1 << bit);
  160. crime->hard_int = crime_int;
  161. crime_disable_irq(irq);
  162. }
  163. static void crime_edge_end_irq(unsigned int irq)
  164. {
  165. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  166. crime_enable_irq(irq);
  167. }
  168. static struct irq_chip crime_edge_interrupt = {
  169. .name = "IP32 CRIME",
  170. .ack = crime_edge_mask_and_ack_irq,
  171. .mask = crime_disable_irq,
  172. .mask_ack = crime_edge_mask_and_ack_irq,
  173. .unmask = crime_enable_irq,
  174. .end = crime_edge_end_irq,
  175. };
  176. /*
  177. * This is for MACE PCI interrupts. We can decrease bus traffic by masking
  178. * as close to the source as possible. This also means we can take the
  179. * next chunk of the CRIME register in one piece.
  180. */
  181. static unsigned long macepci_mask;
  182. static void enable_macepci_irq(unsigned int irq)
  183. {
  184. macepci_mask |= MACEPCI_CONTROL_INT(irq - MACEPCI_SCSI0_IRQ);
  185. mace->pci.control = macepci_mask;
  186. crime_mask |= 1 << (irq - CRIME_IRQ_BASE);
  187. crime->imask = crime_mask;
  188. }
  189. static void disable_macepci_irq(unsigned int irq)
  190. {
  191. crime_mask &= ~(1 << (irq - CRIME_IRQ_BASE));
  192. crime->imask = crime_mask;
  193. flush_crime_bus();
  194. macepci_mask &= ~MACEPCI_CONTROL_INT(irq - MACEPCI_SCSI0_IRQ);
  195. mace->pci.control = macepci_mask;
  196. flush_mace_bus();
  197. }
  198. static void end_macepci_irq(unsigned int irq)
  199. {
  200. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  201. enable_macepci_irq(irq);
  202. }
  203. static struct irq_chip ip32_macepci_interrupt = {
  204. .name = "IP32 MACE PCI",
  205. .ack = disable_macepci_irq,
  206. .mask = disable_macepci_irq,
  207. .mask_ack = disable_macepci_irq,
  208. .unmask = enable_macepci_irq,
  209. .end = end_macepci_irq,
  210. };
  211. /* This is used for MACE ISA interrupts. That means bits 4-6 in the
  212. * CRIME register.
  213. */
  214. #define MACEISA_AUDIO_INT (MACEISA_AUDIO_SW_INT | \
  215. MACEISA_AUDIO_SC_INT | \
  216. MACEISA_AUDIO1_DMAT_INT | \
  217. MACEISA_AUDIO1_OF_INT | \
  218. MACEISA_AUDIO2_DMAT_INT | \
  219. MACEISA_AUDIO2_MERR_INT | \
  220. MACEISA_AUDIO3_DMAT_INT | \
  221. MACEISA_AUDIO3_MERR_INT)
  222. #define MACEISA_MISC_INT (MACEISA_RTC_INT | \
  223. MACEISA_KEYB_INT | \
  224. MACEISA_KEYB_POLL_INT | \
  225. MACEISA_MOUSE_INT | \
  226. MACEISA_MOUSE_POLL_INT | \
  227. MACEISA_TIMER0_INT | \
  228. MACEISA_TIMER1_INT | \
  229. MACEISA_TIMER2_INT)
  230. #define MACEISA_SUPERIO_INT (MACEISA_PARALLEL_INT | \
  231. MACEISA_PAR_CTXA_INT | \
  232. MACEISA_PAR_CTXB_INT | \
  233. MACEISA_PAR_MERR_INT | \
  234. MACEISA_SERIAL1_INT | \
  235. MACEISA_SERIAL1_TDMAT_INT | \
  236. MACEISA_SERIAL1_TDMAPR_INT | \
  237. MACEISA_SERIAL1_TDMAME_INT | \
  238. MACEISA_SERIAL1_RDMAT_INT | \
  239. MACEISA_SERIAL1_RDMAOR_INT | \
  240. MACEISA_SERIAL2_INT | \
  241. MACEISA_SERIAL2_TDMAT_INT | \
  242. MACEISA_SERIAL2_TDMAPR_INT | \
  243. MACEISA_SERIAL2_TDMAME_INT | \
  244. MACEISA_SERIAL2_RDMAT_INT | \
  245. MACEISA_SERIAL2_RDMAOR_INT)
  246. static unsigned long maceisa_mask;
  247. static void enable_maceisa_irq(unsigned int irq)
  248. {
  249. unsigned int crime_int = 0;
  250. pr_debug("maceisa enable: %u\n", irq);
  251. switch (irq) {
  252. case MACEISA_AUDIO_SW_IRQ ... MACEISA_AUDIO3_MERR_IRQ:
  253. crime_int = MACE_AUDIO_INT;
  254. break;
  255. case MACEISA_RTC_IRQ ... MACEISA_TIMER2_IRQ:
  256. crime_int = MACE_MISC_INT;
  257. break;
  258. case MACEISA_PARALLEL_IRQ ... MACEISA_SERIAL2_RDMAOR_IRQ:
  259. crime_int = MACE_SUPERIO_INT;
  260. break;
  261. }
  262. pr_debug("crime_int %08x enabled\n", crime_int);
  263. crime_mask |= crime_int;
  264. crime->imask = crime_mask;
  265. maceisa_mask |= 1 << (irq - MACEISA_AUDIO_SW_IRQ);
  266. mace->perif.ctrl.imask = maceisa_mask;
  267. }
  268. static void disable_maceisa_irq(unsigned int irq)
  269. {
  270. unsigned int crime_int = 0;
  271. maceisa_mask &= ~(1 << (irq - MACEISA_AUDIO_SW_IRQ));
  272. if (!(maceisa_mask & MACEISA_AUDIO_INT))
  273. crime_int |= MACE_AUDIO_INT;
  274. if (!(maceisa_mask & MACEISA_MISC_INT))
  275. crime_int |= MACE_MISC_INT;
  276. if (!(maceisa_mask & MACEISA_SUPERIO_INT))
  277. crime_int |= MACE_SUPERIO_INT;
  278. crime_mask &= ~crime_int;
  279. crime->imask = crime_mask;
  280. flush_crime_bus();
  281. mace->perif.ctrl.imask = maceisa_mask;
  282. flush_mace_bus();
  283. }
  284. static void mask_and_ack_maceisa_irq(unsigned int irq)
  285. {
  286. unsigned long mace_int;
  287. /* edge triggered */
  288. mace_int = mace->perif.ctrl.istat;
  289. mace_int &= ~(1 << (irq - MACEISA_AUDIO_SW_IRQ));
  290. mace->perif.ctrl.istat = mace_int;
  291. disable_maceisa_irq(irq);
  292. }
  293. static void end_maceisa_irq(unsigned irq)
  294. {
  295. if (!(irq_desc[irq].status & (IRQ_DISABLED | IRQ_INPROGRESS)))
  296. enable_maceisa_irq(irq);
  297. }
  298. static struct irq_chip ip32_maceisa_level_interrupt = {
  299. .name = "IP32 MACE ISA",
  300. .ack = disable_maceisa_irq,
  301. .mask = disable_maceisa_irq,
  302. .mask_ack = disable_maceisa_irq,
  303. .unmask = enable_maceisa_irq,
  304. .end = end_maceisa_irq,
  305. };
  306. static struct irq_chip ip32_maceisa_edge_interrupt = {
  307. .name = "IP32 MACE ISA",
  308. .ack = mask_and_ack_maceisa_irq,
  309. .mask = disable_maceisa_irq,
  310. .mask_ack = mask_and_ack_maceisa_irq,
  311. .unmask = enable_maceisa_irq,
  312. .end = end_maceisa_irq,
  313. };
  314. /* This is used for regular non-ISA, non-PCI MACE interrupts. That means
  315. * bits 0-3 and 7 in the CRIME register.
  316. */
  317. static void enable_mace_irq(unsigned int irq)
  318. {
  319. unsigned int bit = irq - CRIME_IRQ_BASE;
  320. crime_mask |= (1 << bit);
  321. crime->imask = crime_mask;
  322. }
  323. static void disable_mace_irq(unsigned int irq)
  324. {
  325. unsigned int bit = irq - CRIME_IRQ_BASE;
  326. crime_mask &= ~(1 << bit);
  327. crime->imask = crime_mask;
  328. flush_crime_bus();
  329. }
  330. static void end_mace_irq(unsigned int irq)
  331. {
  332. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  333. enable_mace_irq(irq);
  334. }
  335. static struct irq_chip ip32_mace_interrupt = {
  336. .name = "IP32 MACE",
  337. .ack = disable_mace_irq,
  338. .mask = disable_mace_irq,
  339. .mask_ack = disable_mace_irq,
  340. .unmask = enable_mace_irq,
  341. .end = end_mace_irq,
  342. };
  343. static void ip32_unknown_interrupt(void)
  344. {
  345. printk("Unknown interrupt occurred!\n");
  346. printk("cp0_status: %08x\n", read_c0_status());
  347. printk("cp0_cause: %08x\n", read_c0_cause());
  348. printk("CRIME intr mask: %016lx\n", crime->imask);
  349. printk("CRIME intr status: %016lx\n", crime->istat);
  350. printk("CRIME hardware intr register: %016lx\n", crime->hard_int);
  351. printk("MACE ISA intr mask: %08lx\n", mace->perif.ctrl.imask);
  352. printk("MACE ISA intr status: %08lx\n", mace->perif.ctrl.istat);
  353. printk("MACE PCI control register: %08x\n", mace->pci.control);
  354. printk("Register dump:\n");
  355. show_regs(get_irq_regs());
  356. printk("Please mail this report to linux-mips@linux-mips.org\n");
  357. printk("Spinning...");
  358. while(1) ;
  359. }
  360. /* CRIME 1.1 appears to deliver all interrupts to this one pin. */
  361. /* change this to loop over all edge-triggered irqs, exception masked out ones */
  362. static void ip32_irq0(void)
  363. {
  364. uint64_t crime_int;
  365. int irq = 0;
  366. /*
  367. * Sanity check interrupt numbering enum.
  368. * MACE got 32 interrupts and there are 32 MACE ISA interrupts daisy
  369. * chained.
  370. */
  371. BUILD_BUG_ON(CRIME_VICE_IRQ - MACE_VID_IN1_IRQ != 31);
  372. BUILD_BUG_ON(MACEISA_SERIAL2_RDMAOR_IRQ - MACEISA_AUDIO_SW_IRQ != 31);
  373. crime_int = crime->istat & crime_mask;
  374. /* crime sometime delivers spurious interrupts, ignore them */
  375. if (unlikely(crime_int == 0))
  376. return;
  377. irq = MACE_VID_IN1_IRQ + __ffs(crime_int);
  378. if (crime_int & CRIME_MACEISA_INT_MASK) {
  379. unsigned long mace_int = mace->perif.ctrl.istat;
  380. irq = __ffs(mace_int & maceisa_mask) + MACEISA_AUDIO_SW_IRQ;
  381. }
  382. pr_debug("*irq %u*\n", irq);
  383. do_IRQ(irq);
  384. }
  385. static void ip32_irq1(void)
  386. {
  387. ip32_unknown_interrupt();
  388. }
  389. static void ip32_irq2(void)
  390. {
  391. ip32_unknown_interrupt();
  392. }
  393. static void ip32_irq3(void)
  394. {
  395. ip32_unknown_interrupt();
  396. }
  397. static void ip32_irq4(void)
  398. {
  399. ip32_unknown_interrupt();
  400. }
  401. static void ip32_irq5(void)
  402. {
  403. do_IRQ(MIPS_CPU_IRQ_BASE + 7);
  404. }
  405. asmlinkage void plat_irq_dispatch(void)
  406. {
  407. unsigned int pending = read_c0_status() & read_c0_cause();
  408. if (likely(pending & IE_IRQ0))
  409. ip32_irq0();
  410. else if (unlikely(pending & IE_IRQ1))
  411. ip32_irq1();
  412. else if (unlikely(pending & IE_IRQ2))
  413. ip32_irq2();
  414. else if (unlikely(pending & IE_IRQ3))
  415. ip32_irq3();
  416. else if (unlikely(pending & IE_IRQ4))
  417. ip32_irq4();
  418. else if (likely(pending & IE_IRQ5))
  419. ip32_irq5();
  420. }
  421. void __init arch_init_irq(void)
  422. {
  423. unsigned int irq;
  424. /* Install our interrupt handler, then clear and disable all
  425. * CRIME and MACE interrupts. */
  426. crime->imask = 0;
  427. crime->hard_int = 0;
  428. crime->soft_int = 0;
  429. mace->perif.ctrl.istat = 0;
  430. mace->perif.ctrl.imask = 0;
  431. mips_cpu_irq_init();
  432. for (irq = CRIME_IRQ_BASE; irq <= IP32_IRQ_MAX; irq++) {
  433. switch (irq) {
  434. case MACE_VID_IN1_IRQ ... MACE_PCI_BRIDGE_IRQ:
  435. set_irq_chip_and_handler_name(irq,&ip32_mace_interrupt,
  436. handle_level_irq, "level");
  437. break;
  438. case MACEPCI_SCSI0_IRQ ... MACEPCI_SHARED2_IRQ:
  439. set_irq_chip_and_handler_name(irq,
  440. &ip32_macepci_interrupt, handle_level_irq,
  441. "level");
  442. break;
  443. case CRIME_CPUERR_IRQ:
  444. case CRIME_MEMERR_IRQ:
  445. set_irq_chip_and_handler_name(irq,
  446. &crime_level_interrupt, handle_level_irq,
  447. "level");
  448. break;
  449. case CRIME_GBE0_IRQ ... CRIME_GBE3_IRQ:
  450. case CRIME_RE_EMPTY_E_IRQ ... CRIME_RE_IDLE_E_IRQ:
  451. case CRIME_SOFT0_IRQ ... CRIME_SOFT2_IRQ:
  452. case CRIME_VICE_IRQ:
  453. set_irq_chip_and_handler_name(irq,
  454. &crime_edge_interrupt, handle_edge_irq, "edge");
  455. break;
  456. case MACEISA_PARALLEL_IRQ:
  457. case MACEISA_SERIAL1_TDMAPR_IRQ:
  458. case MACEISA_SERIAL2_TDMAPR_IRQ:
  459. set_irq_chip_and_handler_name(irq,
  460. &ip32_maceisa_edge_interrupt, handle_edge_irq,
  461. "edge");
  462. break;
  463. default:
  464. set_irq_chip_and_handler_name(irq,
  465. &ip32_maceisa_level_interrupt, handle_level_irq,
  466. "level");
  467. break;
  468. }
  469. }
  470. setup_irq(CRIME_MEMERR_IRQ, &memerr_irq);
  471. setup_irq(CRIME_CPUERR_IRQ, &cpuerr_irq);
  472. #define ALLINTS (IE_IRQ0 | IE_IRQ1 | IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5)
  473. change_c0_status(ST0_IM, ALLINTS);
  474. }