asic_int.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000, 2001, 2004 MIPS Technologies, Inc.
  4. * Copyright (C) 2001 Ralf Baechle
  5. * Portions copyright (C) 2009 Cisco Systems, Inc.
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  19. *
  20. * Routines for generic manipulation of the interrupts found on the PowerTV
  21. * platform.
  22. *
  23. * The interrupt controller is located in the South Bridge a PIIX4 device
  24. * with two internal 82C95 interrupt controllers.
  25. */
  26. #include <linux/init.h>
  27. #include <linux/irq.h>
  28. #include <linux/sched.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/kernel_stat.h>
  31. #include <linux/kernel.h>
  32. #include <linux/random.h>
  33. #include <asm/irq_cpu.h>
  34. #include <linux/io.h>
  35. #include <asm/irq_regs.h>
  36. #include <asm/mips-boards/generic.h>
  37. #include <asm/mach-powertv/asic_regs.h>
  38. static DEFINE_RAW_SPINLOCK(asic_irq_lock);
  39. static inline int get_int(void)
  40. {
  41. unsigned long flags;
  42. int irq;
  43. raw_spin_lock_irqsave(&asic_irq_lock, flags);
  44. irq = (asic_read(int_int_scan) >> 4) - 1;
  45. if (irq == 0 || irq >= NR_IRQS)
  46. irq = -1;
  47. raw_spin_unlock_irqrestore(&asic_irq_lock, flags);
  48. return irq;
  49. }
  50. static void asic_irqdispatch(void)
  51. {
  52. int irq;
  53. irq = get_int();
  54. if (irq < 0)
  55. return; /* interrupt has already been cleared */
  56. do_IRQ(irq);
  57. }
  58. static inline int clz(unsigned long x)
  59. {
  60. __asm__(
  61. " .set push \n"
  62. " .set mips32 \n"
  63. " clz %0, %1 \n"
  64. " .set pop \n"
  65. : "=r" (x)
  66. : "r" (x));
  67. return x;
  68. }
  69. /*
  70. * Version of ffs that only looks at bits 12..15.
  71. */
  72. static inline unsigned int irq_ffs(unsigned int pending)
  73. {
  74. return fls(pending) - 1 + CAUSEB_IP;
  75. }
  76. /*
  77. * TODO: check how it works under EIC mode.
  78. */
  79. asmlinkage void plat_irq_dispatch(void)
  80. {
  81. unsigned int pending = read_c0_cause() & read_c0_status() & ST0_IM;
  82. int irq;
  83. irq = irq_ffs(pending);
  84. if (irq == CAUSEF_IP3)
  85. asic_irqdispatch();
  86. else if (irq >= 0)
  87. do_IRQ(irq);
  88. else
  89. spurious_interrupt();
  90. }
  91. void __init arch_init_irq(void)
  92. {
  93. int i;
  94. asic_irq_init();
  95. /*
  96. * Initialize interrupt exception vectors.
  97. */
  98. if (cpu_has_veic || cpu_has_vint) {
  99. int nvec = cpu_has_veic ? 64 : 8;
  100. for (i = 0; i < nvec; i++)
  101. set_vi_handler(i, asic_irqdispatch);
  102. }
  103. }