board_setup.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /*
  2. * Copyright 2010 Wolfgang Grandegger <wg@denx.de>
  3. *
  4. * Copyright 2000-2003, 2008 MontaVista Software Inc.
  5. * Author: MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  13. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  14. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  15. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  16. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  17. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  18. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  19. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  20. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  21. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along
  24. * with this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #include <linux/gpio.h>
  28. #include <linux/init.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/delay.h>
  31. #include <linux/pm.h>
  32. #include <asm/reboot.h>
  33. #include <asm/mach-au1x00/au1000.h>
  34. #include <prom.h>
  35. #define UART1_ADDR KSEG1ADDR(UART1_PHYS_ADDR)
  36. #define UART3_ADDR KSEG1ADDR(UART3_PHYS_ADDR)
  37. char irq_tab_alchemy[][5] __initdata = {
  38. [0] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, 0xff, 0xff },
  39. };
  40. static void gpr_reset(char *c)
  41. {
  42. /* switch System-LED to orange (red# and green# on) */
  43. alchemy_gpio_direction_output(4, 0);
  44. alchemy_gpio_direction_output(5, 0);
  45. /* trigger watchdog to reset board in 200ms */
  46. printk(KERN_EMERG "Triggering watchdog soft reset...\n");
  47. raw_local_irq_disable();
  48. alchemy_gpio_direction_output(1, 0);
  49. udelay(1);
  50. alchemy_gpio_set_value(1, 1);
  51. while (1)
  52. cpu_wait();
  53. }
  54. static void gpr_power_off(void)
  55. {
  56. while (1)
  57. cpu_wait();
  58. }
  59. void __init board_setup(void)
  60. {
  61. printk(KERN_INFO "Tarpeze ITS GPR board\n");
  62. pm_power_off = gpr_power_off;
  63. _machine_halt = gpr_power_off;
  64. _machine_restart = gpr_reset;
  65. /* Enable UART3 */
  66. au_writel(0x1, UART3_ADDR + UART_MOD_CNTRL);/* clock enable (CE) */
  67. au_writel(0x3, UART3_ADDR + UART_MOD_CNTRL); /* CE and "enable" */
  68. /* Enable UART1 */
  69. au_writel(0x1, UART1_ADDR + UART_MOD_CNTRL); /* clock enable (CE) */
  70. au_writel(0x3, UART1_ADDR + UART_MOD_CNTRL); /* CE and "enable" */
  71. /* Take away Reset of UMTS-card */
  72. alchemy_gpio_direction_output(215, 1);
  73. #ifdef CONFIG_PCI
  74. #if defined(__MIPSEB__)
  75. au_writel(0xf | (2 << 6) | (1 << 4), Au1500_PCI_CFG);
  76. #else
  77. au_writel(0xf, Au1500_PCI_CFG);
  78. #endif
  79. #endif
  80. }