pm.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247
  1. /*
  2. * Blackfin power management
  3. *
  4. * Copyright 2006-2009 Analog Devices Inc.
  5. *
  6. * Licensed under the GPL-2
  7. * based on arm/mach-omap/pm.c
  8. * Copyright 2001, Cliff Brake <cbrake@accelent.com> and others
  9. */
  10. #include <linux/suspend.h>
  11. #include <linux/sched.h>
  12. #include <linux/proc_fs.h>
  13. #include <linux/slab.h>
  14. #include <linux/io.h>
  15. #include <linux/irq.h>
  16. #include <asm/cplb.h>
  17. #include <asm/gpio.h>
  18. #include <asm/dma.h>
  19. #include <asm/dpmc.h>
  20. void bfin_pm_suspend_standby_enter(void)
  21. {
  22. unsigned long flags;
  23. local_irq_save_hw(flags);
  24. bfin_pm_standby_setup();
  25. #ifdef CONFIG_PM_BFIN_SLEEP_DEEPER
  26. sleep_deeper(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  27. #else
  28. sleep_mode(bfin_sic_iwr[0], bfin_sic_iwr[1], bfin_sic_iwr[2]);
  29. #endif
  30. bfin_pm_standby_restore();
  31. #ifdef SIC_IWR0
  32. bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
  33. # ifdef SIC_IWR1
  34. /* BF52x system reset does not properly reset SIC_IWR1 which
  35. * will screw up the bootrom as it relies on MDMA0/1 waking it
  36. * up from IDLE instructions. See this report for more info:
  37. * http://blackfin.uclinux.org/gf/tracker/4323
  38. */
  39. if (ANOMALY_05000435)
  40. bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
  41. else
  42. bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
  43. # endif
  44. # ifdef SIC_IWR2
  45. bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
  46. # endif
  47. #else
  48. bfin_write_SIC_IWR(IWR_DISABLE_ALL);
  49. #endif
  50. local_irq_restore_hw(flags);
  51. }
  52. int bf53x_suspend_l1_mem(unsigned char *memptr)
  53. {
  54. dma_memcpy_nocache(memptr, (const void *) L1_CODE_START,
  55. L1_CODE_LENGTH);
  56. dma_memcpy_nocache(memptr + L1_CODE_LENGTH,
  57. (const void *) L1_DATA_A_START, L1_DATA_A_LENGTH);
  58. dma_memcpy_nocache(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH,
  59. (const void *) L1_DATA_B_START, L1_DATA_B_LENGTH);
  60. memcpy(memptr + L1_CODE_LENGTH + L1_DATA_A_LENGTH +
  61. L1_DATA_B_LENGTH, (const void *) L1_SCRATCH_START,
  62. L1_SCRATCH_LENGTH);
  63. return 0;
  64. }
  65. int bf53x_resume_l1_mem(unsigned char *memptr)
  66. {
  67. dma_memcpy_nocache((void *) L1_CODE_START, memptr, L1_CODE_LENGTH);
  68. dma_memcpy_nocache((void *) L1_DATA_A_START, memptr + L1_CODE_LENGTH,
  69. L1_DATA_A_LENGTH);
  70. dma_memcpy_nocache((void *) L1_DATA_B_START, memptr + L1_CODE_LENGTH +
  71. L1_DATA_A_LENGTH, L1_DATA_B_LENGTH);
  72. memcpy((void *) L1_SCRATCH_START, memptr + L1_CODE_LENGTH +
  73. L1_DATA_A_LENGTH + L1_DATA_B_LENGTH, L1_SCRATCH_LENGTH);
  74. return 0;
  75. }
  76. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  77. static void flushinv_all_dcache(void)
  78. {
  79. u32 way, bank, subbank, set;
  80. u32 status, addr;
  81. u32 dmem_ctl = bfin_read_DMEM_CONTROL();
  82. for (bank = 0; bank < 2; ++bank) {
  83. if (!(dmem_ctl & (1 << (DMC1_P - bank))))
  84. continue;
  85. for (way = 0; way < 2; ++way)
  86. for (subbank = 0; subbank < 4; ++subbank)
  87. for (set = 0; set < 64; ++set) {
  88. bfin_write_DTEST_COMMAND(
  89. way << 26 |
  90. bank << 23 |
  91. subbank << 16 |
  92. set << 5
  93. );
  94. CSYNC();
  95. status = bfin_read_DTEST_DATA0();
  96. /* only worry about valid/dirty entries */
  97. if ((status & 0x3) != 0x3)
  98. continue;
  99. /* construct the address using the tag */
  100. addr = (status & 0xFFFFC800) | (subbank << 12) | (set << 5);
  101. /* flush it */
  102. __asm__ __volatile__("FLUSHINV[%0];" : : "a"(addr));
  103. }
  104. }
  105. }
  106. #endif
  107. int bfin_pm_suspend_mem_enter(void)
  108. {
  109. unsigned long flags;
  110. int wakeup, ret;
  111. unsigned char *memptr = kmalloc(L1_CODE_LENGTH + L1_DATA_A_LENGTH
  112. + L1_DATA_B_LENGTH + L1_SCRATCH_LENGTH,
  113. GFP_KERNEL);
  114. if (memptr == NULL) {
  115. panic("bf53x_suspend_l1_mem malloc failed");
  116. return -ENOMEM;
  117. }
  118. wakeup = bfin_read_VR_CTL() & ~FREQ;
  119. wakeup |= SCKELOW;
  120. #ifdef CONFIG_PM_BFIN_WAKE_PH6
  121. wakeup |= PHYWE;
  122. #endif
  123. #ifdef CONFIG_PM_BFIN_WAKE_GP
  124. wakeup |= GPWE;
  125. #endif
  126. local_irq_save_hw(flags);
  127. ret = blackfin_dma_suspend();
  128. if (ret) {
  129. local_irq_restore_hw(flags);
  130. kfree(memptr);
  131. return ret;
  132. }
  133. bfin_gpio_pm_hibernate_suspend();
  134. #if defined(CONFIG_BFIN_EXTMEM_WRITEBACK) || defined(CONFIG_BFIN_L2_WRITEBACK)
  135. flushinv_all_dcache();
  136. #endif
  137. _disable_dcplb();
  138. _disable_icplb();
  139. bf53x_suspend_l1_mem(memptr);
  140. do_hibernate(wakeup | vr_wakeup); /* See you later! */
  141. bf53x_resume_l1_mem(memptr);
  142. _enable_icplb();
  143. _enable_dcplb();
  144. bfin_gpio_pm_hibernate_restore();
  145. blackfin_dma_resume();
  146. local_irq_restore_hw(flags);
  147. kfree(memptr);
  148. return 0;
  149. }
  150. /*
  151. * bfin_pm_valid - Tell the PM core that we only support the standby sleep
  152. * state
  153. * @state: suspend state we're checking.
  154. *
  155. */
  156. static int bfin_pm_valid(suspend_state_t state)
  157. {
  158. return (state == PM_SUSPEND_STANDBY
  159. #if !(defined(BF533_FAMILY) || defined(CONFIG_BF561))
  160. /*
  161. * On BF533/2/1:
  162. * If we enter Hibernate the SCKE Pin is driven Low,
  163. * so that the SDRAM enters Self Refresh Mode.
  164. * However when the reset sequence that follows hibernate
  165. * state is executed, SCKE is driven High, taking the
  166. * SDRAM out of Self Refresh.
  167. *
  168. * If you reconfigure and access the SDRAM "very quickly",
  169. * you are likely to avoid errors, otherwise the SDRAM
  170. * start losing its contents.
  171. * An external HW workaround is possible using logic gates.
  172. */
  173. || state == PM_SUSPEND_MEM
  174. #endif
  175. );
  176. }
  177. /*
  178. * bfin_pm_enter - Actually enter a sleep state.
  179. * @state: State we're entering.
  180. *
  181. */
  182. static int bfin_pm_enter(suspend_state_t state)
  183. {
  184. switch (state) {
  185. case PM_SUSPEND_STANDBY:
  186. bfin_pm_suspend_standby_enter();
  187. break;
  188. case PM_SUSPEND_MEM:
  189. bfin_pm_suspend_mem_enter();
  190. break;
  191. default:
  192. return -EINVAL;
  193. }
  194. return 0;
  195. }
  196. struct platform_suspend_ops bfin_pm_ops = {
  197. .enter = bfin_pm_enter,
  198. .valid = bfin_pm_valid,
  199. };
  200. static int __init bfin_pm_init(void)
  201. {
  202. suspend_set_ops(&bfin_pm_ops);
  203. return 0;
  204. }
  205. __initcall(bfin_pm_init);