extint.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280
  1. /*
  2. * External interrupt handling for AT32AP CPUs
  3. *
  4. * Copyright (C) 2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/errno.h>
  11. #include <linux/init.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/irq.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/random.h>
  16. #include <linux/slab.h>
  17. #include <asm/io.h>
  18. /* EIC register offsets */
  19. #define EIC_IER 0x0000
  20. #define EIC_IDR 0x0004
  21. #define EIC_IMR 0x0008
  22. #define EIC_ISR 0x000c
  23. #define EIC_ICR 0x0010
  24. #define EIC_MODE 0x0014
  25. #define EIC_EDGE 0x0018
  26. #define EIC_LEVEL 0x001c
  27. #define EIC_NMIC 0x0024
  28. /* Bitfields in NMIC */
  29. #define EIC_NMIC_ENABLE (1 << 0)
  30. /* Bit manipulation macros */
  31. #define EIC_BIT(name) \
  32. (1 << EIC_##name##_OFFSET)
  33. #define EIC_BF(name,value) \
  34. (((value) & ((1 << EIC_##name##_SIZE) - 1)) \
  35. << EIC_##name##_OFFSET)
  36. #define EIC_BFEXT(name,value) \
  37. (((value) >> EIC_##name##_OFFSET) \
  38. & ((1 << EIC_##name##_SIZE) - 1))
  39. #define EIC_BFINS(name,value,old) \
  40. (((old) & ~(((1 << EIC_##name##_SIZE) - 1) \
  41. << EIC_##name##_OFFSET)) \
  42. | EIC_BF(name,value))
  43. /* Register access macros */
  44. #define eic_readl(port,reg) \
  45. __raw_readl((port)->regs + EIC_##reg)
  46. #define eic_writel(port,reg,value) \
  47. __raw_writel((value), (port)->regs + EIC_##reg)
  48. struct eic {
  49. void __iomem *regs;
  50. struct irq_chip *chip;
  51. unsigned int first_irq;
  52. };
  53. static struct eic *nmi_eic;
  54. static bool nmi_enabled;
  55. static void eic_ack_irq(unsigned int irq)
  56. {
  57. struct eic *eic = get_irq_chip_data(irq);
  58. eic_writel(eic, ICR, 1 << (irq - eic->first_irq));
  59. }
  60. static void eic_mask_irq(unsigned int irq)
  61. {
  62. struct eic *eic = get_irq_chip_data(irq);
  63. eic_writel(eic, IDR, 1 << (irq - eic->first_irq));
  64. }
  65. static void eic_mask_ack_irq(unsigned int irq)
  66. {
  67. struct eic *eic = get_irq_chip_data(irq);
  68. eic_writel(eic, ICR, 1 << (irq - eic->first_irq));
  69. eic_writel(eic, IDR, 1 << (irq - eic->first_irq));
  70. }
  71. static void eic_unmask_irq(unsigned int irq)
  72. {
  73. struct eic *eic = get_irq_chip_data(irq);
  74. eic_writel(eic, IER, 1 << (irq - eic->first_irq));
  75. }
  76. static int eic_set_irq_type(unsigned int irq, unsigned int flow_type)
  77. {
  78. struct eic *eic = get_irq_chip_data(irq);
  79. struct irq_desc *desc;
  80. unsigned int i = irq - eic->first_irq;
  81. u32 mode, edge, level;
  82. int ret = 0;
  83. flow_type &= IRQ_TYPE_SENSE_MASK;
  84. if (flow_type == IRQ_TYPE_NONE)
  85. flow_type = IRQ_TYPE_LEVEL_LOW;
  86. desc = &irq_desc[irq];
  87. mode = eic_readl(eic, MODE);
  88. edge = eic_readl(eic, EDGE);
  89. level = eic_readl(eic, LEVEL);
  90. switch (flow_type) {
  91. case IRQ_TYPE_LEVEL_LOW:
  92. mode |= 1 << i;
  93. level &= ~(1 << i);
  94. break;
  95. case IRQ_TYPE_LEVEL_HIGH:
  96. mode |= 1 << i;
  97. level |= 1 << i;
  98. break;
  99. case IRQ_TYPE_EDGE_RISING:
  100. mode &= ~(1 << i);
  101. edge |= 1 << i;
  102. break;
  103. case IRQ_TYPE_EDGE_FALLING:
  104. mode &= ~(1 << i);
  105. edge &= ~(1 << i);
  106. break;
  107. default:
  108. ret = -EINVAL;
  109. break;
  110. }
  111. if (ret == 0) {
  112. eic_writel(eic, MODE, mode);
  113. eic_writel(eic, EDGE, edge);
  114. eic_writel(eic, LEVEL, level);
  115. if (flow_type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH)) {
  116. flow_type |= IRQ_LEVEL;
  117. __set_irq_handler_unlocked(irq, handle_level_irq);
  118. } else
  119. __set_irq_handler_unlocked(irq, handle_edge_irq);
  120. desc->status &= ~(IRQ_TYPE_SENSE_MASK | IRQ_LEVEL);
  121. desc->status |= flow_type;
  122. }
  123. return ret;
  124. }
  125. static struct irq_chip eic_chip = {
  126. .name = "eic",
  127. .ack = eic_ack_irq,
  128. .mask = eic_mask_irq,
  129. .mask_ack = eic_mask_ack_irq,
  130. .unmask = eic_unmask_irq,
  131. .set_type = eic_set_irq_type,
  132. };
  133. static void demux_eic_irq(unsigned int irq, struct irq_desc *desc)
  134. {
  135. struct eic *eic = desc->handler_data;
  136. unsigned long status, pending;
  137. unsigned int i;
  138. status = eic_readl(eic, ISR);
  139. pending = status & eic_readl(eic, IMR);
  140. while (pending) {
  141. i = fls(pending) - 1;
  142. pending &= ~(1 << i);
  143. generic_handle_irq(i + eic->first_irq);
  144. }
  145. }
  146. int nmi_enable(void)
  147. {
  148. nmi_enabled = true;
  149. if (nmi_eic)
  150. eic_writel(nmi_eic, NMIC, EIC_NMIC_ENABLE);
  151. return 0;
  152. }
  153. void nmi_disable(void)
  154. {
  155. if (nmi_eic)
  156. eic_writel(nmi_eic, NMIC, 0);
  157. nmi_enabled = false;
  158. }
  159. static int __init eic_probe(struct platform_device *pdev)
  160. {
  161. struct eic *eic;
  162. struct resource *regs;
  163. unsigned int i;
  164. unsigned int nr_of_irqs;
  165. unsigned int int_irq;
  166. int ret;
  167. u32 pattern;
  168. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  169. int_irq = platform_get_irq(pdev, 0);
  170. if (!regs || !int_irq) {
  171. dev_dbg(&pdev->dev, "missing regs and/or irq resource\n");
  172. return -ENXIO;
  173. }
  174. ret = -ENOMEM;
  175. eic = kzalloc(sizeof(struct eic), GFP_KERNEL);
  176. if (!eic) {
  177. dev_dbg(&pdev->dev, "no memory for eic structure\n");
  178. goto err_kzalloc;
  179. }
  180. eic->first_irq = EIM_IRQ_BASE + 32 * pdev->id;
  181. eic->regs = ioremap(regs->start, regs->end - regs->start + 1);
  182. if (!eic->regs) {
  183. dev_dbg(&pdev->dev, "failed to map regs\n");
  184. goto err_ioremap;
  185. }
  186. /*
  187. * Find out how many interrupt lines that are actually
  188. * implemented in hardware.
  189. */
  190. eic_writel(eic, IDR, ~0UL);
  191. eic_writel(eic, MODE, ~0UL);
  192. pattern = eic_readl(eic, MODE);
  193. nr_of_irqs = fls(pattern);
  194. /* Trigger on low level unless overridden by driver */
  195. eic_writel(eic, EDGE, 0UL);
  196. eic_writel(eic, LEVEL, 0UL);
  197. eic->chip = &eic_chip;
  198. for (i = 0; i < nr_of_irqs; i++) {
  199. set_irq_chip_and_handler(eic->first_irq + i, &eic_chip,
  200. handle_level_irq);
  201. set_irq_chip_data(eic->first_irq + i, eic);
  202. }
  203. set_irq_chained_handler(int_irq, demux_eic_irq);
  204. set_irq_data(int_irq, eic);
  205. if (pdev->id == 0) {
  206. nmi_eic = eic;
  207. if (nmi_enabled)
  208. /*
  209. * Someone tried to enable NMI before we were
  210. * ready. Do it now.
  211. */
  212. nmi_enable();
  213. }
  214. dev_info(&pdev->dev,
  215. "External Interrupt Controller at 0x%p, IRQ %u\n",
  216. eic->regs, int_irq);
  217. dev_info(&pdev->dev,
  218. "Handling %u external IRQs, starting with IRQ %u\n",
  219. nr_of_irqs, eic->first_irq);
  220. return 0;
  221. err_ioremap:
  222. kfree(eic);
  223. err_kzalloc:
  224. return ret;
  225. }
  226. static struct platform_driver eic_driver = {
  227. .driver = {
  228. .name = "at32_eic",
  229. },
  230. };
  231. static int __init eic_init(void)
  232. {
  233. return platform_driver_probe(&eic_driver, eic_probe);
  234. }
  235. arch_initcall(eic_init);