clock.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294
  1. /*
  2. * OMAP clock: data structure definitions, function prototypes, shared macros
  3. *
  4. * Copyright (C) 2004-2005, 2008-2010 Nokia Corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ARCH_ARM_OMAP_CLOCK_H
  13. #define __ARCH_ARM_OMAP_CLOCK_H
  14. #include <linux/list.h>
  15. struct module;
  16. struct clk;
  17. struct clockdomain;
  18. /**
  19. * struct clkops - some clock function pointers
  20. * @enable: fn ptr that enables the current clock in hardware
  21. * @disable: fn ptr that enables the current clock in hardware
  22. * @find_idlest: function returning the IDLEST register for the clock's IP blk
  23. * @find_companion: function returning the "companion" clk reg for the clock
  24. *
  25. * A "companion" clk is an accompanying clock to the one being queried
  26. * that must be enabled for the IP module connected to the clock to
  27. * become accessible by the hardware. Neither @find_idlest nor
  28. * @find_companion should be needed; that information is IP
  29. * block-specific; the hwmod code has been created to handle this, but
  30. * until hwmod data is ready and drivers have been converted to use PM
  31. * runtime calls in place of clk_enable()/clk_disable(), @find_idlest and
  32. * @find_companion must, unfortunately, remain.
  33. */
  34. struct clkops {
  35. int (*enable)(struct clk *);
  36. void (*disable)(struct clk *);
  37. void (*find_idlest)(struct clk *, void __iomem **,
  38. u8 *, u8 *);
  39. void (*find_companion)(struct clk *, void __iomem **,
  40. u8 *);
  41. };
  42. #ifdef CONFIG_ARCH_OMAP2PLUS
  43. /* struct clksel_rate.flags possibilities */
  44. #define RATE_IN_242X (1 << 0)
  45. #define RATE_IN_243X (1 << 1)
  46. #define RATE_IN_3XXX (1 << 2) /* rates common to all OMAP3 */
  47. #define RATE_IN_3430ES2 (1 << 3) /* 3430ES2 rates only */
  48. #define RATE_IN_36XX (1 << 4)
  49. #define RATE_IN_4430 (1 << 5)
  50. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  51. #define RATE_IN_3430ES2PLUS (RATE_IN_3430ES2 | RATE_IN_36XX)
  52. /**
  53. * struct clksel_rate - register bitfield values corresponding to clk divisors
  54. * @val: register bitfield value (shifted to bit 0)
  55. * @div: clock divisor corresponding to @val
  56. * @flags: (see "struct clksel_rate.flags possibilities" above)
  57. *
  58. * @val should match the value of a read from struct clk.clksel_reg
  59. * AND'ed with struct clk.clksel_mask, shifted right to bit 0.
  60. *
  61. * @div is the divisor that should be applied to the parent clock's rate
  62. * to produce the current clock's rate.
  63. *
  64. * XXX @flags probably should be replaced with an struct omap_chip.
  65. */
  66. struct clksel_rate {
  67. u32 val;
  68. u8 div;
  69. u8 flags;
  70. };
  71. /**
  72. * struct clksel - available parent clocks, and a pointer to their divisors
  73. * @parent: struct clk * to a possible parent clock
  74. * @rates: available divisors for this parent clock
  75. *
  76. * A struct clksel is always associated with one or more struct clks
  77. * and one or more struct clksel_rates.
  78. */
  79. struct clksel {
  80. struct clk *parent;
  81. const struct clksel_rate *rates;
  82. };
  83. /**
  84. * struct dpll_data - DPLL registers and integration data
  85. * @mult_div1_reg: register containing the DPLL M and N bitfields
  86. * @mult_mask: mask of the DPLL M bitfield in @mult_div1_reg
  87. * @div1_mask: mask of the DPLL N bitfield in @mult_div1_reg
  88. * @clk_bypass: struct clk pointer to the clock's bypass clock input
  89. * @clk_ref: struct clk pointer to the clock's reference clock input
  90. * @control_reg: register containing the DPLL mode bitfield
  91. * @enable_mask: mask of the DPLL mode bitfield in @control_reg
  92. * @rate_tolerance: maximum variance allowed from target rate (in Hz)
  93. * @last_rounded_rate: cache of the last rate result of omap2_dpll_round_rate()
  94. * @last_rounded_m: cache of the last M result of omap2_dpll_round_rate()
  95. * @max_multiplier: maximum valid non-bypass multiplier value (actual)
  96. * @last_rounded_n: cache of the last N result of omap2_dpll_round_rate()
  97. * @min_divider: minimum valid non-bypass divider value (actual)
  98. * @max_divider: maximum valid non-bypass divider value (actual)
  99. * @modes: possible values of @enable_mask
  100. * @autoidle_reg: register containing the DPLL autoidle mode bitfield
  101. * @idlest_reg: register containing the DPLL idle status bitfield
  102. * @autoidle_mask: mask of the DPLL autoidle mode bitfield in @autoidle_reg
  103. * @freqsel_mask: mask of the DPLL jitter correction bitfield in @control_reg
  104. * @idlest_mask: mask of the DPLL idle status bitfield in @idlest_reg
  105. * @auto_recal_bit: bitshift of the driftguard enable bit in @control_reg
  106. * @recal_en_bit: bitshift of the PRM_IRQENABLE_* bit for recalibration IRQs
  107. * @recal_st_bit: bitshift of the PRM_IRQSTATUS_* bit for recalibration IRQs
  108. * @flags: DPLL type/features (see below)
  109. *
  110. * Possible values for @flags:
  111. * DPLL_J_TYPE: "J-type DPLL" (only some 36xx, 4xxx DPLLs)
  112. * NO_DCO_SEL: don't program DCO (only for some J-type DPLLs)
  113. * @freqsel_mask is only used on the OMAP34xx family and AM35xx.
  114. *
  115. * XXX Some DPLLs have multiple bypass inputs, so it's not technically
  116. * correct to only have one @clk_bypass pointer.
  117. *
  118. * XXX @rate_tolerance should probably be deprecated - currently there
  119. * don't seem to be any usecases for DPLL rounding that is not exact.
  120. *
  121. * XXX The runtime-variable fields (@last_rounded_rate, @last_rounded_m,
  122. * @last_rounded_n) should be separated from the runtime-fixed fields
  123. * and placed into a differenct structure, so that the runtime-fixed data
  124. * can be placed into read-only space.
  125. */
  126. struct dpll_data {
  127. void __iomem *mult_div1_reg;
  128. u32 mult_mask;
  129. u32 div1_mask;
  130. struct clk *clk_bypass;
  131. struct clk *clk_ref;
  132. void __iomem *control_reg;
  133. u32 enable_mask;
  134. unsigned int rate_tolerance;
  135. unsigned long last_rounded_rate;
  136. u16 last_rounded_m;
  137. u16 max_multiplier;
  138. u8 last_rounded_n;
  139. u8 min_divider;
  140. u8 max_divider;
  141. u8 modes;
  142. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  143. void __iomem *autoidle_reg;
  144. void __iomem *idlest_reg;
  145. u32 autoidle_mask;
  146. u32 freqsel_mask;
  147. u32 idlest_mask;
  148. u8 auto_recal_bit;
  149. u8 recal_en_bit;
  150. u8 recal_st_bit;
  151. u8 flags;
  152. # endif
  153. };
  154. #endif
  155. /* struct clk.flags possibilities */
  156. #define ENABLE_REG_32BIT (1 << 0) /* Use 32-bit access */
  157. #define CLOCK_IDLE_CONTROL (1 << 1)
  158. #define CLOCK_NO_IDLE_PARENT (1 << 2)
  159. #define ENABLE_ON_INIT (1 << 3) /* Enable upon framework init */
  160. #define INVERT_ENABLE (1 << 4) /* 0 enables, 1 disables */
  161. /**
  162. * struct clk - OMAP struct clk
  163. * @node: list_head connecting this clock into the full clock list
  164. * @ops: struct clkops * for this clock
  165. * @name: the name of the clock in the hardware (used in hwmod data and debug)
  166. * @parent: pointer to this clock's parent struct clk
  167. * @children: list_head connecting to the child clks' @sibling list_heads
  168. * @sibling: list_head connecting this clk to its parent clk's @children
  169. * @rate: current clock rate
  170. * @enable_reg: register to write to enable the clock (see @enable_bit)
  171. * @recalc: fn ptr that returns the clock's current rate
  172. * @set_rate: fn ptr that can change the clock's current rate
  173. * @round_rate: fn ptr that can round the clock's current rate
  174. * @init: fn ptr to do clock-specific initialization
  175. * @enable_bit: bitshift to write to enable/disable the clock (see @enable_reg)
  176. * @usecount: number of users that have requested this clock to be enabled
  177. * @fixed_div: when > 0, this clock's rate is its parent's rate / @fixed_div
  178. * @flags: see "struct clk.flags possibilities" above
  179. * @clksel_reg: for clksel clks, register va containing src/divisor select
  180. * @clksel_mask: bitmask in @clksel_reg for the src/divisor selector
  181. * @clksel: for clksel clks, pointer to struct clksel for this clock
  182. * @dpll_data: for DPLLs, pointer to struct dpll_data for this clock
  183. * @clkdm_name: clockdomain name that this clock is contained in
  184. * @clkdm: pointer to struct clockdomain, resolved from @clkdm_name at runtime
  185. * @rate_offset: bitshift for rate selection bitfield (OMAP1 only)
  186. * @src_offset: bitshift for source selection bitfield (OMAP1 only)
  187. *
  188. * XXX @rate_offset, @src_offset should probably be removed and OMAP1
  189. * clock code converted to use clksel.
  190. *
  191. * XXX @usecount is poorly named. It should be "enable_count" or
  192. * something similar. "users" in the description refers to kernel
  193. * code (core code or drivers) that have called clk_enable() and not
  194. * yet called clk_disable(); the usecount of parent clocks is also
  195. * incremented by the clock code when clk_enable() is called on child
  196. * clocks and decremented by the clock code when clk_disable() is
  197. * called on child clocks.
  198. *
  199. * XXX @clkdm, @usecount, @children, @sibling should be marked for
  200. * internal use only.
  201. *
  202. * @children and @sibling are used to optimize parent-to-child clock
  203. * tree traversals. (child-to-parent traversals use @parent.)
  204. *
  205. * XXX The notion of the clock's current rate probably needs to be
  206. * separated from the clock's target rate.
  207. */
  208. struct clk {
  209. struct list_head node;
  210. const struct clkops *ops;
  211. const char *name;
  212. struct clk *parent;
  213. struct list_head children;
  214. struct list_head sibling; /* node for children */
  215. unsigned long rate;
  216. void __iomem *enable_reg;
  217. unsigned long (*recalc)(struct clk *);
  218. int (*set_rate)(struct clk *, unsigned long);
  219. long (*round_rate)(struct clk *, unsigned long);
  220. void (*init)(struct clk *);
  221. u8 enable_bit;
  222. s8 usecount;
  223. u8 fixed_div;
  224. u8 flags;
  225. #ifdef CONFIG_ARCH_OMAP2PLUS
  226. void __iomem *clksel_reg;
  227. u32 clksel_mask;
  228. const struct clksel *clksel;
  229. struct dpll_data *dpll_data;
  230. const char *clkdm_name;
  231. struct clockdomain *clkdm;
  232. #else
  233. u8 rate_offset;
  234. u8 src_offset;
  235. #endif
  236. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  237. struct dentry *dent; /* For visible tree hierarchy */
  238. #endif
  239. };
  240. struct cpufreq_frequency_table;
  241. struct clk_functions {
  242. int (*clk_enable)(struct clk *clk);
  243. void (*clk_disable)(struct clk *clk);
  244. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  245. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  246. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  247. void (*clk_allow_idle)(struct clk *clk);
  248. void (*clk_deny_idle)(struct clk *clk);
  249. void (*clk_disable_unused)(struct clk *clk);
  250. #ifdef CONFIG_CPU_FREQ
  251. void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
  252. void (*clk_exit_cpufreq_table)(struct cpufreq_frequency_table **);
  253. #endif
  254. };
  255. extern int mpurate;
  256. extern int clk_init(struct clk_functions *custom_clocks);
  257. extern void clk_preinit(struct clk *clk);
  258. extern int clk_register(struct clk *clk);
  259. extern void clk_reparent(struct clk *child, struct clk *parent);
  260. extern void clk_unregister(struct clk *clk);
  261. extern void propagate_rate(struct clk *clk);
  262. extern void recalculate_root_clocks(void);
  263. extern unsigned long followparent_recalc(struct clk *clk);
  264. extern void clk_enable_init_clocks(void);
  265. unsigned long omap_fixed_divisor_recalc(struct clk *clk);
  266. #ifdef CONFIG_CPU_FREQ
  267. extern void clk_init_cpufreq_table(struct cpufreq_frequency_table **table);
  268. extern void clk_exit_cpufreq_table(struct cpufreq_frequency_table **table);
  269. #endif
  270. extern struct clk *omap_clk_get_by_name(const char *name);
  271. extern const struct clkops clkops_null;
  272. extern struct clk dummy_ck;
  273. #endif