tlb-v7.S 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * linux/arch/arm/mm/tlb-v7.S
  3. *
  4. * Copyright (C) 1997-2002 Russell King
  5. * Modified for ARMv7 by Catalin Marinas
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * ARM architecture version 6 TLB handling functions.
  12. * These assume a split I/D TLB.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/linkage.h>
  16. #include <asm/asm-offsets.h>
  17. #include <asm/page.h>
  18. #include <asm/tlbflush.h>
  19. #include "proc-macros.S"
  20. /*
  21. * v7wbi_flush_user_tlb_range(start, end, vma)
  22. *
  23. * Invalidate a range of TLB entries in the specified address space.
  24. *
  25. * - start - start address (may not be aligned)
  26. * - end - end address (exclusive, may not be aligned)
  27. * - vma - vma_struct describing address range
  28. *
  29. * It is assumed that:
  30. * - the "Invalidate single entry" instruction will invalidate
  31. * both the I and the D TLBs on Harvard-style TLBs
  32. */
  33. ENTRY(v7wbi_flush_user_tlb_range)
  34. vma_vm_mm r3, r2 @ get vma->vm_mm
  35. mmid r3, r3 @ get vm_mm->context.id
  36. dsb
  37. mov r0, r0, lsr #PAGE_SHIFT @ align address
  38. mov r1, r1, lsr #PAGE_SHIFT
  39. asid r3, r3 @ mask ASID
  40. orr r0, r3, r0, lsl #PAGE_SHIFT @ Create initial MVA
  41. mov r1, r1, lsl #PAGE_SHIFT
  42. 1:
  43. #ifdef CONFIG_SMP
  44. mcr p15, 0, r0, c8, c3, 1 @ TLB invalidate U MVA (shareable)
  45. #else
  46. mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate U MVA
  47. #endif
  48. add r0, r0, #PAGE_SZ
  49. cmp r0, r1
  50. blo 1b
  51. mov ip, #0
  52. #ifdef CONFIG_SMP
  53. mcr p15, 0, ip, c7, c1, 6 @ flush BTAC/BTB Inner Shareable
  54. #else
  55. mcr p15, 0, ip, c7, c5, 6 @ flush BTAC/BTB
  56. #endif
  57. dsb
  58. mov pc, lr
  59. ENDPROC(v7wbi_flush_user_tlb_range)
  60. /*
  61. * v7wbi_flush_kern_tlb_range(start,end)
  62. *
  63. * Invalidate a range of kernel TLB entries
  64. *
  65. * - start - start address (may not be aligned)
  66. * - end - end address (exclusive, may not be aligned)
  67. */
  68. ENTRY(v7wbi_flush_kern_tlb_range)
  69. dsb
  70. mov r0, r0, lsr #PAGE_SHIFT @ align address
  71. mov r1, r1, lsr #PAGE_SHIFT
  72. mov r0, r0, lsl #PAGE_SHIFT
  73. mov r1, r1, lsl #PAGE_SHIFT
  74. 1:
  75. #ifdef CONFIG_SMP
  76. mcr p15, 0, r0, c8, c3, 1 @ TLB invalidate U MVA (shareable)
  77. #else
  78. mcr p15, 0, r0, c8, c7, 1 @ TLB invalidate U MVA
  79. #endif
  80. add r0, r0, #PAGE_SZ
  81. cmp r0, r1
  82. blo 1b
  83. mov r2, #0
  84. #ifdef CONFIG_SMP
  85. mcr p15, 0, r2, c7, c1, 6 @ flush BTAC/BTB Inner Shareable
  86. #else
  87. mcr p15, 0, r2, c7, c5, 6 @ flush BTAC/BTB
  88. #endif
  89. dsb
  90. isb
  91. mov pc, lr
  92. ENDPROC(v7wbi_flush_kern_tlb_range)
  93. __INIT
  94. .type v7wbi_tlb_fns, #object
  95. ENTRY(v7wbi_tlb_fns)
  96. .long v7wbi_flush_user_tlb_range
  97. .long v7wbi_flush_kern_tlb_range
  98. .long v7wbi_tlb_flags
  99. .size v7wbi_tlb_fns, . - v7wbi_tlb_fns