ste-dma40-db8500.h 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154
  1. /*
  2. * arch/arm/mach-ux500/ste_dma40_db8500.h
  3. * DB8500-SoC-specific configuration for DMA40
  4. *
  5. * Copyright (C) ST-Ericsson 2007-2010
  6. * License terms: GNU General Public License (GPL) version 2
  7. * Author: Per Friden <per.friden@stericsson.com>
  8. * Author: Jonas Aaberg <jonas.aberg@stericsson.com>
  9. */
  10. #ifndef STE_DMA40_DB8500_H
  11. #define STE_DMA40_DB8500_H
  12. #define STEDMA40_NR_DEV 64
  13. enum dma_src_dev_type {
  14. STEDMA40_DEV_SPI0_RX = 0,
  15. STEDMA40_DEV_SD_MMC0_RX = 1,
  16. STEDMA40_DEV_SD_MMC1_RX = 2,
  17. STEDMA40_DEV_SD_MMC2_RX = 3,
  18. STEDMA40_DEV_I2C1_RX = 4,
  19. STEDMA40_DEV_I2C3_RX = 5,
  20. STEDMA40_DEV_I2C2_RX = 6,
  21. STEDMA40_DEV_I2C4_RX = 7, /* Only on V1 */
  22. STEDMA40_DEV_SSP0_RX = 8,
  23. STEDMA40_DEV_SSP1_RX = 9,
  24. STEDMA40_DEV_MCDE_RX = 10,
  25. STEDMA40_DEV_UART2_RX = 11,
  26. STEDMA40_DEV_UART1_RX = 12,
  27. STEDMA40_DEV_UART0_RX = 13,
  28. STEDMA40_DEV_MSP2_RX = 14,
  29. STEDMA40_DEV_I2C0_RX = 15,
  30. STEDMA40_DEV_USB_OTG_IEP_8 = 16,
  31. STEDMA40_DEV_USB_OTG_IEP_1_9 = 17,
  32. STEDMA40_DEV_USB_OTG_IEP_2_10 = 18,
  33. STEDMA40_DEV_USB_OTG_IEP_3_11 = 19,
  34. STEDMA40_DEV_SLIM0_CH0_RX_HSI_RX_CH0 = 20,
  35. STEDMA40_DEV_SLIM0_CH1_RX_HSI_RX_CH1 = 21,
  36. STEDMA40_DEV_SLIM0_CH2_RX_HSI_RX_CH2 = 22,
  37. STEDMA40_DEV_SLIM0_CH3_RX_HSI_RX_CH3 = 23,
  38. STEDMA40_DEV_SRC_SXA0_RX_TX = 24,
  39. STEDMA40_DEV_SRC_SXA1_RX_TX = 25,
  40. STEDMA40_DEV_SRC_SXA2_RX_TX = 26,
  41. STEDMA40_DEV_SRC_SXA3_RX_TX = 27,
  42. STEDMA40_DEV_SD_MM2_RX = 28,
  43. STEDMA40_DEV_SD_MM0_RX = 29,
  44. STEDMA40_DEV_MSP1_RX = 30,
  45. /*
  46. * This channel is either SlimBus or MSP,
  47. * never both at the same time.
  48. */
  49. STEDMA40_SLIM0_CH0_RX = 31,
  50. STEDMA40_DEV_MSP0_RX = 31,
  51. STEDMA40_DEV_SD_MM1_RX = 32,
  52. STEDMA40_DEV_SPI2_RX = 33,
  53. STEDMA40_DEV_I2C3_RX2 = 34,
  54. STEDMA40_DEV_SPI1_RX = 35,
  55. STEDMA40_DEV_USB_OTG_IEP_4_12 = 36,
  56. STEDMA40_DEV_USB_OTG_IEP_5_13 = 37,
  57. STEDMA40_DEV_USB_OTG_IEP_6_14 = 38,
  58. STEDMA40_DEV_USB_OTG_IEP_7_15 = 39,
  59. STEDMA40_DEV_SPI3_RX = 40,
  60. STEDMA40_DEV_SD_MM3_RX = 41,
  61. STEDMA40_DEV_SD_MM4_RX = 42,
  62. STEDMA40_DEV_SD_MM5_RX = 43,
  63. STEDMA40_DEV_SRC_SXA4_RX_TX = 44,
  64. STEDMA40_DEV_SRC_SXA5_RX_TX = 45,
  65. STEDMA40_DEV_SRC_SXA6_RX_TX = 46,
  66. STEDMA40_DEV_SRC_SXA7_RX_TX = 47,
  67. STEDMA40_DEV_CAC1_RX = 48,
  68. /* RX channels 49 and 50 are unused */
  69. STEDMA40_DEV_MSHC_RX = 51,
  70. STEDMA40_DEV_SLIM1_CH0_RX_HSI_RX_CH4 = 52,
  71. STEDMA40_DEV_SLIM1_CH1_RX_HSI_RX_CH5 = 53,
  72. STEDMA40_DEV_SLIM1_CH2_RX_HSI_RX_CH6 = 54,
  73. STEDMA40_DEV_SLIM1_CH3_RX_HSI_RX_CH7 = 55,
  74. /* RX channels 56 thru 60 are unused */
  75. STEDMA40_DEV_CAC0_RX = 61,
  76. /* RX channels 62 and 63 are unused */
  77. };
  78. enum dma_dest_dev_type {
  79. STEDMA40_DEV_SPI0_TX = 0,
  80. STEDMA40_DEV_SD_MMC0_TX = 1,
  81. STEDMA40_DEV_SD_MMC1_TX = 2,
  82. STEDMA40_DEV_SD_MMC2_TX = 3,
  83. STEDMA40_DEV_I2C1_TX = 4,
  84. STEDMA40_DEV_I2C3_TX = 5,
  85. STEDMA40_DEV_I2C2_TX = 6,
  86. STEDMA50_DEV_I2C4_TX = 7, /* Only on V1 */
  87. STEDMA40_DEV_SSP0_TX = 8,
  88. STEDMA40_DEV_SSP1_TX = 9,
  89. /* TX channel 10 is unused */
  90. STEDMA40_DEV_UART2_TX = 11,
  91. STEDMA40_DEV_UART1_TX = 12,
  92. STEDMA40_DEV_UART0_TX= 13,
  93. STEDMA40_DEV_MSP2_TX = 14,
  94. STEDMA40_DEV_I2C0_TX = 15,
  95. STEDMA40_DEV_USB_OTG_OEP_8 = 16,
  96. STEDMA40_DEV_USB_OTG_OEP_1_9 = 17,
  97. STEDMA40_DEV_USB_OTG_OEP_2_10= 18,
  98. STEDMA40_DEV_USB_OTG_OEP_3_11 = 19,
  99. STEDMA40_DEV_SLIM0_CH0_TX_HSI_TX_CH0 = 20,
  100. STEDMA40_DEV_SLIM0_CH1_TX_HSI_TX_CH1 = 21,
  101. STEDMA40_DEV_SLIM0_CH2_TX_HSI_TX_CH2 = 22,
  102. STEDMA40_DEV_SLIM0_CH3_TX_HSI_TX_CH3 = 23,
  103. STEDMA40_DEV_DST_SXA0_RX_TX = 24,
  104. STEDMA40_DEV_DST_SXA1_RX_TX = 25,
  105. STEDMA40_DEV_DST_SXA2_RX_TX = 26,
  106. STEDMA40_DEV_DST_SXA3_RX_TX = 27,
  107. STEDMA40_DEV_SD_MM2_TX = 28,
  108. STEDMA40_DEV_SD_MM0_TX = 29,
  109. STEDMA40_DEV_MSP1_TX = 30,
  110. /*
  111. * This channel is either SlimBus or MSP,
  112. * never both at the same time.
  113. */
  114. STEDMA40_SLIM0_CH0_TX = 31,
  115. STEDMA40_DEV_MSP0_TX = 31,
  116. STEDMA40_DEV_SD_MM1_TX = 32,
  117. STEDMA40_DEV_SPI2_TX = 33,
  118. /* Secondary I2C3 channel */
  119. STEDMA40_DEV_I2C3_TX2 = 34,
  120. STEDMA40_DEV_SPI1_TX = 35,
  121. STEDMA40_DEV_USB_OTG_OEP_4_12 = 36,
  122. STEDMA40_DEV_USB_OTG_OEP_5_13 = 37,
  123. STEDMA40_DEV_USB_OTG_OEP_6_14 = 38,
  124. STEDMA40_DEV_USB_OTG_OEP_7_15 = 39,
  125. STEDMA40_DEV_SPI3_TX = 40,
  126. STEDMA40_DEV_SD_MM3_TX = 41,
  127. STEDMA40_DEV_SD_MM4_TX = 42,
  128. STEDMA40_DEV_SD_MM5_TX = 43,
  129. STEDMA40_DEV_DST_SXA4_RX_TX = 44,
  130. STEDMA40_DEV_DST_SXA5_RX_TX = 45,
  131. STEDMA40_DEV_DST_SXA6_RX_TX = 46,
  132. STEDMA40_DEV_DST_SXA7_RX_TX = 47,
  133. STEDMA40_DEV_CAC1_TX = 48,
  134. STEDMA40_DEV_CAC1_TX_HAC1_TX = 49,
  135. STEDMA40_DEV_HAC1_TX = 50,
  136. STEDMA40_MEMCPY_TX_0 = 51,
  137. STEDMA40_DEV_SLIM1_CH0_TX_HSI_TX_CH4 = 52,
  138. STEDMA40_DEV_SLIM1_CH1_TX_HSI_TX_CH5 = 53,
  139. STEDMA40_DEV_SLIM1_CH2_TX_HSI_TX_CH6 = 54,
  140. STEDMA40_DEV_SLIM1_CH3_TX_HSI_TX_CH7 = 55,
  141. STEDMA40_MEMCPY_TX_1 = 56,
  142. STEDMA40_MEMCPY_TX_2 = 57,
  143. STEDMA40_MEMCPY_TX_3 = 58,
  144. STEDMA40_MEMCPY_TX_4 = 59,
  145. STEDMA40_MEMCPY_TX_5 = 60,
  146. STEDMA40_DEV_CAC0_TX = 61,
  147. STEDMA40_DEV_CAC0_TX_HAC0_TX = 62,
  148. STEDMA40_DEV_HAC0_TX = 63,
  149. };
  150. #endif