generic.c 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /*
  2. * linux/arch/arm/mach-sa1100/generic.c
  3. *
  4. * Author: Nicolas Pitre
  5. *
  6. * Code common to all SA11x0 machines.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <linux/delay.h>
  16. #include <linux/pm.h>
  17. #include <linux/cpufreq.h>
  18. #include <linux/ioport.h>
  19. #include <linux/sched.h> /* just for sched_clock() - funny that */
  20. #include <linux/platform_device.h>
  21. #include <linux/cnt32_to_63.h>
  22. #include <asm/div64.h>
  23. #include <mach/hardware.h>
  24. #include <asm/system.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/flash.h>
  28. #include <asm/irq.h>
  29. #include <asm/gpio.h>
  30. #include "generic.h"
  31. unsigned int reset_status;
  32. EXPORT_SYMBOL(reset_status);
  33. #define NR_FREQS 16
  34. /*
  35. * This table is setup for a 3.6864MHz Crystal.
  36. */
  37. static const unsigned short cclk_frequency_100khz[NR_FREQS] = {
  38. 590, /* 59.0 MHz */
  39. 737, /* 73.7 MHz */
  40. 885, /* 88.5 MHz */
  41. 1032, /* 103.2 MHz */
  42. 1180, /* 118.0 MHz */
  43. 1327, /* 132.7 MHz */
  44. 1475, /* 147.5 MHz */
  45. 1622, /* 162.2 MHz */
  46. 1769, /* 176.9 MHz */
  47. 1917, /* 191.7 MHz */
  48. 2064, /* 206.4 MHz */
  49. 2212, /* 221.2 MHz */
  50. 2359, /* 235.9 MHz */
  51. 2507, /* 250.7 MHz */
  52. 2654, /* 265.4 MHz */
  53. 2802 /* 280.2 MHz */
  54. };
  55. /* rounds up(!) */
  56. unsigned int sa11x0_freq_to_ppcr(unsigned int khz)
  57. {
  58. int i;
  59. khz /= 100;
  60. for (i = 0; i < NR_FREQS; i++)
  61. if (cclk_frequency_100khz[i] >= khz)
  62. break;
  63. return i;
  64. }
  65. unsigned int sa11x0_ppcr_to_freq(unsigned int idx)
  66. {
  67. unsigned int freq = 0;
  68. if (idx < NR_FREQS)
  69. freq = cclk_frequency_100khz[idx] * 100;
  70. return freq;
  71. }
  72. /* make sure that only the "userspace" governor is run -- anything else wouldn't make sense on
  73. * this platform, anyway.
  74. */
  75. int sa11x0_verify_speed(struct cpufreq_policy *policy)
  76. {
  77. unsigned int tmp;
  78. if (policy->cpu)
  79. return -EINVAL;
  80. cpufreq_verify_within_limits(policy, policy->cpuinfo.min_freq, policy->cpuinfo.max_freq);
  81. /* make sure that at least one frequency is within the policy */
  82. tmp = cclk_frequency_100khz[sa11x0_freq_to_ppcr(policy->min)] * 100;
  83. if (tmp > policy->max)
  84. policy->max = tmp;
  85. cpufreq_verify_within_limits(policy, policy->cpuinfo.min_freq, policy->cpuinfo.max_freq);
  86. return 0;
  87. }
  88. unsigned int sa11x0_getspeed(unsigned int cpu)
  89. {
  90. if (cpu)
  91. return 0;
  92. return cclk_frequency_100khz[PPCR & 0xf] * 100;
  93. }
  94. /*
  95. * This is the SA11x0 sched_clock implementation. This has
  96. * a resolution of 271ns, and a maximum value of 32025597s (370 days).
  97. *
  98. * The return value is guaranteed to be monotonic in that range as
  99. * long as there is always less than 582 seconds between successive
  100. * calls to this function.
  101. *
  102. * ( * 1E9 / 3686400 => * 78125 / 288)
  103. */
  104. unsigned long long sched_clock(void)
  105. {
  106. unsigned long long v = cnt32_to_63(OSCR);
  107. /* the <<1 gets rid of the cnt_32_to_63 top bit saving on a bic insn */
  108. v *= 78125<<1;
  109. do_div(v, 288<<1);
  110. return v;
  111. }
  112. /*
  113. * Default power-off for SA1100
  114. */
  115. static void sa1100_power_off(void)
  116. {
  117. mdelay(100);
  118. local_irq_disable();
  119. /* disable internal oscillator, float CS lines */
  120. PCFR = (PCFR_OPDE | PCFR_FP | PCFR_FS);
  121. /* enable wake-up on GPIO0 (Assabet...) */
  122. PWER = GFER = GRER = 1;
  123. /*
  124. * set scratchpad to zero, just in case it is used as a
  125. * restart address by the bootloader.
  126. */
  127. PSPR = 0;
  128. /* enter sleep mode */
  129. PMCR = PMCR_SF;
  130. }
  131. static void sa11x0_register_device(struct platform_device *dev, void *data)
  132. {
  133. int err;
  134. dev->dev.platform_data = data;
  135. err = platform_device_register(dev);
  136. if (err)
  137. printk(KERN_ERR "Unable to register device %s: %d\n",
  138. dev->name, err);
  139. }
  140. static struct resource sa11x0udc_resources[] = {
  141. [0] = {
  142. .start = 0x80000000,
  143. .end = 0x8000ffff,
  144. .flags = IORESOURCE_MEM,
  145. },
  146. };
  147. static u64 sa11x0udc_dma_mask = 0xffffffffUL;
  148. static struct platform_device sa11x0udc_device = {
  149. .name = "sa11x0-udc",
  150. .id = -1,
  151. .dev = {
  152. .dma_mask = &sa11x0udc_dma_mask,
  153. .coherent_dma_mask = 0xffffffff,
  154. },
  155. .num_resources = ARRAY_SIZE(sa11x0udc_resources),
  156. .resource = sa11x0udc_resources,
  157. };
  158. static struct resource sa11x0uart1_resources[] = {
  159. [0] = {
  160. .start = 0x80010000,
  161. .end = 0x8001ffff,
  162. .flags = IORESOURCE_MEM,
  163. },
  164. };
  165. static struct platform_device sa11x0uart1_device = {
  166. .name = "sa11x0-uart",
  167. .id = 1,
  168. .num_resources = ARRAY_SIZE(sa11x0uart1_resources),
  169. .resource = sa11x0uart1_resources,
  170. };
  171. static struct resource sa11x0uart3_resources[] = {
  172. [0] = {
  173. .start = 0x80050000,
  174. .end = 0x8005ffff,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. };
  178. static struct platform_device sa11x0uart3_device = {
  179. .name = "sa11x0-uart",
  180. .id = 3,
  181. .num_resources = ARRAY_SIZE(sa11x0uart3_resources),
  182. .resource = sa11x0uart3_resources,
  183. };
  184. static struct resource sa11x0mcp_resources[] = {
  185. [0] = {
  186. .start = 0x80060000,
  187. .end = 0x8006ffff,
  188. .flags = IORESOURCE_MEM,
  189. },
  190. };
  191. static u64 sa11x0mcp_dma_mask = 0xffffffffUL;
  192. static struct platform_device sa11x0mcp_device = {
  193. .name = "sa11x0-mcp",
  194. .id = -1,
  195. .dev = {
  196. .dma_mask = &sa11x0mcp_dma_mask,
  197. .coherent_dma_mask = 0xffffffff,
  198. },
  199. .num_resources = ARRAY_SIZE(sa11x0mcp_resources),
  200. .resource = sa11x0mcp_resources,
  201. };
  202. void sa11x0_register_mcp(struct mcp_plat_data *data)
  203. {
  204. sa11x0_register_device(&sa11x0mcp_device, data);
  205. }
  206. static struct resource sa11x0ssp_resources[] = {
  207. [0] = {
  208. .start = 0x80070000,
  209. .end = 0x8007ffff,
  210. .flags = IORESOURCE_MEM,
  211. },
  212. };
  213. static u64 sa11x0ssp_dma_mask = 0xffffffffUL;
  214. static struct platform_device sa11x0ssp_device = {
  215. .name = "sa11x0-ssp",
  216. .id = -1,
  217. .dev = {
  218. .dma_mask = &sa11x0ssp_dma_mask,
  219. .coherent_dma_mask = 0xffffffff,
  220. },
  221. .num_resources = ARRAY_SIZE(sa11x0ssp_resources),
  222. .resource = sa11x0ssp_resources,
  223. };
  224. static struct resource sa11x0fb_resources[] = {
  225. [0] = {
  226. .start = 0xb0100000,
  227. .end = 0xb010ffff,
  228. .flags = IORESOURCE_MEM,
  229. },
  230. [1] = {
  231. .start = IRQ_LCD,
  232. .end = IRQ_LCD,
  233. .flags = IORESOURCE_IRQ,
  234. },
  235. };
  236. static struct platform_device sa11x0fb_device = {
  237. .name = "sa11x0-fb",
  238. .id = -1,
  239. .dev = {
  240. .coherent_dma_mask = 0xffffffff,
  241. },
  242. .num_resources = ARRAY_SIZE(sa11x0fb_resources),
  243. .resource = sa11x0fb_resources,
  244. };
  245. static struct platform_device sa11x0pcmcia_device = {
  246. .name = "sa11x0-pcmcia",
  247. .id = -1,
  248. };
  249. static struct platform_device sa11x0mtd_device = {
  250. .name = "sa1100-mtd",
  251. .id = -1,
  252. };
  253. void sa11x0_register_mtd(struct flash_platform_data *flash,
  254. struct resource *res, int nr)
  255. {
  256. flash->name = "sa1100";
  257. sa11x0mtd_device.resource = res;
  258. sa11x0mtd_device.num_resources = nr;
  259. sa11x0_register_device(&sa11x0mtd_device, flash);
  260. }
  261. static struct resource sa11x0ir_resources[] = {
  262. {
  263. .start = __PREG(Ser2UTCR0),
  264. .end = __PREG(Ser2UTCR0) + 0x24 - 1,
  265. .flags = IORESOURCE_MEM,
  266. }, {
  267. .start = __PREG(Ser2HSCR0),
  268. .end = __PREG(Ser2HSCR0) + 0x1c - 1,
  269. .flags = IORESOURCE_MEM,
  270. }, {
  271. .start = __PREG(Ser2HSCR2),
  272. .end = __PREG(Ser2HSCR2) + 0x04 - 1,
  273. .flags = IORESOURCE_MEM,
  274. }, {
  275. .start = IRQ_Ser2ICP,
  276. .end = IRQ_Ser2ICP,
  277. .flags = IORESOURCE_IRQ,
  278. }
  279. };
  280. static struct platform_device sa11x0ir_device = {
  281. .name = "sa11x0-ir",
  282. .id = -1,
  283. .num_resources = ARRAY_SIZE(sa11x0ir_resources),
  284. .resource = sa11x0ir_resources,
  285. };
  286. void sa11x0_register_irda(struct irda_platform_data *irda)
  287. {
  288. sa11x0_register_device(&sa11x0ir_device, irda);
  289. }
  290. static struct platform_device sa11x0rtc_device = {
  291. .name = "sa1100-rtc",
  292. .id = -1,
  293. };
  294. static struct platform_device *sa11x0_devices[] __initdata = {
  295. &sa11x0udc_device,
  296. &sa11x0uart1_device,
  297. &sa11x0uart3_device,
  298. &sa11x0ssp_device,
  299. &sa11x0pcmcia_device,
  300. &sa11x0fb_device,
  301. &sa11x0rtc_device,
  302. };
  303. static int __init sa1100_init(void)
  304. {
  305. pm_power_off = sa1100_power_off;
  306. return platform_add_devices(sa11x0_devices, ARRAY_SIZE(sa11x0_devices));
  307. }
  308. arch_initcall(sa1100_init);
  309. void (*sa1100fb_backlight_power)(int on);
  310. void (*sa1100fb_lcd_power)(int on);
  311. EXPORT_SYMBOL(sa1100fb_backlight_power);
  312. EXPORT_SYMBOL(sa1100fb_lcd_power);
  313. /*
  314. * Common I/O mapping:
  315. *
  316. * Typically, static virtual address mappings are as follow:
  317. *
  318. * 0xf0000000-0xf3ffffff: miscellaneous stuff (CPLDs, etc.)
  319. * 0xf4000000-0xf4ffffff: SA-1111
  320. * 0xf5000000-0xf5ffffff: reserved (used by cache flushing area)
  321. * 0xf6000000-0xfffeffff: reserved (internal SA1100 IO defined above)
  322. * 0xffff0000-0xffff0fff: SA1100 exception vectors
  323. * 0xffff2000-0xffff2fff: Minicache copy_user_page area
  324. *
  325. * Below 0xe8000000 is reserved for vm allocation.
  326. *
  327. * The machine specific code must provide the extra mapping beside the
  328. * default mapping provided here.
  329. */
  330. static struct map_desc standard_io_desc[] __initdata = {
  331. { /* PCM */
  332. .virtual = 0xf8000000,
  333. .pfn = __phys_to_pfn(0x80000000),
  334. .length = 0x00100000,
  335. .type = MT_DEVICE
  336. }, { /* SCM */
  337. .virtual = 0xfa000000,
  338. .pfn = __phys_to_pfn(0x90000000),
  339. .length = 0x00100000,
  340. .type = MT_DEVICE
  341. }, { /* MER */
  342. .virtual = 0xfc000000,
  343. .pfn = __phys_to_pfn(0xa0000000),
  344. .length = 0x00100000,
  345. .type = MT_DEVICE
  346. }, { /* LCD + DMA */
  347. .virtual = 0xfe000000,
  348. .pfn = __phys_to_pfn(0xb0000000),
  349. .length = 0x00200000,
  350. .type = MT_DEVICE
  351. },
  352. };
  353. void __init sa1100_map_io(void)
  354. {
  355. iotable_init(standard_io_desc, ARRAY_SIZE(standard_io_desc));
  356. }
  357. /*
  358. * Disable the memory bus request/grant signals on the SA1110 to
  359. * ensure that we don't receive spurious memory requests. We set
  360. * the MBGNT signal false to ensure the SA1111 doesn't own the
  361. * SDRAM bus.
  362. */
  363. void __init sa1110_mb_disable(void)
  364. {
  365. unsigned long flags;
  366. local_irq_save(flags);
  367. PGSR &= ~GPIO_MBGNT;
  368. GPCR = GPIO_MBGNT;
  369. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  370. GAFR &= ~(GPIO_MBGNT | GPIO_MBREQ);
  371. local_irq_restore(flags);
  372. }
  373. /*
  374. * If the system is going to use the SA-1111 DMA engines, set up
  375. * the memory bus request/grant pins.
  376. */
  377. void __devinit sa1110_mb_enable(void)
  378. {
  379. unsigned long flags;
  380. local_irq_save(flags);
  381. PGSR &= ~GPIO_MBGNT;
  382. GPCR = GPIO_MBGNT;
  383. GPDR = (GPDR & ~GPIO_MBREQ) | GPIO_MBGNT;
  384. GAFR |= (GPIO_MBGNT | GPIO_MBREQ);
  385. TUCR |= TUCR_MR;
  386. local_irq_restore(flags);
  387. }