mach-smdk6410.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715
  1. /* linux/arch/arm/mach-s3c64xx/mach-smdk6410.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/list.h>
  17. #include <linux/timer.h>
  18. #include <linux/init.h>
  19. #include <linux/input.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/io.h>
  23. #include <linux/i2c.h>
  24. #include <linux/leds.h>
  25. #include <linux/fb.h>
  26. #include <linux/gpio.h>
  27. #include <linux/delay.h>
  28. #include <linux/smsc911x.h>
  29. #include <linux/regulator/fixed.h>
  30. #ifdef CONFIG_SMDK6410_WM1190_EV1
  31. #include <linux/mfd/wm8350/core.h>
  32. #include <linux/mfd/wm8350/pmic.h>
  33. #endif
  34. #ifdef CONFIG_SMDK6410_WM1192_EV1
  35. #include <linux/mfd/wm831x/core.h>
  36. #include <linux/mfd/wm831x/pdata.h>
  37. #endif
  38. #include <video/platform_lcd.h>
  39. #include <asm/mach/arch.h>
  40. #include <asm/mach/map.h>
  41. #include <asm/mach/irq.h>
  42. #include <mach/hardware.h>
  43. #include <mach/regs-fb.h>
  44. #include <mach/map.h>
  45. #include <asm/irq.h>
  46. #include <asm/mach-types.h>
  47. #include <plat/regs-serial.h>
  48. #include <mach/regs-modem.h>
  49. #include <mach/regs-gpio.h>
  50. #include <mach/regs-sys.h>
  51. #include <mach/regs-srom.h>
  52. #include <plat/ata.h>
  53. #include <plat/iic.h>
  54. #include <plat/fb.h>
  55. #include <plat/gpio-cfg.h>
  56. #include <mach/s3c6410.h>
  57. #include <plat/clock.h>
  58. #include <plat/devs.h>
  59. #include <plat/cpu.h>
  60. #include <plat/adc.h>
  61. #include <plat/ts.h>
  62. #include <plat/keypad.h>
  63. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  64. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  65. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  66. static struct s3c2410_uartcfg smdk6410_uartcfgs[] __initdata = {
  67. [0] = {
  68. .hwport = 0,
  69. .flags = 0,
  70. .ucon = UCON,
  71. .ulcon = ULCON,
  72. .ufcon = UFCON,
  73. },
  74. [1] = {
  75. .hwport = 1,
  76. .flags = 0,
  77. .ucon = UCON,
  78. .ulcon = ULCON,
  79. .ufcon = UFCON,
  80. },
  81. [2] = {
  82. .hwport = 2,
  83. .flags = 0,
  84. .ucon = UCON,
  85. .ulcon = ULCON,
  86. .ufcon = UFCON,
  87. },
  88. [3] = {
  89. .hwport = 3,
  90. .flags = 0,
  91. .ucon = UCON,
  92. .ulcon = ULCON,
  93. .ufcon = UFCON,
  94. },
  95. };
  96. /* framebuffer and LCD setup. */
  97. /* GPF15 = LCD backlight control
  98. * GPF13 => Panel power
  99. * GPN5 = LCD nRESET signal
  100. * PWM_TOUT1 => backlight brightness
  101. */
  102. static void smdk6410_lcd_power_set(struct plat_lcd_data *pd,
  103. unsigned int power)
  104. {
  105. if (power) {
  106. gpio_direction_output(S3C64XX_GPF(13), 1);
  107. gpio_direction_output(S3C64XX_GPF(15), 1);
  108. /* fire nRESET on power up */
  109. gpio_direction_output(S3C64XX_GPN(5), 0);
  110. msleep(10);
  111. gpio_direction_output(S3C64XX_GPN(5), 1);
  112. msleep(1);
  113. } else {
  114. gpio_direction_output(S3C64XX_GPF(15), 0);
  115. gpio_direction_output(S3C64XX_GPF(13), 0);
  116. }
  117. }
  118. static struct plat_lcd_data smdk6410_lcd_power_data = {
  119. .set_power = smdk6410_lcd_power_set,
  120. };
  121. static struct platform_device smdk6410_lcd_powerdev = {
  122. .name = "platform-lcd",
  123. .dev.parent = &s3c_device_fb.dev,
  124. .dev.platform_data = &smdk6410_lcd_power_data,
  125. };
  126. static struct s3c_fb_pd_win smdk6410_fb_win0 = {
  127. /* this is to ensure we use win0 */
  128. .win_mode = {
  129. .left_margin = 8,
  130. .right_margin = 13,
  131. .upper_margin = 7,
  132. .lower_margin = 5,
  133. .hsync_len = 3,
  134. .vsync_len = 1,
  135. .xres = 800,
  136. .yres = 480,
  137. },
  138. .max_bpp = 32,
  139. .default_bpp = 16,
  140. .virtual_y = 480 * 2,
  141. .virtual_x = 800,
  142. };
  143. /* 405566 clocks per frame => 60Hz refresh requires 24333960Hz clock */
  144. static struct s3c_fb_platdata smdk6410_lcd_pdata __initdata = {
  145. .setup_gpio = s3c64xx_fb_gpio_setup_24bpp,
  146. .win[0] = &smdk6410_fb_win0,
  147. .vidcon0 = VIDCON0_VIDOUT_RGB | VIDCON0_PNRMODE_RGB,
  148. .vidcon1 = VIDCON1_INV_HSYNC | VIDCON1_INV_VSYNC,
  149. };
  150. /*
  151. * Configuring Ethernet on SMDK6410
  152. *
  153. * Both CS8900A and LAN9115 chips share one chip select mediated by CFG6.
  154. * The constant address below corresponds to nCS1
  155. *
  156. * 1) Set CFGB2 p3 ON others off, no other CFGB selects "ethernet"
  157. * 2) CFG6 needs to be switched to "LAN9115" side
  158. */
  159. static struct resource smdk6410_smsc911x_resources[] = {
  160. [0] = {
  161. .start = S3C64XX_PA_XM0CSN1,
  162. .end = S3C64XX_PA_XM0CSN1 + SZ_64K - 1,
  163. .flags = IORESOURCE_MEM,
  164. },
  165. [1] = {
  166. .start = S3C_EINT(10),
  167. .end = S3C_EINT(10),
  168. .flags = IORESOURCE_IRQ | IRQ_TYPE_LEVEL_LOW,
  169. },
  170. };
  171. static struct smsc911x_platform_config smdk6410_smsc911x_pdata = {
  172. .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
  173. .irq_type = SMSC911X_IRQ_TYPE_OPEN_DRAIN,
  174. .flags = SMSC911X_USE_32BIT | SMSC911X_FORCE_INTERNAL_PHY,
  175. .phy_interface = PHY_INTERFACE_MODE_MII,
  176. };
  177. static struct platform_device smdk6410_smsc911x = {
  178. .name = "smsc911x",
  179. .id = -1,
  180. .num_resources = ARRAY_SIZE(smdk6410_smsc911x_resources),
  181. .resource = &smdk6410_smsc911x_resources[0],
  182. .dev = {
  183. .platform_data = &smdk6410_smsc911x_pdata,
  184. },
  185. };
  186. #ifdef CONFIG_REGULATOR
  187. static struct regulator_consumer_supply smdk6410_b_pwr_5v_consumers[] = {
  188. {
  189. /* WM8580 */
  190. .supply = "PVDD",
  191. .dev_name = "0-001b",
  192. },
  193. {
  194. /* WM8580 */
  195. .supply = "AVDD",
  196. .dev_name = "0-001b",
  197. },
  198. };
  199. static struct regulator_init_data smdk6410_b_pwr_5v_data = {
  200. .constraints = {
  201. .always_on = 1,
  202. },
  203. .num_consumer_supplies = ARRAY_SIZE(smdk6410_b_pwr_5v_consumers),
  204. .consumer_supplies = smdk6410_b_pwr_5v_consumers,
  205. };
  206. static struct fixed_voltage_config smdk6410_b_pwr_5v_pdata = {
  207. .supply_name = "B_PWR_5V",
  208. .microvolts = 5000000,
  209. .init_data = &smdk6410_b_pwr_5v_data,
  210. .gpio = -EINVAL,
  211. };
  212. static struct platform_device smdk6410_b_pwr_5v = {
  213. .name = "reg-fixed-voltage",
  214. .id = -1,
  215. .dev = {
  216. .platform_data = &smdk6410_b_pwr_5v_pdata,
  217. },
  218. };
  219. #endif
  220. static struct s3c_ide_platdata smdk6410_ide_pdata __initdata = {
  221. .setup_gpio = s3c64xx_ide_setup_gpio,
  222. };
  223. static uint32_t smdk6410_keymap[] __initdata = {
  224. /* KEY(row, col, keycode) */
  225. KEY(0, 3, KEY_1), KEY(0, 4, KEY_2), KEY(0, 5, KEY_3),
  226. KEY(0, 6, KEY_4), KEY(0, 7, KEY_5),
  227. KEY(1, 3, KEY_A), KEY(1, 4, KEY_B), KEY(1, 5, KEY_C),
  228. KEY(1, 6, KEY_D), KEY(1, 7, KEY_E)
  229. };
  230. static struct matrix_keymap_data smdk6410_keymap_data __initdata = {
  231. .keymap = smdk6410_keymap,
  232. .keymap_size = ARRAY_SIZE(smdk6410_keymap),
  233. };
  234. static struct samsung_keypad_platdata smdk6410_keypad_data __initdata = {
  235. .keymap_data = &smdk6410_keymap_data,
  236. .rows = 2,
  237. .cols = 8,
  238. };
  239. static struct map_desc smdk6410_iodesc[] = {};
  240. static struct platform_device *smdk6410_devices[] __initdata = {
  241. #ifdef CONFIG_SMDK6410_SD_CH0
  242. &s3c_device_hsmmc0,
  243. #endif
  244. #ifdef CONFIG_SMDK6410_SD_CH1
  245. &s3c_device_hsmmc1,
  246. #endif
  247. &s3c_device_i2c0,
  248. &s3c_device_i2c1,
  249. &s3c_device_fb,
  250. &s3c_device_ohci,
  251. &s3c_device_usb_hsotg,
  252. &s3c64xx_device_iisv4,
  253. &samsung_device_keypad,
  254. #ifdef CONFIG_REGULATOR
  255. &smdk6410_b_pwr_5v,
  256. #endif
  257. &smdk6410_lcd_powerdev,
  258. &smdk6410_smsc911x,
  259. &s3c_device_adc,
  260. &s3c_device_cfcon,
  261. &s3c_device_rtc,
  262. &s3c_device_ts,
  263. &s3c_device_wdt,
  264. };
  265. #ifdef CONFIG_REGULATOR
  266. /* ARM core */
  267. static struct regulator_consumer_supply smdk6410_vddarm_consumers[] = {
  268. {
  269. .supply = "vddarm",
  270. }
  271. };
  272. /* VDDARM, BUCK1 on J5 */
  273. static struct regulator_init_data smdk6410_vddarm = {
  274. .constraints = {
  275. .name = "PVDD_ARM",
  276. .min_uV = 1000000,
  277. .max_uV = 1300000,
  278. .always_on = 1,
  279. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
  280. },
  281. .num_consumer_supplies = ARRAY_SIZE(smdk6410_vddarm_consumers),
  282. .consumer_supplies = smdk6410_vddarm_consumers,
  283. };
  284. /* VDD_INT, BUCK2 on J5 */
  285. static struct regulator_init_data smdk6410_vddint = {
  286. .constraints = {
  287. .name = "PVDD_INT",
  288. .min_uV = 1000000,
  289. .max_uV = 1200000,
  290. .always_on = 1,
  291. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
  292. },
  293. };
  294. /* VDD_HI, LDO3 on J5 */
  295. static struct regulator_init_data smdk6410_vddhi = {
  296. .constraints = {
  297. .name = "PVDD_HI",
  298. .always_on = 1,
  299. },
  300. };
  301. /* VDD_PLL, LDO2 on J5 */
  302. static struct regulator_init_data smdk6410_vddpll = {
  303. .constraints = {
  304. .name = "PVDD_PLL",
  305. .always_on = 1,
  306. },
  307. };
  308. /* VDD_UH_MMC, LDO5 on J5 */
  309. static struct regulator_init_data smdk6410_vdduh_mmc = {
  310. .constraints = {
  311. .name = "PVDD_UH/PVDD_MMC",
  312. .always_on = 1,
  313. },
  314. };
  315. /* VCCM3BT, LDO8 on J5 */
  316. static struct regulator_init_data smdk6410_vccmc3bt = {
  317. .constraints = {
  318. .name = "PVCCM3BT",
  319. .always_on = 1,
  320. },
  321. };
  322. /* VCCM2MTV, LDO11 on J5 */
  323. static struct regulator_init_data smdk6410_vccm2mtv = {
  324. .constraints = {
  325. .name = "PVCCM2MTV",
  326. .always_on = 1,
  327. },
  328. };
  329. /* VDD_LCD, LDO12 on J5 */
  330. static struct regulator_init_data smdk6410_vddlcd = {
  331. .constraints = {
  332. .name = "PVDD_LCD",
  333. .always_on = 1,
  334. },
  335. };
  336. /* VDD_OTGI, LDO9 on J5 */
  337. static struct regulator_init_data smdk6410_vddotgi = {
  338. .constraints = {
  339. .name = "PVDD_OTGI",
  340. .always_on = 1,
  341. },
  342. };
  343. /* VDD_OTG, LDO14 on J5 */
  344. static struct regulator_init_data smdk6410_vddotg = {
  345. .constraints = {
  346. .name = "PVDD_OTG",
  347. .always_on = 1,
  348. },
  349. };
  350. /* VDD_ALIVE, LDO15 on J5 */
  351. static struct regulator_init_data smdk6410_vddalive = {
  352. .constraints = {
  353. .name = "PVDD_ALIVE",
  354. .always_on = 1,
  355. },
  356. };
  357. /* VDD_AUDIO, VLDO_AUDIO on J5 */
  358. static struct regulator_init_data smdk6410_vddaudio = {
  359. .constraints = {
  360. .name = "PVDD_AUDIO",
  361. .always_on = 1,
  362. },
  363. };
  364. #endif
  365. #ifdef CONFIG_SMDK6410_WM1190_EV1
  366. /* S3C64xx internal logic & PLL */
  367. static struct regulator_init_data wm8350_dcdc1_data = {
  368. .constraints = {
  369. .name = "PVDD_INT/PVDD_PLL",
  370. .min_uV = 1200000,
  371. .max_uV = 1200000,
  372. .always_on = 1,
  373. .apply_uV = 1,
  374. },
  375. };
  376. /* Memory */
  377. static struct regulator_init_data wm8350_dcdc3_data = {
  378. .constraints = {
  379. .name = "PVDD_MEM",
  380. .min_uV = 1800000,
  381. .max_uV = 1800000,
  382. .always_on = 1,
  383. .state_mem = {
  384. .uV = 1800000,
  385. .mode = REGULATOR_MODE_NORMAL,
  386. .enabled = 1,
  387. },
  388. .initial_state = PM_SUSPEND_MEM,
  389. },
  390. };
  391. /* USB, EXT, PCM, ADC/DAC, USB, MMC */
  392. static struct regulator_consumer_supply wm8350_dcdc4_consumers[] = {
  393. {
  394. /* WM8580 */
  395. .supply = "DVDD",
  396. .dev_name = "0-001b",
  397. },
  398. };
  399. static struct regulator_init_data wm8350_dcdc4_data = {
  400. .constraints = {
  401. .name = "PVDD_HI/PVDD_EXT/PVDD_SYS/PVCCM2MTV",
  402. .min_uV = 3000000,
  403. .max_uV = 3000000,
  404. .always_on = 1,
  405. },
  406. .num_consumer_supplies = ARRAY_SIZE(wm8350_dcdc4_consumers),
  407. .consumer_supplies = wm8350_dcdc4_consumers,
  408. };
  409. /* OTGi/1190-EV1 HPVDD & AVDD */
  410. static struct regulator_init_data wm8350_ldo4_data = {
  411. .constraints = {
  412. .name = "PVDD_OTGI/HPVDD/AVDD",
  413. .min_uV = 1200000,
  414. .max_uV = 1200000,
  415. .apply_uV = 1,
  416. .always_on = 1,
  417. },
  418. };
  419. static struct {
  420. int regulator;
  421. struct regulator_init_data *initdata;
  422. } wm1190_regulators[] = {
  423. { WM8350_DCDC_1, &wm8350_dcdc1_data },
  424. { WM8350_DCDC_3, &wm8350_dcdc3_data },
  425. { WM8350_DCDC_4, &wm8350_dcdc4_data },
  426. { WM8350_DCDC_6, &smdk6410_vddarm },
  427. { WM8350_LDO_1, &smdk6410_vddalive },
  428. { WM8350_LDO_2, &smdk6410_vddotg },
  429. { WM8350_LDO_3, &smdk6410_vddlcd },
  430. { WM8350_LDO_4, &wm8350_ldo4_data },
  431. };
  432. static int __init smdk6410_wm8350_init(struct wm8350 *wm8350)
  433. {
  434. int i;
  435. /* Configure the IRQ line */
  436. s3c_gpio_setpull(S3C64XX_GPN(12), S3C_GPIO_PULL_UP);
  437. /* Instantiate the regulators */
  438. for (i = 0; i < ARRAY_SIZE(wm1190_regulators); i++)
  439. wm8350_register_regulator(wm8350,
  440. wm1190_regulators[i].regulator,
  441. wm1190_regulators[i].initdata);
  442. return 0;
  443. }
  444. static struct wm8350_platform_data __initdata smdk6410_wm8350_pdata = {
  445. .init = smdk6410_wm8350_init,
  446. .irq_high = 1,
  447. .irq_base = IRQ_BOARD_START,
  448. };
  449. #endif
  450. #ifdef CONFIG_SMDK6410_WM1192_EV1
  451. static struct gpio_led wm1192_pmic_leds[] = {
  452. {
  453. .name = "PMIC:red:power",
  454. .gpio = GPIO_BOARD_START + 3,
  455. .default_state = LEDS_GPIO_DEFSTATE_ON,
  456. },
  457. };
  458. static struct gpio_led_platform_data wm1192_pmic_led = {
  459. .num_leds = ARRAY_SIZE(wm1192_pmic_leds),
  460. .leds = wm1192_pmic_leds,
  461. };
  462. static struct platform_device wm1192_pmic_led_dev = {
  463. .name = "leds-gpio",
  464. .id = -1,
  465. .dev = {
  466. .platform_data = &wm1192_pmic_led,
  467. },
  468. };
  469. static int wm1192_pre_init(struct wm831x *wm831x)
  470. {
  471. int ret;
  472. /* Configure the IRQ line */
  473. s3c_gpio_setpull(S3C64XX_GPN(12), S3C_GPIO_PULL_UP);
  474. ret = platform_device_register(&wm1192_pmic_led_dev);
  475. if (ret != 0)
  476. dev_err(wm831x->dev, "Failed to add PMIC LED: %d\n", ret);
  477. return 0;
  478. }
  479. static struct wm831x_backlight_pdata wm1192_backlight_pdata = {
  480. .isink = 1,
  481. .max_uA = 27554,
  482. };
  483. static struct regulator_init_data wm1192_dcdc3 = {
  484. .constraints = {
  485. .name = "PVDD_MEM/PVDD_GPS",
  486. .always_on = 1,
  487. },
  488. };
  489. static struct regulator_consumer_supply wm1192_ldo1_consumers[] = {
  490. { .supply = "DVDD", .dev_name = "0-001b", }, /* WM8580 */
  491. };
  492. static struct regulator_init_data wm1192_ldo1 = {
  493. .constraints = {
  494. .name = "PVDD_LCD/PVDD_EXT",
  495. .always_on = 1,
  496. },
  497. .consumer_supplies = wm1192_ldo1_consumers,
  498. .num_consumer_supplies = ARRAY_SIZE(wm1192_ldo1_consumers),
  499. };
  500. static struct wm831x_status_pdata wm1192_led7_pdata = {
  501. .name = "LED7:green:",
  502. };
  503. static struct wm831x_status_pdata wm1192_led8_pdata = {
  504. .name = "LED8:green:",
  505. };
  506. static struct wm831x_pdata smdk6410_wm1192_pdata = {
  507. .pre_init = wm1192_pre_init,
  508. .irq_base = IRQ_BOARD_START,
  509. .backlight = &wm1192_backlight_pdata,
  510. .dcdc = {
  511. &smdk6410_vddarm, /* DCDC1 */
  512. &smdk6410_vddint, /* DCDC2 */
  513. &wm1192_dcdc3,
  514. },
  515. .gpio_base = GPIO_BOARD_START,
  516. .ldo = {
  517. &wm1192_ldo1, /* LDO1 */
  518. &smdk6410_vdduh_mmc, /* LDO2 */
  519. NULL, /* LDO3 NC */
  520. &smdk6410_vddotgi, /* LDO4 */
  521. &smdk6410_vddotg, /* LDO5 */
  522. &smdk6410_vddhi, /* LDO6 */
  523. &smdk6410_vddaudio, /* LDO7 */
  524. &smdk6410_vccm2mtv, /* LDO8 */
  525. &smdk6410_vddpll, /* LDO9 */
  526. &smdk6410_vccmc3bt, /* LDO10 */
  527. &smdk6410_vddalive, /* LDO11 */
  528. },
  529. .status = {
  530. &wm1192_led7_pdata,
  531. &wm1192_led8_pdata,
  532. },
  533. };
  534. #endif
  535. static struct i2c_board_info i2c_devs0[] __initdata = {
  536. { I2C_BOARD_INFO("24c08", 0x50), },
  537. { I2C_BOARD_INFO("wm8580", 0x1b), },
  538. #ifdef CONFIG_SMDK6410_WM1192_EV1
  539. { I2C_BOARD_INFO("wm8312", 0x34),
  540. .platform_data = &smdk6410_wm1192_pdata,
  541. .irq = S3C_EINT(12),
  542. },
  543. #endif
  544. #ifdef CONFIG_SMDK6410_WM1190_EV1
  545. { I2C_BOARD_INFO("wm8350", 0x1a),
  546. .platform_data = &smdk6410_wm8350_pdata,
  547. .irq = S3C_EINT(12),
  548. },
  549. #endif
  550. };
  551. static struct i2c_board_info i2c_devs1[] __initdata = {
  552. { I2C_BOARD_INFO("24c128", 0x57), }, /* Samsung S524AD0XD1 */
  553. };
  554. static struct s3c2410_ts_mach_info s3c_ts_platform __initdata = {
  555. .delay = 10000,
  556. .presc = 49,
  557. .oversampling_shift = 2,
  558. };
  559. static void __init smdk6410_map_io(void)
  560. {
  561. u32 tmp;
  562. s3c64xx_init_io(smdk6410_iodesc, ARRAY_SIZE(smdk6410_iodesc));
  563. s3c24xx_init_clocks(12000000);
  564. s3c24xx_init_uarts(smdk6410_uartcfgs, ARRAY_SIZE(smdk6410_uartcfgs));
  565. /* set the LCD type */
  566. tmp = __raw_readl(S3C64XX_SPCON);
  567. tmp &= ~S3C64XX_SPCON_LCD_SEL_MASK;
  568. tmp |= S3C64XX_SPCON_LCD_SEL_RGB;
  569. __raw_writel(tmp, S3C64XX_SPCON);
  570. /* remove the lcd bypass */
  571. tmp = __raw_readl(S3C64XX_MODEM_MIFPCON);
  572. tmp &= ~MIFPCON_LCD_BYPASS;
  573. __raw_writel(tmp, S3C64XX_MODEM_MIFPCON);
  574. }
  575. static void __init smdk6410_machine_init(void)
  576. {
  577. u32 cs1;
  578. s3c_i2c0_set_platdata(NULL);
  579. s3c_i2c1_set_platdata(NULL);
  580. s3c_fb_set_platdata(&smdk6410_lcd_pdata);
  581. samsung_keypad_set_platdata(&smdk6410_keypad_data);
  582. s3c24xx_ts_set_platdata(&s3c_ts_platform);
  583. /* configure nCS1 width to 16 bits */
  584. cs1 = __raw_readl(S3C64XX_SROM_BW) &
  585. ~(S3C64XX_SROM_BW__CS_MASK << S3C64XX_SROM_BW__NCS1__SHIFT);
  586. cs1 |= ((1 << S3C64XX_SROM_BW__DATAWIDTH__SHIFT) |
  587. (1 << S3C64XX_SROM_BW__WAITENABLE__SHIFT) |
  588. (1 << S3C64XX_SROM_BW__BYTEENABLE__SHIFT)) <<
  589. S3C64XX_SROM_BW__NCS1__SHIFT;
  590. __raw_writel(cs1, S3C64XX_SROM_BW);
  591. /* set timing for nCS1 suitable for ethernet chip */
  592. __raw_writel((0 << S3C64XX_SROM_BCX__PMC__SHIFT) |
  593. (6 << S3C64XX_SROM_BCX__TACP__SHIFT) |
  594. (4 << S3C64XX_SROM_BCX__TCAH__SHIFT) |
  595. (1 << S3C64XX_SROM_BCX__TCOH__SHIFT) |
  596. (0xe << S3C64XX_SROM_BCX__TACC__SHIFT) |
  597. (4 << S3C64XX_SROM_BCX__TCOS__SHIFT) |
  598. (0 << S3C64XX_SROM_BCX__TACS__SHIFT), S3C64XX_SROM_BC1);
  599. gpio_request(S3C64XX_GPN(5), "LCD power");
  600. gpio_request(S3C64XX_GPF(13), "LCD power");
  601. gpio_request(S3C64XX_GPF(15), "LCD power");
  602. i2c_register_board_info(0, i2c_devs0, ARRAY_SIZE(i2c_devs0));
  603. i2c_register_board_info(1, i2c_devs1, ARRAY_SIZE(i2c_devs1));
  604. s3c_ide_set_platdata(&smdk6410_ide_pdata);
  605. platform_add_devices(smdk6410_devices, ARRAY_SIZE(smdk6410_devices));
  606. }
  607. MACHINE_START(SMDK6410, "SMDK6410")
  608. /* Maintainer: Ben Dooks <ben-linux@fluff.org> */
  609. .phys_io = S3C_PA_UART & 0xfff00000,
  610. .io_pg_offst = (((u32)S3C_VA_UART) >> 18) & 0xfffc,
  611. .boot_params = S3C64XX_PA_SDRAM + 0x100,
  612. .init_irq = s3c6410_init_irq,
  613. .map_io = smdk6410_map_io,
  614. .init_machine = smdk6410_machine_init,
  615. .timer = &s3c24xx_timer,
  616. MACHINE_END