powerdomains44xx.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319
  1. /*
  2. * OMAP4 Power domains framework
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Abhijit Pagare (abhijitpagare@ti.com)
  8. * Benoit Cousson (b-cousson@ti.com)
  9. * Paul Walmsley (paul@pwsan.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_POWERDOMAINS44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_POWERDOMAINS44XX_H
  23. #include <plat/powerdomain.h>
  24. #include "prcm-common.h"
  25. #include "cm.h"
  26. #include "cm-regbits-44xx.h"
  27. #include "prm.h"
  28. #include "prm-regbits-44xx.h"
  29. #if defined(CONFIG_ARCH_OMAP4)
  30. /* core_44xx_pwrdm: CORE power domain */
  31. static struct powerdomain core_44xx_pwrdm = {
  32. .name = "core_pwrdm",
  33. .prcm_offs = OMAP4430_PRM_CORE_MOD,
  34. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  35. .pwrsts = PWRSTS_RET_ON,
  36. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  37. .banks = 5,
  38. .pwrsts_mem_ret = {
  39. [0] = PWRDM_POWER_OFF, /* core_nret_bank */
  40. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  41. [2] = PWRDM_POWER_RET, /* core_other_bank */
  42. [3] = PWRSTS_OFF_RET, /* ducati_l2ram */
  43. [4] = PWRSTS_OFF_RET, /* ducati_unicache */
  44. },
  45. .pwrsts_mem_on = {
  46. [0] = PWRDM_POWER_ON, /* core_nret_bank */
  47. [1] = PWRSTS_OFF_RET, /* core_ocmram */
  48. [2] = PWRDM_POWER_ON, /* core_other_bank */
  49. [3] = PWRDM_POWER_ON, /* ducati_l2ram */
  50. [4] = PWRDM_POWER_ON, /* ducati_unicache */
  51. },
  52. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  53. };
  54. /* gfx_44xx_pwrdm: 3D accelerator power domain */
  55. static struct powerdomain gfx_44xx_pwrdm = {
  56. .name = "gfx_pwrdm",
  57. .prcm_offs = OMAP4430_PRM_GFX_MOD,
  58. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  59. .pwrsts = PWRSTS_OFF_ON,
  60. .banks = 1,
  61. .pwrsts_mem_ret = {
  62. [0] = PWRDM_POWER_OFF, /* gfx_mem */
  63. },
  64. .pwrsts_mem_on = {
  65. [0] = PWRDM_POWER_ON, /* gfx_mem */
  66. },
  67. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  68. };
  69. /* abe_44xx_pwrdm: Audio back end power domain */
  70. static struct powerdomain abe_44xx_pwrdm = {
  71. .name = "abe_pwrdm",
  72. .prcm_offs = OMAP4430_PRM_ABE_MOD,
  73. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  74. .pwrsts = PWRSTS_OFF_RET_ON,
  75. .pwrsts_logic_ret = PWRDM_POWER_OFF,
  76. .banks = 2,
  77. .pwrsts_mem_ret = {
  78. [0] = PWRDM_POWER_RET, /* aessmem */
  79. [1] = PWRDM_POWER_OFF, /* periphmem */
  80. },
  81. .pwrsts_mem_on = {
  82. [0] = PWRDM_POWER_ON, /* aessmem */
  83. [1] = PWRDM_POWER_ON, /* periphmem */
  84. },
  85. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  86. };
  87. /* dss_44xx_pwrdm: Display subsystem power domain */
  88. static struct powerdomain dss_44xx_pwrdm = {
  89. .name = "dss_pwrdm",
  90. .prcm_offs = OMAP4430_PRM_DSS_MOD,
  91. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  92. .pwrsts = PWRSTS_OFF_RET_ON,
  93. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  94. .banks = 1,
  95. .pwrsts_mem_ret = {
  96. [0] = PWRDM_POWER_OFF, /* dss_mem */
  97. },
  98. .pwrsts_mem_on = {
  99. [0] = PWRDM_POWER_ON, /* dss_mem */
  100. },
  101. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  102. };
  103. /* tesla_44xx_pwrdm: Tesla processor power domain */
  104. static struct powerdomain tesla_44xx_pwrdm = {
  105. .name = "tesla_pwrdm",
  106. .prcm_offs = OMAP4430_PRM_TESLA_MOD,
  107. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  108. .pwrsts = PWRSTS_OFF_RET_ON,
  109. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  110. .banks = 3,
  111. .pwrsts_mem_ret = {
  112. [0] = PWRDM_POWER_RET, /* tesla_edma */
  113. [1] = PWRSTS_OFF_RET, /* tesla_l1 */
  114. [2] = PWRSTS_OFF_RET, /* tesla_l2 */
  115. },
  116. .pwrsts_mem_on = {
  117. [0] = PWRDM_POWER_ON, /* tesla_edma */
  118. [1] = PWRDM_POWER_ON, /* tesla_l1 */
  119. [2] = PWRDM_POWER_ON, /* tesla_l2 */
  120. },
  121. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  122. };
  123. /* wkup_44xx_pwrdm: Wake-up power domain */
  124. static struct powerdomain wkup_44xx_pwrdm = {
  125. .name = "wkup_pwrdm",
  126. .prcm_offs = OMAP4430_PRM_WKUP_MOD,
  127. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  128. .pwrsts = PWRSTS_ON,
  129. .banks = 1,
  130. .pwrsts_mem_ret = {
  131. [0] = PWRDM_POWER_OFF, /* wkup_bank */
  132. },
  133. .pwrsts_mem_on = {
  134. [0] = PWRDM_POWER_ON, /* wkup_bank */
  135. },
  136. };
  137. /* cpu0_44xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
  138. static struct powerdomain cpu0_44xx_pwrdm = {
  139. .name = "cpu0_pwrdm",
  140. .prcm_offs = OMAP4430_PRCM_MPU_CPU0_MOD,
  141. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  142. .pwrsts = PWRSTS_OFF_RET_ON,
  143. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  144. .banks = 1,
  145. .pwrsts_mem_ret = {
  146. [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
  147. },
  148. .pwrsts_mem_on = {
  149. [0] = PWRDM_POWER_ON, /* cpu0_l1 */
  150. },
  151. };
  152. /* cpu1_44xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
  153. static struct powerdomain cpu1_44xx_pwrdm = {
  154. .name = "cpu1_pwrdm",
  155. .prcm_offs = OMAP4430_PRCM_MPU_CPU1_MOD,
  156. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  157. .pwrsts = PWRSTS_OFF_RET_ON,
  158. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  159. .banks = 1,
  160. .pwrsts_mem_ret = {
  161. [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
  162. },
  163. .pwrsts_mem_on = {
  164. [0] = PWRDM_POWER_ON, /* cpu1_l1 */
  165. },
  166. };
  167. /* emu_44xx_pwrdm: Emulation power domain */
  168. static struct powerdomain emu_44xx_pwrdm = {
  169. .name = "emu_pwrdm",
  170. .prcm_offs = OMAP4430_PRM_EMU_MOD,
  171. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  172. .pwrsts = PWRSTS_OFF_ON,
  173. .banks = 1,
  174. .pwrsts_mem_ret = {
  175. [0] = PWRDM_POWER_OFF, /* emu_bank */
  176. },
  177. .pwrsts_mem_on = {
  178. [0] = PWRDM_POWER_ON, /* emu_bank */
  179. },
  180. };
  181. /* mpu_44xx_pwrdm: Modena processor and the Neon coprocessor power domain */
  182. static struct powerdomain mpu_44xx_pwrdm = {
  183. .name = "mpu_pwrdm",
  184. .prcm_offs = OMAP4430_PRM_MPU_MOD,
  185. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  186. .pwrsts = PWRSTS_OFF_RET_ON,
  187. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  188. .banks = 3,
  189. .pwrsts_mem_ret = {
  190. [0] = PWRSTS_OFF_RET, /* mpu_l1 */
  191. [1] = PWRSTS_OFF_RET, /* mpu_l2 */
  192. [2] = PWRDM_POWER_RET, /* mpu_ram */
  193. },
  194. .pwrsts_mem_on = {
  195. [0] = PWRDM_POWER_ON, /* mpu_l1 */
  196. [1] = PWRDM_POWER_ON, /* mpu_l2 */
  197. [2] = PWRDM_POWER_ON, /* mpu_ram */
  198. },
  199. };
  200. /* ivahd_44xx_pwrdm: IVA-HD power domain */
  201. static struct powerdomain ivahd_44xx_pwrdm = {
  202. .name = "ivahd_pwrdm",
  203. .prcm_offs = OMAP4430_PRM_IVAHD_MOD,
  204. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  205. .pwrsts = PWRSTS_OFF_RET_ON,
  206. .pwrsts_logic_ret = PWRDM_POWER_OFF,
  207. .banks = 4,
  208. .pwrsts_mem_ret = {
  209. [0] = PWRDM_POWER_OFF, /* hwa_mem */
  210. [1] = PWRSTS_OFF_RET, /* sl2_mem */
  211. [2] = PWRSTS_OFF_RET, /* tcm1_mem */
  212. [3] = PWRSTS_OFF_RET, /* tcm2_mem */
  213. },
  214. .pwrsts_mem_on = {
  215. [0] = PWRDM_POWER_ON, /* hwa_mem */
  216. [1] = PWRDM_POWER_ON, /* sl2_mem */
  217. [2] = PWRDM_POWER_ON, /* tcm1_mem */
  218. [3] = PWRDM_POWER_ON, /* tcm2_mem */
  219. },
  220. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  221. };
  222. /* cam_44xx_pwrdm: Camera subsystem power domain */
  223. static struct powerdomain cam_44xx_pwrdm = {
  224. .name = "cam_pwrdm",
  225. .prcm_offs = OMAP4430_PRM_CAM_MOD,
  226. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  227. .pwrsts = PWRSTS_OFF_ON,
  228. .banks = 1,
  229. .pwrsts_mem_ret = {
  230. [0] = PWRDM_POWER_OFF, /* cam_mem */
  231. },
  232. .pwrsts_mem_on = {
  233. [0] = PWRDM_POWER_ON, /* cam_mem */
  234. },
  235. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  236. };
  237. /* l3init_44xx_pwrdm: L3 initators pheripherals power domain */
  238. static struct powerdomain l3init_44xx_pwrdm = {
  239. .name = "l3init_pwrdm",
  240. .prcm_offs = OMAP4430_PRM_L3INIT_MOD,
  241. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  242. .pwrsts = PWRSTS_OFF_RET_ON,
  243. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  244. .banks = 1,
  245. .pwrsts_mem_ret = {
  246. [0] = PWRDM_POWER_OFF, /* l3init_bank1 */
  247. },
  248. .pwrsts_mem_on = {
  249. [0] = PWRDM_POWER_ON, /* l3init_bank1 */
  250. },
  251. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  252. };
  253. /* l4per_44xx_pwrdm: Target peripherals power domain */
  254. static struct powerdomain l4per_44xx_pwrdm = {
  255. .name = "l4per_pwrdm",
  256. .prcm_offs = OMAP4430_PRM_L4PER_MOD,
  257. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  258. .pwrsts = PWRSTS_OFF_RET_ON,
  259. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  260. .banks = 2,
  261. .pwrsts_mem_ret = {
  262. [0] = PWRDM_POWER_OFF, /* nonretained_bank */
  263. [1] = PWRDM_POWER_RET, /* retained_bank */
  264. },
  265. .pwrsts_mem_on = {
  266. [0] = PWRDM_POWER_ON, /* nonretained_bank */
  267. [1] = PWRDM_POWER_ON, /* retained_bank */
  268. },
  269. .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
  270. };
  271. /*
  272. * always_on_core_44xx_pwrdm: Always ON logic that sits in VDD_CORE voltage
  273. * domain
  274. */
  275. static struct powerdomain always_on_core_44xx_pwrdm = {
  276. .name = "always_on_core_pwrdm",
  277. .prcm_offs = OMAP4430_PRM_ALWAYS_ON_MOD,
  278. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  279. .pwrsts = PWRSTS_ON,
  280. };
  281. /* cefuse_44xx_pwrdm: Customer efuse controller power domain */
  282. static struct powerdomain cefuse_44xx_pwrdm = {
  283. .name = "cefuse_pwrdm",
  284. .prcm_offs = OMAP4430_PRM_CEFUSE_MOD,
  285. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
  286. .pwrsts = PWRSTS_OFF_ON,
  287. };
  288. /*
  289. * The following power domains are not under SW control
  290. *
  291. * always_on_iva
  292. * always_on_mpu
  293. * stdefuse
  294. */
  295. #endif
  296. #endif