ata_piix.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #include <linux/dmi.h>
  94. #define DRV_NAME "ata_piix"
  95. #define DRV_VERSION "2.12"
  96. enum {
  97. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  98. ICH5_PMR = 0x90, /* port mapping register */
  99. ICH5_PCS = 0x92, /* port control and status */
  100. PIIX_SCC = 0x0A, /* sub-class code register */
  101. PIIX_SIDPR_BAR = 5,
  102. PIIX_SIDPR_LEN = 16,
  103. PIIX_SIDPR_IDX = 0,
  104. PIIX_SIDPR_DATA = 4,
  105. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  106. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  107. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  108. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  109. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  110. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  111. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  112. /* constants for mapping table */
  113. P0 = 0, /* port 0 */
  114. P1 = 1, /* port 1 */
  115. P2 = 2, /* port 2 */
  116. P3 = 3, /* port 3 */
  117. IDE = -1, /* IDE */
  118. NA = -2, /* not avaliable */
  119. RV = -3, /* reserved */
  120. PIIX_AHCI_DEVICE = 6,
  121. /* host->flags bits */
  122. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  123. };
  124. enum piix_controller_ids {
  125. /* controller IDs */
  126. piix_pata_mwdma, /* PIIX3 MWDMA only */
  127. piix_pata_33, /* PIIX4 at 33Mhz */
  128. ich_pata_33, /* ICH up to UDMA 33 only */
  129. ich_pata_66, /* ICH up to 66 Mhz */
  130. ich_pata_100, /* ICH up to UDMA 100 */
  131. ich5_sata,
  132. ich6_sata,
  133. ich6_sata_ahci,
  134. ich6m_sata_ahci,
  135. ich8_sata_ahci,
  136. ich8_2port_sata,
  137. ich8m_apple_sata_ahci, /* locks up on second port enable */
  138. tolapai_sata_ahci,
  139. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  140. };
  141. struct piix_map_db {
  142. const u32 mask;
  143. const u16 port_enable;
  144. const int map[][4];
  145. };
  146. struct piix_host_priv {
  147. const int *map;
  148. void __iomem *sidpr;
  149. };
  150. static int piix_init_one(struct pci_dev *pdev,
  151. const struct pci_device_id *ent);
  152. static void piix_pata_error_handler(struct ata_port *ap);
  153. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  154. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  155. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  156. static int ich_pata_cable_detect(struct ata_port *ap);
  157. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  158. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val);
  159. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val);
  160. static void piix_sidpr_error_handler(struct ata_port *ap);
  161. #ifdef CONFIG_PM
  162. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  163. static int piix_pci_device_resume(struct pci_dev *pdev);
  164. #endif
  165. static unsigned int in_module_init = 1;
  166. static const struct pci_device_id piix_pci_tbl[] = {
  167. /* Intel PIIX3 for the 430HX etc */
  168. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  169. /* VMware ICH4 */
  170. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  171. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  172. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  173. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  174. /* Intel PIIX4 */
  175. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel PIIX4 */
  177. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel PIIX */
  179. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  180. /* Intel ICH (i810, i815, i840) UDMA 66*/
  181. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  182. /* Intel ICH0 : UDMA 33*/
  183. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  184. /* Intel ICH2M */
  185. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  186. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  187. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH3M */
  189. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH3 (E7500/1) UDMA 100 */
  191. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  193. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  195. /* Intel ICH5 */
  196. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* C-ICH (i810E2) */
  198. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  200. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ICH6 (and 6) (i915) UDMA 100 */
  202. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* ICH7/7-R (i945, i975) UDMA 100*/
  204. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  206. /* ICH8 Mobile PATA Controller */
  207. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  208. /* NOTE: The following PCI ids must be kept in sync with the
  209. * list in drivers/pci/quirks.c.
  210. */
  211. /* 82801EB (ICH5) */
  212. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 82801EB (ICH5) */
  214. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  216. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 6300ESB pretending RAID */
  218. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  219. /* 82801FB/FW (ICH6/ICH6W) */
  220. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* 82801FR/FRW (ICH6R/ICH6RW) */
  222. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  223. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  224. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  225. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  226. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  227. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  228. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  229. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  230. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  231. /* SATA Controller 1 IDE (ICH8) */
  232. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  233. /* SATA Controller 2 IDE (ICH8) */
  234. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  235. /* Mobile SATA Controller IDE (ICH8M) */
  236. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  237. /* Mobile SATA Controller IDE (ICH8M), Apple */
  238. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata_ahci },
  239. /* SATA Controller IDE (ICH9) */
  240. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  241. /* SATA Controller IDE (ICH9) */
  242. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  245. /* SATA Controller IDE (ICH9M) */
  246. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9M) */
  248. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  251. /* SATA Controller IDE (Tolapai) */
  252. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata_ahci },
  253. /* SATA Controller IDE (ICH10) */
  254. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  255. /* SATA Controller IDE (ICH10) */
  256. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. { } /* terminate list */
  262. };
  263. static struct pci_driver piix_pci_driver = {
  264. .name = DRV_NAME,
  265. .id_table = piix_pci_tbl,
  266. .probe = piix_init_one,
  267. .remove = ata_pci_remove_one,
  268. #ifdef CONFIG_PM
  269. .suspend = piix_pci_device_suspend,
  270. .resume = piix_pci_device_resume,
  271. #endif
  272. };
  273. static struct scsi_host_template piix_sht = {
  274. .module = THIS_MODULE,
  275. .name = DRV_NAME,
  276. .ioctl = ata_scsi_ioctl,
  277. .queuecommand = ata_scsi_queuecmd,
  278. .can_queue = ATA_DEF_QUEUE,
  279. .this_id = ATA_SHT_THIS_ID,
  280. .sg_tablesize = LIBATA_MAX_PRD,
  281. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  282. .emulated = ATA_SHT_EMULATED,
  283. .use_clustering = ATA_SHT_USE_CLUSTERING,
  284. .proc_name = DRV_NAME,
  285. .dma_boundary = ATA_DMA_BOUNDARY,
  286. .slave_configure = ata_scsi_slave_config,
  287. .slave_destroy = ata_scsi_slave_destroy,
  288. .bios_param = ata_std_bios_param,
  289. };
  290. static const struct ata_port_operations piix_pata_ops = {
  291. .set_piomode = piix_set_piomode,
  292. .set_dmamode = piix_set_dmamode,
  293. .mode_filter = ata_pci_default_filter,
  294. .tf_load = ata_tf_load,
  295. .tf_read = ata_tf_read,
  296. .check_status = ata_check_status,
  297. .exec_command = ata_exec_command,
  298. .dev_select = ata_std_dev_select,
  299. .bmdma_setup = ata_bmdma_setup,
  300. .bmdma_start = ata_bmdma_start,
  301. .bmdma_stop = ata_bmdma_stop,
  302. .bmdma_status = ata_bmdma_status,
  303. .qc_prep = ata_qc_prep,
  304. .qc_issue = ata_qc_issue_prot,
  305. .data_xfer = ata_data_xfer,
  306. .freeze = ata_bmdma_freeze,
  307. .thaw = ata_bmdma_thaw,
  308. .error_handler = piix_pata_error_handler,
  309. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  310. .cable_detect = ata_cable_40wire,
  311. .irq_clear = ata_bmdma_irq_clear,
  312. .irq_on = ata_irq_on,
  313. .port_start = ata_port_start,
  314. };
  315. static const struct ata_port_operations ich_pata_ops = {
  316. .set_piomode = piix_set_piomode,
  317. .set_dmamode = ich_set_dmamode,
  318. .mode_filter = ata_pci_default_filter,
  319. .tf_load = ata_tf_load,
  320. .tf_read = ata_tf_read,
  321. .check_status = ata_check_status,
  322. .exec_command = ata_exec_command,
  323. .dev_select = ata_std_dev_select,
  324. .bmdma_setup = ata_bmdma_setup,
  325. .bmdma_start = ata_bmdma_start,
  326. .bmdma_stop = ata_bmdma_stop,
  327. .bmdma_status = ata_bmdma_status,
  328. .qc_prep = ata_qc_prep,
  329. .qc_issue = ata_qc_issue_prot,
  330. .data_xfer = ata_data_xfer,
  331. .freeze = ata_bmdma_freeze,
  332. .thaw = ata_bmdma_thaw,
  333. .error_handler = piix_pata_error_handler,
  334. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  335. .cable_detect = ich_pata_cable_detect,
  336. .irq_clear = ata_bmdma_irq_clear,
  337. .irq_on = ata_irq_on,
  338. .port_start = ata_port_start,
  339. };
  340. static const struct ata_port_operations piix_sata_ops = {
  341. .tf_load = ata_tf_load,
  342. .tf_read = ata_tf_read,
  343. .check_status = ata_check_status,
  344. .exec_command = ata_exec_command,
  345. .dev_select = ata_std_dev_select,
  346. .bmdma_setup = ata_bmdma_setup,
  347. .bmdma_start = ata_bmdma_start,
  348. .bmdma_stop = ata_bmdma_stop,
  349. .bmdma_status = ata_bmdma_status,
  350. .qc_prep = ata_qc_prep,
  351. .qc_issue = ata_qc_issue_prot,
  352. .data_xfer = ata_data_xfer,
  353. .freeze = ata_bmdma_freeze,
  354. .thaw = ata_bmdma_thaw,
  355. .error_handler = ata_bmdma_error_handler,
  356. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  357. .irq_clear = ata_bmdma_irq_clear,
  358. .irq_on = ata_irq_on,
  359. .port_start = ata_port_start,
  360. };
  361. static const struct ata_port_operations piix_vmw_ops = {
  362. .set_piomode = piix_set_piomode,
  363. .set_dmamode = piix_set_dmamode,
  364. .mode_filter = ata_pci_default_filter,
  365. .tf_load = ata_tf_load,
  366. .tf_read = ata_tf_read,
  367. .check_status = ata_check_status,
  368. .exec_command = ata_exec_command,
  369. .dev_select = ata_std_dev_select,
  370. .bmdma_setup = ata_bmdma_setup,
  371. .bmdma_start = ata_bmdma_start,
  372. .bmdma_stop = ata_bmdma_stop,
  373. .bmdma_status = piix_vmw_bmdma_status,
  374. .qc_prep = ata_qc_prep,
  375. .qc_issue = ata_qc_issue_prot,
  376. .data_xfer = ata_data_xfer,
  377. .freeze = ata_bmdma_freeze,
  378. .thaw = ata_bmdma_thaw,
  379. .error_handler = piix_pata_error_handler,
  380. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  381. .cable_detect = ata_cable_40wire,
  382. .irq_handler = ata_interrupt,
  383. .irq_clear = ata_bmdma_irq_clear,
  384. .irq_on = ata_irq_on,
  385. .port_start = ata_port_start,
  386. };
  387. static const struct ata_port_operations piix_sidpr_sata_ops = {
  388. .tf_load = ata_tf_load,
  389. .tf_read = ata_tf_read,
  390. .check_status = ata_check_status,
  391. .exec_command = ata_exec_command,
  392. .dev_select = ata_std_dev_select,
  393. .bmdma_setup = ata_bmdma_setup,
  394. .bmdma_start = ata_bmdma_start,
  395. .bmdma_stop = ata_bmdma_stop,
  396. .bmdma_status = ata_bmdma_status,
  397. .qc_prep = ata_qc_prep,
  398. .qc_issue = ata_qc_issue_prot,
  399. .data_xfer = ata_data_xfer,
  400. .scr_read = piix_sidpr_scr_read,
  401. .scr_write = piix_sidpr_scr_write,
  402. .freeze = ata_bmdma_freeze,
  403. .thaw = ata_bmdma_thaw,
  404. .error_handler = piix_sidpr_error_handler,
  405. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  406. .irq_clear = ata_bmdma_irq_clear,
  407. .irq_on = ata_irq_on,
  408. .port_start = ata_port_start,
  409. };
  410. static const struct piix_map_db ich5_map_db = {
  411. .mask = 0x7,
  412. .port_enable = 0x3,
  413. .map = {
  414. /* PM PS SM SS MAP */
  415. { P0, NA, P1, NA }, /* 000b */
  416. { P1, NA, P0, NA }, /* 001b */
  417. { RV, RV, RV, RV },
  418. { RV, RV, RV, RV },
  419. { P0, P1, IDE, IDE }, /* 100b */
  420. { P1, P0, IDE, IDE }, /* 101b */
  421. { IDE, IDE, P0, P1 }, /* 110b */
  422. { IDE, IDE, P1, P0 }, /* 111b */
  423. },
  424. };
  425. static const struct piix_map_db ich6_map_db = {
  426. .mask = 0x3,
  427. .port_enable = 0xf,
  428. .map = {
  429. /* PM PS SM SS MAP */
  430. { P0, P2, P1, P3 }, /* 00b */
  431. { IDE, IDE, P1, P3 }, /* 01b */
  432. { P0, P2, IDE, IDE }, /* 10b */
  433. { RV, RV, RV, RV },
  434. },
  435. };
  436. static const struct piix_map_db ich6m_map_db = {
  437. .mask = 0x3,
  438. .port_enable = 0x5,
  439. /* Map 01b isn't specified in the doc but some notebooks use
  440. * it anyway. MAP 01b have been spotted on both ICH6M and
  441. * ICH7M.
  442. */
  443. .map = {
  444. /* PM PS SM SS MAP */
  445. { P0, P2, NA, NA }, /* 00b */
  446. { IDE, IDE, P1, P3 }, /* 01b */
  447. { P0, P2, IDE, IDE }, /* 10b */
  448. { RV, RV, RV, RV },
  449. },
  450. };
  451. static const struct piix_map_db ich8_map_db = {
  452. .mask = 0x3,
  453. .port_enable = 0xf,
  454. .map = {
  455. /* PM PS SM SS MAP */
  456. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  457. { RV, RV, RV, RV },
  458. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  459. { RV, RV, RV, RV },
  460. },
  461. };
  462. static const struct piix_map_db ich8_2port_map_db = {
  463. .mask = 0x3,
  464. .port_enable = 0x3,
  465. .map = {
  466. /* PM PS SM SS MAP */
  467. { P0, NA, P1, NA }, /* 00b */
  468. { RV, RV, RV, RV }, /* 01b */
  469. { RV, RV, RV, RV }, /* 10b */
  470. { RV, RV, RV, RV },
  471. },
  472. };
  473. static const struct piix_map_db ich8m_apple_map_db = {
  474. .mask = 0x3,
  475. .port_enable = 0x1,
  476. .map = {
  477. /* PM PS SM SS MAP */
  478. { P0, NA, NA, NA }, /* 00b */
  479. { RV, RV, RV, RV },
  480. { P0, P2, IDE, IDE }, /* 10b */
  481. { RV, RV, RV, RV },
  482. },
  483. };
  484. static const struct piix_map_db tolapai_map_db = {
  485. .mask = 0x3,
  486. .port_enable = 0x3,
  487. .map = {
  488. /* PM PS SM SS MAP */
  489. { P0, NA, P1, NA }, /* 00b */
  490. { RV, RV, RV, RV }, /* 01b */
  491. { RV, RV, RV, RV }, /* 10b */
  492. { RV, RV, RV, RV },
  493. },
  494. };
  495. static const struct piix_map_db *piix_map_db_table[] = {
  496. [ich5_sata] = &ich5_map_db,
  497. [ich6_sata] = &ich6_map_db,
  498. [ich6_sata_ahci] = &ich6_map_db,
  499. [ich6m_sata_ahci] = &ich6m_map_db,
  500. [ich8_sata_ahci] = &ich8_map_db,
  501. [ich8_2port_sata] = &ich8_2port_map_db,
  502. [ich8m_apple_sata_ahci] = &ich8m_apple_map_db,
  503. [tolapai_sata_ahci] = &tolapai_map_db,
  504. };
  505. static struct ata_port_info piix_port_info[] = {
  506. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  507. {
  508. .flags = PIIX_PATA_FLAGS,
  509. .pio_mask = 0x1f, /* pio0-4 */
  510. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  511. .port_ops = &piix_pata_ops,
  512. },
  513. [piix_pata_33] = /* PIIX4 at 33MHz */
  514. {
  515. .flags = PIIX_PATA_FLAGS,
  516. .pio_mask = 0x1f, /* pio0-4 */
  517. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  518. .udma_mask = ATA_UDMA_MASK_40C,
  519. .port_ops = &piix_pata_ops,
  520. },
  521. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  522. {
  523. .flags = PIIX_PATA_FLAGS,
  524. .pio_mask = 0x1f, /* pio 0-4 */
  525. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  526. .udma_mask = ATA_UDMA2, /* UDMA33 */
  527. .port_ops = &ich_pata_ops,
  528. },
  529. [ich_pata_66] = /* ICH controllers up to 66MHz */
  530. {
  531. .flags = PIIX_PATA_FLAGS,
  532. .pio_mask = 0x1f, /* pio 0-4 */
  533. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  534. .udma_mask = ATA_UDMA4,
  535. .port_ops = &ich_pata_ops,
  536. },
  537. [ich_pata_100] =
  538. {
  539. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  540. .pio_mask = 0x1f, /* pio0-4 */
  541. .mwdma_mask = 0x06, /* mwdma1-2 */
  542. .udma_mask = ATA_UDMA5, /* udma0-5 */
  543. .port_ops = &ich_pata_ops,
  544. },
  545. [ich5_sata] =
  546. {
  547. .flags = PIIX_SATA_FLAGS,
  548. .pio_mask = 0x1f, /* pio0-4 */
  549. .mwdma_mask = 0x07, /* mwdma0-2 */
  550. .udma_mask = ATA_UDMA6,
  551. .port_ops = &piix_sata_ops,
  552. },
  553. [ich6_sata] =
  554. {
  555. .flags = PIIX_SATA_FLAGS,
  556. .pio_mask = 0x1f, /* pio0-4 */
  557. .mwdma_mask = 0x07, /* mwdma0-2 */
  558. .udma_mask = ATA_UDMA6,
  559. .port_ops = &piix_sata_ops,
  560. },
  561. [ich6_sata_ahci] =
  562. {
  563. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
  564. .pio_mask = 0x1f, /* pio0-4 */
  565. .mwdma_mask = 0x07, /* mwdma0-2 */
  566. .udma_mask = ATA_UDMA6,
  567. .port_ops = &piix_sata_ops,
  568. },
  569. [ich6m_sata_ahci] =
  570. {
  571. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
  572. .pio_mask = 0x1f, /* pio0-4 */
  573. .mwdma_mask = 0x07, /* mwdma0-2 */
  574. .udma_mask = ATA_UDMA6,
  575. .port_ops = &piix_sata_ops,
  576. },
  577. [ich8_sata_ahci] =
  578. {
  579. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
  580. PIIX_FLAG_SIDPR,
  581. .pio_mask = 0x1f, /* pio0-4 */
  582. .mwdma_mask = 0x07, /* mwdma0-2 */
  583. .udma_mask = ATA_UDMA6,
  584. .port_ops = &piix_sata_ops,
  585. },
  586. [ich8_2port_sata] =
  587. {
  588. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
  589. PIIX_FLAG_SIDPR,
  590. .pio_mask = 0x1f, /* pio0-4 */
  591. .mwdma_mask = 0x07, /* mwdma0-2 */
  592. .udma_mask = ATA_UDMA6,
  593. .port_ops = &piix_sata_ops,
  594. },
  595. [tolapai_sata_ahci] =
  596. {
  597. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI,
  598. .pio_mask = 0x1f, /* pio0-4 */
  599. .mwdma_mask = 0x07, /* mwdma0-2 */
  600. .udma_mask = ATA_UDMA6,
  601. .port_ops = &piix_sata_ops,
  602. },
  603. [ich8m_apple_sata_ahci] =
  604. {
  605. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_AHCI |
  606. PIIX_FLAG_SIDPR,
  607. .pio_mask = 0x1f, /* pio0-4 */
  608. .mwdma_mask = 0x07, /* mwdma0-2 */
  609. .udma_mask = ATA_UDMA6,
  610. .port_ops = &piix_sata_ops,
  611. },
  612. [piix_pata_vmw] =
  613. {
  614. .sht = &piix_sht,
  615. .flags = PIIX_PATA_FLAGS,
  616. .pio_mask = 0x1f, /* pio0-4 */
  617. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  618. .udma_mask = ATA_UDMA_MASK_40C,
  619. .port_ops = &piix_vmw_ops,
  620. },
  621. };
  622. static struct pci_bits piix_enable_bits[] = {
  623. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  624. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  625. };
  626. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  627. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  628. MODULE_LICENSE("GPL");
  629. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  630. MODULE_VERSION(DRV_VERSION);
  631. struct ich_laptop {
  632. u16 device;
  633. u16 subvendor;
  634. u16 subdevice;
  635. };
  636. /*
  637. * List of laptops that use short cables rather than 80 wire
  638. */
  639. static const struct ich_laptop ich_laptop[] = {
  640. /* devid, subvendor, subdev */
  641. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  642. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  643. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  644. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  645. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  646. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  647. /* end marker */
  648. { 0, }
  649. };
  650. /**
  651. * ich_pata_cable_detect - Probe host controller cable detect info
  652. * @ap: Port for which cable detect info is desired
  653. *
  654. * Read 80c cable indicator from ATA PCI device's PCI config
  655. * register. This register is normally set by firmware (BIOS).
  656. *
  657. * LOCKING:
  658. * None (inherited from caller).
  659. */
  660. static int ich_pata_cable_detect(struct ata_port *ap)
  661. {
  662. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  663. const struct ich_laptop *lap = &ich_laptop[0];
  664. u8 tmp, mask;
  665. /* Check for specials - Acer Aspire 5602WLMi */
  666. while (lap->device) {
  667. if (lap->device == pdev->device &&
  668. lap->subvendor == pdev->subsystem_vendor &&
  669. lap->subdevice == pdev->subsystem_device)
  670. return ATA_CBL_PATA40_SHORT;
  671. lap++;
  672. }
  673. /* check BIOS cable detect results */
  674. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  675. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  676. if ((tmp & mask) == 0)
  677. return ATA_CBL_PATA40;
  678. return ATA_CBL_PATA80;
  679. }
  680. /**
  681. * piix_pata_prereset - prereset for PATA host controller
  682. * @link: Target link
  683. * @deadline: deadline jiffies for the operation
  684. *
  685. * LOCKING:
  686. * None (inherited from caller).
  687. */
  688. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  689. {
  690. struct ata_port *ap = link->ap;
  691. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  692. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  693. return -ENOENT;
  694. return ata_std_prereset(link, deadline);
  695. }
  696. static void piix_pata_error_handler(struct ata_port *ap)
  697. {
  698. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  699. ata_std_postreset);
  700. }
  701. /**
  702. * piix_set_piomode - Initialize host controller PATA PIO timings
  703. * @ap: Port whose timings we are configuring
  704. * @adev: um
  705. *
  706. * Set PIO mode for device, in host controller PCI config space.
  707. *
  708. * LOCKING:
  709. * None (inherited from caller).
  710. */
  711. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  712. {
  713. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  714. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  715. unsigned int is_slave = (adev->devno != 0);
  716. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  717. unsigned int slave_port = 0x44;
  718. u16 master_data;
  719. u8 slave_data;
  720. u8 udma_enable;
  721. int control = 0;
  722. /*
  723. * See Intel Document 298600-004 for the timing programing rules
  724. * for ICH controllers.
  725. */
  726. static const /* ISP RTC */
  727. u8 timings[][2] = { { 0, 0 },
  728. { 0, 0 },
  729. { 1, 0 },
  730. { 2, 1 },
  731. { 2, 3 }, };
  732. if (pio >= 2)
  733. control |= 1; /* TIME1 enable */
  734. if (ata_pio_need_iordy(adev))
  735. control |= 2; /* IE enable */
  736. /* Intel specifies that the PPE functionality is for disk only */
  737. if (adev->class == ATA_DEV_ATA)
  738. control |= 4; /* PPE enable */
  739. /* PIO configuration clears DTE unconditionally. It will be
  740. * programmed in set_dmamode which is guaranteed to be called
  741. * after set_piomode if any DMA mode is available.
  742. */
  743. pci_read_config_word(dev, master_port, &master_data);
  744. if (is_slave) {
  745. /* clear TIME1|IE1|PPE1|DTE1 */
  746. master_data &= 0xff0f;
  747. /* Enable SITRE (separate slave timing register) */
  748. master_data |= 0x4000;
  749. /* enable PPE1, IE1 and TIME1 as needed */
  750. master_data |= (control << 4);
  751. pci_read_config_byte(dev, slave_port, &slave_data);
  752. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  753. /* Load the timing nibble for this slave */
  754. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  755. << (ap->port_no ? 4 : 0);
  756. } else {
  757. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  758. master_data &= 0xccf0;
  759. /* Enable PPE, IE and TIME as appropriate */
  760. master_data |= control;
  761. /* load ISP and RCT */
  762. master_data |=
  763. (timings[pio][0] << 12) |
  764. (timings[pio][1] << 8);
  765. }
  766. pci_write_config_word(dev, master_port, master_data);
  767. if (is_slave)
  768. pci_write_config_byte(dev, slave_port, slave_data);
  769. /* Ensure the UDMA bit is off - it will be turned back on if
  770. UDMA is selected */
  771. if (ap->udma_mask) {
  772. pci_read_config_byte(dev, 0x48, &udma_enable);
  773. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  774. pci_write_config_byte(dev, 0x48, udma_enable);
  775. }
  776. }
  777. /**
  778. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  779. * @ap: Port whose timings we are configuring
  780. * @adev: Drive in question
  781. * @udma: udma mode, 0 - 6
  782. * @isich: set if the chip is an ICH device
  783. *
  784. * Set UDMA mode for device, in host controller PCI config space.
  785. *
  786. * LOCKING:
  787. * None (inherited from caller).
  788. */
  789. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  790. {
  791. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  792. u8 master_port = ap->port_no ? 0x42 : 0x40;
  793. u16 master_data;
  794. u8 speed = adev->dma_mode;
  795. int devid = adev->devno + 2 * ap->port_no;
  796. u8 udma_enable = 0;
  797. static const /* ISP RTC */
  798. u8 timings[][2] = { { 0, 0 },
  799. { 0, 0 },
  800. { 1, 0 },
  801. { 2, 1 },
  802. { 2, 3 }, };
  803. pci_read_config_word(dev, master_port, &master_data);
  804. if (ap->udma_mask)
  805. pci_read_config_byte(dev, 0x48, &udma_enable);
  806. if (speed >= XFER_UDMA_0) {
  807. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  808. u16 udma_timing;
  809. u16 ideconf;
  810. int u_clock, u_speed;
  811. /*
  812. * UDMA is handled by a combination of clock switching and
  813. * selection of dividers
  814. *
  815. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  816. * except UDMA0 which is 00
  817. */
  818. u_speed = min(2 - (udma & 1), udma);
  819. if (udma == 5)
  820. u_clock = 0x1000; /* 100Mhz */
  821. else if (udma > 2)
  822. u_clock = 1; /* 66Mhz */
  823. else
  824. u_clock = 0; /* 33Mhz */
  825. udma_enable |= (1 << devid);
  826. /* Load the CT/RP selection */
  827. pci_read_config_word(dev, 0x4A, &udma_timing);
  828. udma_timing &= ~(3 << (4 * devid));
  829. udma_timing |= u_speed << (4 * devid);
  830. pci_write_config_word(dev, 0x4A, udma_timing);
  831. if (isich) {
  832. /* Select a 33/66/100Mhz clock */
  833. pci_read_config_word(dev, 0x54, &ideconf);
  834. ideconf &= ~(0x1001 << devid);
  835. ideconf |= u_clock << devid;
  836. /* For ICH or later we should set bit 10 for better
  837. performance (WR_PingPong_En) */
  838. pci_write_config_word(dev, 0x54, ideconf);
  839. }
  840. } else {
  841. /*
  842. * MWDMA is driven by the PIO timings. We must also enable
  843. * IORDY unconditionally along with TIME1. PPE has already
  844. * been set when the PIO timing was set.
  845. */
  846. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  847. unsigned int control;
  848. u8 slave_data;
  849. const unsigned int needed_pio[3] = {
  850. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  851. };
  852. int pio = needed_pio[mwdma] - XFER_PIO_0;
  853. control = 3; /* IORDY|TIME1 */
  854. /* If the drive MWDMA is faster than it can do PIO then
  855. we must force PIO into PIO0 */
  856. if (adev->pio_mode < needed_pio[mwdma])
  857. /* Enable DMA timing only */
  858. control |= 8; /* PIO cycles in PIO0 */
  859. if (adev->devno) { /* Slave */
  860. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  861. master_data |= control << 4;
  862. pci_read_config_byte(dev, 0x44, &slave_data);
  863. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  864. /* Load the matching timing */
  865. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  866. pci_write_config_byte(dev, 0x44, slave_data);
  867. } else { /* Master */
  868. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  869. and master timing bits */
  870. master_data |= control;
  871. master_data |=
  872. (timings[pio][0] << 12) |
  873. (timings[pio][1] << 8);
  874. }
  875. if (ap->udma_mask) {
  876. udma_enable &= ~(1 << devid);
  877. pci_write_config_word(dev, master_port, master_data);
  878. }
  879. }
  880. /* Don't scribble on 0x48 if the controller does not support UDMA */
  881. if (ap->udma_mask)
  882. pci_write_config_byte(dev, 0x48, udma_enable);
  883. }
  884. /**
  885. * piix_set_dmamode - Initialize host controller PATA DMA timings
  886. * @ap: Port whose timings we are configuring
  887. * @adev: um
  888. *
  889. * Set MW/UDMA mode for device, in host controller PCI config space.
  890. *
  891. * LOCKING:
  892. * None (inherited from caller).
  893. */
  894. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  895. {
  896. do_pata_set_dmamode(ap, adev, 0);
  897. }
  898. /**
  899. * ich_set_dmamode - Initialize host controller PATA DMA timings
  900. * @ap: Port whose timings we are configuring
  901. * @adev: um
  902. *
  903. * Set MW/UDMA mode for device, in host controller PCI config space.
  904. *
  905. * LOCKING:
  906. * None (inherited from caller).
  907. */
  908. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  909. {
  910. do_pata_set_dmamode(ap, adev, 1);
  911. }
  912. /*
  913. * Serial ATA Index/Data Pair Superset Registers access
  914. *
  915. * Beginning from ICH8, there's a sane way to access SCRs using index
  916. * and data register pair located at BAR5. This creates an
  917. * interesting problem of mapping two SCRs to one port.
  918. *
  919. * Although they have separate SCRs, the master and slave aren't
  920. * independent enough to be treated as separate links - e.g. softreset
  921. * resets both. Also, there's no protocol defined for hard resetting
  922. * singled device sharing the virtual port (no defined way to acquire
  923. * device signature). This is worked around by merging the SCR values
  924. * into one sensible value and requesting follow-up SRST after
  925. * hardreset.
  926. *
  927. * SCR merging is perfomed in nibbles which is the unit contents in
  928. * SCRs are organized. If two values are equal, the value is used.
  929. * When they differ, merge table which lists precedence of possible
  930. * values is consulted and the first match or the last entry when
  931. * nothing matches is used. When there's no merge table for the
  932. * specific nibble, value from the first port is used.
  933. */
  934. static const int piix_sidx_map[] = {
  935. [SCR_STATUS] = 0,
  936. [SCR_ERROR] = 2,
  937. [SCR_CONTROL] = 1,
  938. };
  939. static void piix_sidpr_sel(struct ata_device *dev, unsigned int reg)
  940. {
  941. struct ata_port *ap = dev->link->ap;
  942. struct piix_host_priv *hpriv = ap->host->private_data;
  943. iowrite32(((ap->port_no * 2 + dev->devno) << 8) | piix_sidx_map[reg],
  944. hpriv->sidpr + PIIX_SIDPR_IDX);
  945. }
  946. static int piix_sidpr_read(struct ata_device *dev, unsigned int reg)
  947. {
  948. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  949. piix_sidpr_sel(dev, reg);
  950. return ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  951. }
  952. static void piix_sidpr_write(struct ata_device *dev, unsigned int reg, u32 val)
  953. {
  954. struct piix_host_priv *hpriv = dev->link->ap->host->private_data;
  955. piix_sidpr_sel(dev, reg);
  956. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  957. }
  958. static u32 piix_merge_scr(u32 val0, u32 val1, const int * const *merge_tbl)
  959. {
  960. u32 val = 0;
  961. int i, mi;
  962. for (i = 0, mi = 0; i < 32 / 4; i++) {
  963. u8 c0 = (val0 >> (i * 4)) & 0xf;
  964. u8 c1 = (val1 >> (i * 4)) & 0xf;
  965. u8 merged = c0;
  966. const int *cur;
  967. /* if no merge preference, assume the first value */
  968. cur = merge_tbl[mi];
  969. if (!cur)
  970. goto done;
  971. mi++;
  972. /* if two values equal, use it */
  973. if (c0 == c1)
  974. goto done;
  975. /* choose the first match or the last from the merge table */
  976. while (*cur != -1) {
  977. if (c0 == *cur || c1 == *cur)
  978. break;
  979. cur++;
  980. }
  981. if (*cur == -1)
  982. cur--;
  983. merged = *cur;
  984. done:
  985. val |= merged << (i * 4);
  986. }
  987. return val;
  988. }
  989. static int piix_sidpr_scr_read(struct ata_port *ap, unsigned int reg, u32 *val)
  990. {
  991. const int * const sstatus_merge_tbl[] = {
  992. /* DET */ (const int []){ 1, 3, 0, 4, 3, -1 },
  993. /* SPD */ (const int []){ 2, 1, 0, -1 },
  994. /* IPM */ (const int []){ 6, 2, 1, 0, -1 },
  995. NULL,
  996. };
  997. const int * const scontrol_merge_tbl[] = {
  998. /* DET */ (const int []){ 1, 0, 4, 0, -1 },
  999. /* SPD */ (const int []){ 0, 2, 1, 0, -1 },
  1000. /* IPM */ (const int []){ 0, 1, 2, 3, 0, -1 },
  1001. NULL,
  1002. };
  1003. u32 v0, v1;
  1004. if (reg >= ARRAY_SIZE(piix_sidx_map))
  1005. return -EINVAL;
  1006. if (!(ap->flags & ATA_FLAG_SLAVE_POSS)) {
  1007. *val = piix_sidpr_read(&ap->link.device[0], reg);
  1008. return 0;
  1009. }
  1010. v0 = piix_sidpr_read(&ap->link.device[0], reg);
  1011. v1 = piix_sidpr_read(&ap->link.device[1], reg);
  1012. switch (reg) {
  1013. case SCR_STATUS:
  1014. *val = piix_merge_scr(v0, v1, sstatus_merge_tbl);
  1015. break;
  1016. case SCR_ERROR:
  1017. *val = v0 | v1;
  1018. break;
  1019. case SCR_CONTROL:
  1020. *val = piix_merge_scr(v0, v1, scontrol_merge_tbl);
  1021. break;
  1022. }
  1023. return 0;
  1024. }
  1025. static int piix_sidpr_scr_write(struct ata_port *ap, unsigned int reg, u32 val)
  1026. {
  1027. if (reg >= ARRAY_SIZE(piix_sidx_map))
  1028. return -EINVAL;
  1029. piix_sidpr_write(&ap->link.device[0], reg, val);
  1030. if (ap->flags & ATA_FLAG_SLAVE_POSS)
  1031. piix_sidpr_write(&ap->link.device[1], reg, val);
  1032. return 0;
  1033. }
  1034. static int piix_sidpr_hardreset(struct ata_link *link, unsigned int *class,
  1035. unsigned long deadline)
  1036. {
  1037. const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
  1038. int rc;
  1039. /* do hardreset */
  1040. rc = sata_link_hardreset(link, timing, deadline);
  1041. if (rc) {
  1042. ata_link_printk(link, KERN_ERR,
  1043. "COMRESET failed (errno=%d)\n", rc);
  1044. return rc;
  1045. }
  1046. /* TODO: phy layer with polling, timeouts, etc. */
  1047. if (ata_link_offline(link)) {
  1048. *class = ATA_DEV_NONE;
  1049. return 0;
  1050. }
  1051. return -EAGAIN;
  1052. }
  1053. static void piix_sidpr_error_handler(struct ata_port *ap)
  1054. {
  1055. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
  1056. piix_sidpr_hardreset, ata_std_postreset);
  1057. }
  1058. #ifdef CONFIG_PM
  1059. static int piix_broken_suspend(void)
  1060. {
  1061. static const struct dmi_system_id sysids[] = {
  1062. {
  1063. .ident = "TECRA M3",
  1064. .matches = {
  1065. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1066. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  1067. },
  1068. },
  1069. {
  1070. .ident = "TECRA M3",
  1071. .matches = {
  1072. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1073. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  1074. },
  1075. },
  1076. {
  1077. .ident = "TECRA M4",
  1078. .matches = {
  1079. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1080. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  1081. },
  1082. },
  1083. {
  1084. .ident = "TECRA M5",
  1085. .matches = {
  1086. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1087. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  1088. },
  1089. },
  1090. {
  1091. .ident = "TECRA M6",
  1092. .matches = {
  1093. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1094. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  1095. },
  1096. },
  1097. {
  1098. .ident = "TECRA M7",
  1099. .matches = {
  1100. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1101. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  1102. },
  1103. },
  1104. {
  1105. .ident = "TECRA A8",
  1106. .matches = {
  1107. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1108. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  1109. },
  1110. },
  1111. {
  1112. .ident = "Satellite R20",
  1113. .matches = {
  1114. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1115. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  1116. },
  1117. },
  1118. {
  1119. .ident = "Satellite R25",
  1120. .matches = {
  1121. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1122. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  1123. },
  1124. },
  1125. {
  1126. .ident = "Satellite U200",
  1127. .matches = {
  1128. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1129. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  1130. },
  1131. },
  1132. {
  1133. .ident = "Satellite U200",
  1134. .matches = {
  1135. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1136. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  1137. },
  1138. },
  1139. {
  1140. .ident = "Satellite Pro U200",
  1141. .matches = {
  1142. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1143. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  1144. },
  1145. },
  1146. {
  1147. .ident = "Satellite U205",
  1148. .matches = {
  1149. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1150. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  1151. },
  1152. },
  1153. {
  1154. .ident = "SATELLITE U205",
  1155. .matches = {
  1156. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1157. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  1158. },
  1159. },
  1160. {
  1161. .ident = "Portege M500",
  1162. .matches = {
  1163. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  1164. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  1165. },
  1166. },
  1167. { } /* terminate list */
  1168. };
  1169. static const char *oemstrs[] = {
  1170. "Tecra M3,",
  1171. };
  1172. int i;
  1173. if (dmi_check_system(sysids))
  1174. return 1;
  1175. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  1176. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  1177. return 1;
  1178. return 0;
  1179. }
  1180. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1181. {
  1182. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1183. unsigned long flags;
  1184. int rc = 0;
  1185. rc = ata_host_suspend(host, mesg);
  1186. if (rc)
  1187. return rc;
  1188. /* Some braindamaged ACPI suspend implementations expect the
  1189. * controller to be awake on entry; otherwise, it burns cpu
  1190. * cycles and power trying to do something to the sleeping
  1191. * beauty.
  1192. */
  1193. if (piix_broken_suspend() && mesg.event == PM_EVENT_SUSPEND) {
  1194. pci_save_state(pdev);
  1195. /* mark its power state as "unknown", since we don't
  1196. * know if e.g. the BIOS will change its device state
  1197. * when we suspend.
  1198. */
  1199. if (pdev->current_state == PCI_D0)
  1200. pdev->current_state = PCI_UNKNOWN;
  1201. /* tell resume that it's waking up from broken suspend */
  1202. spin_lock_irqsave(&host->lock, flags);
  1203. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1204. spin_unlock_irqrestore(&host->lock, flags);
  1205. } else
  1206. ata_pci_device_do_suspend(pdev, mesg);
  1207. return 0;
  1208. }
  1209. static int piix_pci_device_resume(struct pci_dev *pdev)
  1210. {
  1211. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1212. unsigned long flags;
  1213. int rc;
  1214. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1215. spin_lock_irqsave(&host->lock, flags);
  1216. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1217. spin_unlock_irqrestore(&host->lock, flags);
  1218. pci_set_power_state(pdev, PCI_D0);
  1219. pci_restore_state(pdev);
  1220. /* PCI device wasn't disabled during suspend. Use
  1221. * pci_reenable_device() to avoid affecting the enable
  1222. * count.
  1223. */
  1224. rc = pci_reenable_device(pdev);
  1225. if (rc)
  1226. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1227. "device after resume (%d)\n", rc);
  1228. } else
  1229. rc = ata_pci_device_do_resume(pdev);
  1230. if (rc == 0)
  1231. ata_host_resume(host);
  1232. return rc;
  1233. }
  1234. #endif
  1235. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1236. {
  1237. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1238. }
  1239. #define AHCI_PCI_BAR 5
  1240. #define AHCI_GLOBAL_CTL 0x04
  1241. #define AHCI_ENABLE (1 << 31)
  1242. static int piix_disable_ahci(struct pci_dev *pdev)
  1243. {
  1244. void __iomem *mmio;
  1245. u32 tmp;
  1246. int rc = 0;
  1247. /* BUG: pci_enable_device has not yet been called. This
  1248. * works because this device is usually set up by BIOS.
  1249. */
  1250. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1251. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1252. return 0;
  1253. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1254. if (!mmio)
  1255. return -ENOMEM;
  1256. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1257. if (tmp & AHCI_ENABLE) {
  1258. tmp &= ~AHCI_ENABLE;
  1259. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1260. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1261. if (tmp & AHCI_ENABLE)
  1262. rc = -EIO;
  1263. }
  1264. pci_iounmap(pdev, mmio);
  1265. return rc;
  1266. }
  1267. /**
  1268. * piix_check_450nx_errata - Check for problem 450NX setup
  1269. * @ata_dev: the PCI device to check
  1270. *
  1271. * Check for the present of 450NX errata #19 and errata #25. If
  1272. * they are found return an error code so we can turn off DMA
  1273. */
  1274. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1275. {
  1276. struct pci_dev *pdev = NULL;
  1277. u16 cfg;
  1278. int no_piix_dma = 0;
  1279. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1280. /* Look for 450NX PXB. Check for problem configurations
  1281. A PCI quirk checks bit 6 already */
  1282. pci_read_config_word(pdev, 0x41, &cfg);
  1283. /* Only on the original revision: IDE DMA can hang */
  1284. if (pdev->revision == 0x00)
  1285. no_piix_dma = 1;
  1286. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1287. else if (cfg & (1<<14) && pdev->revision < 5)
  1288. no_piix_dma = 2;
  1289. }
  1290. if (no_piix_dma)
  1291. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1292. if (no_piix_dma == 2)
  1293. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1294. return no_piix_dma;
  1295. }
  1296. static void __devinit piix_init_pcs(struct ata_host *host,
  1297. const struct piix_map_db *map_db)
  1298. {
  1299. struct pci_dev *pdev = to_pci_dev(host->dev);
  1300. u16 pcs, new_pcs;
  1301. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1302. new_pcs = pcs | map_db->port_enable;
  1303. if (new_pcs != pcs) {
  1304. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1305. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1306. msleep(150);
  1307. }
  1308. }
  1309. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1310. struct ata_port_info *pinfo,
  1311. const struct piix_map_db *map_db)
  1312. {
  1313. const int *map;
  1314. int i, invalid_map = 0;
  1315. u8 map_value;
  1316. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1317. map = map_db->map[map_value & map_db->mask];
  1318. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1319. for (i = 0; i < 4; i++) {
  1320. switch (map[i]) {
  1321. case RV:
  1322. invalid_map = 1;
  1323. printk(" XX");
  1324. break;
  1325. case NA:
  1326. printk(" --");
  1327. break;
  1328. case IDE:
  1329. WARN_ON((i & 1) || map[i + 1] != IDE);
  1330. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1331. i++;
  1332. printk(" IDE IDE");
  1333. break;
  1334. default:
  1335. printk(" P%d", map[i]);
  1336. if (i & 1)
  1337. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1338. break;
  1339. }
  1340. }
  1341. printk(" ]\n");
  1342. if (invalid_map)
  1343. dev_printk(KERN_ERR, &pdev->dev,
  1344. "invalid MAP value %u\n", map_value);
  1345. return map;
  1346. }
  1347. static void __devinit piix_init_sidpr(struct ata_host *host)
  1348. {
  1349. struct pci_dev *pdev = to_pci_dev(host->dev);
  1350. struct piix_host_priv *hpriv = host->private_data;
  1351. int i;
  1352. /* check for availability */
  1353. for (i = 0; i < 4; i++)
  1354. if (hpriv->map[i] == IDE)
  1355. return;
  1356. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1357. return;
  1358. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1359. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1360. return;
  1361. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1362. return;
  1363. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1364. host->ports[0]->ops = &piix_sidpr_sata_ops;
  1365. host->ports[1]->ops = &piix_sidpr_sata_ops;
  1366. }
  1367. static void piix_iocfg_bit18_quirk(struct pci_dev *pdev)
  1368. {
  1369. static const struct dmi_system_id sysids[] = {
  1370. {
  1371. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1372. * isn't used to boot the system which
  1373. * disables the channel.
  1374. */
  1375. .ident = "M570U",
  1376. .matches = {
  1377. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1378. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1379. },
  1380. },
  1381. { } /* terminate list */
  1382. };
  1383. u32 iocfg;
  1384. if (!dmi_check_system(sysids))
  1385. return;
  1386. /* The datasheet says that bit 18 is NOOP but certain systems
  1387. * seem to use it to disable a channel. Clear the bit on the
  1388. * affected systems.
  1389. */
  1390. pci_read_config_dword(pdev, PIIX_IOCFG, &iocfg);
  1391. if (iocfg & (1 << 18)) {
  1392. dev_printk(KERN_INFO, &pdev->dev,
  1393. "applying IOCFG bit18 quirk\n");
  1394. iocfg &= ~(1 << 18);
  1395. pci_write_config_dword(pdev, PIIX_IOCFG, iocfg);
  1396. }
  1397. }
  1398. /**
  1399. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1400. * @pdev: PCI device to register
  1401. * @ent: Entry in piix_pci_tbl matching with @pdev
  1402. *
  1403. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1404. * and then hand over control to libata, for it to do the rest.
  1405. *
  1406. * LOCKING:
  1407. * Inherited from PCI layer (may sleep).
  1408. *
  1409. * RETURNS:
  1410. * Zero on success, or -ERRNO value.
  1411. */
  1412. static int __devinit piix_init_one(struct pci_dev *pdev,
  1413. const struct pci_device_id *ent)
  1414. {
  1415. static int printed_version;
  1416. struct device *dev = &pdev->dev;
  1417. struct ata_port_info port_info[2];
  1418. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1419. unsigned long port_flags;
  1420. struct ata_host *host;
  1421. struct piix_host_priv *hpriv;
  1422. int rc;
  1423. if (!printed_version++)
  1424. dev_printk(KERN_DEBUG, &pdev->dev,
  1425. "version " DRV_VERSION "\n");
  1426. /* no hotplugging support (FIXME) */
  1427. if (!in_module_init)
  1428. return -ENODEV;
  1429. port_info[0] = piix_port_info[ent->driver_data];
  1430. port_info[1] = piix_port_info[ent->driver_data];
  1431. port_flags = port_info[0].flags;
  1432. /* enable device and prepare host */
  1433. rc = pcim_enable_device(pdev);
  1434. if (rc)
  1435. return rc;
  1436. /* SATA map init can change port_info, do it before prepping host */
  1437. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1438. if (!hpriv)
  1439. return -ENOMEM;
  1440. if (port_flags & ATA_FLAG_SATA)
  1441. hpriv->map = piix_init_sata_map(pdev, port_info,
  1442. piix_map_db_table[ent->driver_data]);
  1443. rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
  1444. if (rc)
  1445. return rc;
  1446. host->private_data = hpriv;
  1447. /* initialize controller */
  1448. if (port_flags & PIIX_FLAG_AHCI) {
  1449. u8 tmp;
  1450. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  1451. if (tmp == PIIX_AHCI_DEVICE) {
  1452. rc = piix_disable_ahci(pdev);
  1453. if (rc)
  1454. return rc;
  1455. }
  1456. }
  1457. if (port_flags & ATA_FLAG_SATA) {
  1458. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1459. piix_init_sidpr(host);
  1460. }
  1461. /* apply IOCFG bit18 quirk */
  1462. piix_iocfg_bit18_quirk(pdev);
  1463. /* On ICH5, some BIOSen disable the interrupt using the
  1464. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1465. * On ICH6, this bit has the same effect, but only when
  1466. * MSI is disabled (and it is disabled, as we don't use
  1467. * message-signalled interrupts currently).
  1468. */
  1469. if (port_flags & PIIX_FLAG_CHECKINTR)
  1470. pci_intx(pdev, 1);
  1471. if (piix_check_450nx_errata(pdev)) {
  1472. /* This writes into the master table but it does not
  1473. really matter for this errata as we will apply it to
  1474. all the PIIX devices on the board */
  1475. host->ports[0]->mwdma_mask = 0;
  1476. host->ports[0]->udma_mask = 0;
  1477. host->ports[1]->mwdma_mask = 0;
  1478. host->ports[1]->udma_mask = 0;
  1479. }
  1480. pci_set_master(pdev);
  1481. return ata_pci_activate_sff_host(host, ata_interrupt, &piix_sht);
  1482. }
  1483. static int __init piix_init(void)
  1484. {
  1485. int rc;
  1486. DPRINTK("pci_register_driver\n");
  1487. rc = pci_register_driver(&piix_pci_driver);
  1488. if (rc)
  1489. return rc;
  1490. in_module_init = 0;
  1491. DPRINTK("done\n");
  1492. return 0;
  1493. }
  1494. static void __exit piix_exit(void)
  1495. {
  1496. pci_unregister_driver(&piix_pci_driver);
  1497. }
  1498. module_init(piix_init);
  1499. module_exit(piix_exit);