Kconfig 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429
  1. #
  2. # Processor families
  3. #
  4. config CPU_SH2
  5. select SH_WRITETHROUGH if !CPU_SH2A
  6. bool
  7. config CPU_SH2A
  8. bool
  9. select CPU_SH2
  10. config CPU_SH3
  11. bool
  12. select CPU_HAS_INTEVT
  13. select CPU_HAS_SR_RB
  14. config CPU_SH4
  15. bool
  16. select CPU_HAS_INTEVT
  17. select CPU_HAS_SR_RB
  18. select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
  19. config CPU_SH4A
  20. bool
  21. select CPU_SH4
  22. config CPU_SH4AL_DSP
  23. bool
  24. select CPU_SH4A
  25. config CPU_SUBTYPE_ST40
  26. bool
  27. select CPU_SH4
  28. select CPU_HAS_INTC2_IRQ
  29. config CPU_SHX2
  30. bool
  31. choice
  32. prompt "Processor sub-type selection"
  33. #
  34. # Processor subtypes
  35. #
  36. # SH-2 Processor Support
  37. config CPU_SUBTYPE_SH7604
  38. bool "Support SH7604 processor"
  39. select CPU_SH2
  40. config CPU_SUBTYPE_SH7619
  41. bool "Support SH7619 processor"
  42. select CPU_SH2
  43. # SH-2A Processor Support
  44. config CPU_SUBTYPE_SH7206
  45. bool "Support SH7206 processor"
  46. select CPU_SH2A
  47. select CPU_HAS_IPR_IRQ
  48. # SH-3 Processor Support
  49. config CPU_SUBTYPE_SH7300
  50. bool "Support SH7300 processor"
  51. select CPU_SH3
  52. config CPU_SUBTYPE_SH7705
  53. bool "Support SH7705 processor"
  54. select CPU_SH3
  55. select CPU_HAS_IPR_IRQ
  56. select CPU_HAS_PINT_IRQ
  57. config CPU_SUBTYPE_SH7706
  58. bool "Support SH7706 processor"
  59. select CPU_SH3
  60. select CPU_HAS_IPR_IRQ
  61. help
  62. Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
  63. config CPU_SUBTYPE_SH7707
  64. bool "Support SH7707 processor"
  65. select CPU_SH3
  66. select CPU_HAS_PINT_IRQ
  67. help
  68. Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
  69. config CPU_SUBTYPE_SH7708
  70. bool "Support SH7708 processor"
  71. select CPU_SH3
  72. help
  73. Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
  74. if you have a 100 Mhz SH-3 HD6417708R CPU.
  75. config CPU_SUBTYPE_SH7709
  76. bool "Support SH7709 processor"
  77. select CPU_SH3
  78. select CPU_HAS_IPR_IRQ
  79. select CPU_HAS_PINT_IRQ
  80. help
  81. Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
  82. config CPU_SUBTYPE_SH7710
  83. bool "Support SH7710 processor"
  84. select CPU_SH3
  85. select CPU_HAS_IPR_IRQ
  86. help
  87. Select SH7710 if you have a SH3-DSP SH7710 CPU.
  88. config CPU_SUBTYPE_SH7712
  89. bool "Support SH7712 processor"
  90. select CPU_SH3
  91. select CPU_HAS_IPR_IRQ
  92. help
  93. Select SH7712 if you have a SH3-DSP SH7712 CPU.
  94. # SH-4 Processor Support
  95. config CPU_SUBTYPE_SH7750
  96. bool "Support SH7750 processor"
  97. select CPU_SH4
  98. select CPU_HAS_IPR_IRQ
  99. help
  100. Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
  101. config CPU_SUBTYPE_SH7091
  102. bool "Support SH7091 processor"
  103. select CPU_SH4
  104. help
  105. Select SH7091 if you have an SH-4 based Sega device (such as
  106. the Dreamcast, Naomi, and Naomi 2).
  107. config CPU_SUBTYPE_SH7750R
  108. bool "Support SH7750R processor"
  109. select CPU_SH4
  110. select CPU_HAS_IPR_IRQ
  111. config CPU_SUBTYPE_SH7750S
  112. bool "Support SH7750S processor"
  113. select CPU_SH4
  114. select CPU_HAS_IPR_IRQ
  115. config CPU_SUBTYPE_SH7751
  116. bool "Support SH7751 processor"
  117. select CPU_SH4
  118. select CPU_HAS_IPR_IRQ
  119. help
  120. Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
  121. or if you have a HD6417751R CPU.
  122. config CPU_SUBTYPE_SH7751R
  123. bool "Support SH7751R processor"
  124. select CPU_SH4
  125. select CPU_HAS_IPR_IRQ
  126. config CPU_SUBTYPE_SH7760
  127. bool "Support SH7760 processor"
  128. select CPU_SH4
  129. select CPU_HAS_INTC2_IRQ
  130. select CPU_HAS_IPR_IRQ
  131. config CPU_SUBTYPE_SH4_202
  132. bool "Support SH4-202 processor"
  133. select CPU_SH4
  134. # ST40 Processor Support
  135. config CPU_SUBTYPE_ST40STB1
  136. bool "Support ST40STB1/ST40RA processors"
  137. select CPU_SUBTYPE_ST40
  138. help
  139. Select ST40STB1 if you have a ST40RA CPU.
  140. This was previously called the ST40STB1, hence the option name.
  141. config CPU_SUBTYPE_ST40GX1
  142. bool "Support ST40GX1 processor"
  143. select CPU_SUBTYPE_ST40
  144. help
  145. Select ST40GX1 if you have a ST40GX1 CPU.
  146. # SH-4A Processor Support
  147. config CPU_SUBTYPE_SH7770
  148. bool "Support SH7770 processor"
  149. select CPU_SH4A
  150. config CPU_SUBTYPE_SH7780
  151. bool "Support SH7780 processor"
  152. select CPU_SH4A
  153. select CPU_HAS_INTC2_IRQ
  154. config CPU_SUBTYPE_SH7785
  155. bool "Support SH7785 processor"
  156. select CPU_SH4A
  157. select CPU_SHX2
  158. select CPU_HAS_INTC2_IRQ
  159. # SH4AL-DSP Processor Support
  160. config CPU_SUBTYPE_SH73180
  161. bool "Support SH73180 processor"
  162. select CPU_SH4AL_DSP
  163. config CPU_SUBTYPE_SH7343
  164. bool "Support SH7343 processor"
  165. select CPU_SH4AL_DSP
  166. config CPU_SUBTYPE_SH7722
  167. bool "Support SH7722 processor"
  168. select CPU_SH4AL_DSP
  169. select CPU_SHX2
  170. select CPU_HAS_IPR_IRQ
  171. select ARCH_SPARSEMEM_ENABLE
  172. endchoice
  173. menu "Memory management options"
  174. config QUICKLIST
  175. def_bool y
  176. config MMU
  177. bool "Support for memory management hardware"
  178. depends on !CPU_SH2
  179. default y
  180. help
  181. Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
  182. boot on these systems, this option must not be set.
  183. On other systems (such as the SH-3 and 4) where an MMU exists,
  184. turning this off will boot the kernel on these machines with the
  185. MMU implicitly switched off.
  186. config PAGE_OFFSET
  187. hex
  188. default "0x80000000" if MMU
  189. default "0x00000000"
  190. config MEMORY_START
  191. hex "Physical memory start address"
  192. default "0x08000000"
  193. ---help---
  194. Computers built with Hitachi SuperH processors always
  195. map the ROM starting at address zero. But the processor
  196. does not specify the range that RAM takes.
  197. The physical memory (RAM) start address will be automatically
  198. set to 08000000. Other platforms, such as the Solution Engine
  199. boards typically map RAM at 0C000000.
  200. Tweak this only when porting to a new machine which does not
  201. already have a defconfig. Changing it from the known correct
  202. value on any of the known systems will only lead to disaster.
  203. config MEMORY_SIZE
  204. hex "Physical memory size"
  205. default "0x00400000"
  206. help
  207. This sets the default memory size assumed by your SH kernel. It can
  208. be overridden as normal by the 'mem=' argument on the kernel command
  209. line. If unsure, consult your board specifications or just leave it
  210. as 0x00400000 which was the default value before this became
  211. configurable.
  212. config 32BIT
  213. bool "Support 32-bit physical addressing through PMB"
  214. depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
  215. default y
  216. help
  217. If you say Y here, physical addressing will be extended to
  218. 32-bits through the SH-4A PMB. If this is not set, legacy
  219. 29-bit physical addressing will be used.
  220. config X2TLB
  221. bool "Enable extended TLB mode"
  222. depends on CPU_SHX2 && MMU && EXPERIMENTAL
  223. help
  224. Selecting this option will enable the extended mode of the SH-X2
  225. TLB. For legacy SH-X behaviour and interoperability, say N. For
  226. all of the fun new features and a willingless to submit bug reports,
  227. say Y.
  228. config VSYSCALL
  229. bool "Support vsyscall page"
  230. depends on MMU
  231. default y
  232. help
  233. This will enable support for the kernel mapping a vDSO page
  234. in process space, and subsequently handing down the entry point
  235. to the libc through the ELF auxiliary vector.
  236. From the kernel side this is used for the signal trampoline.
  237. For systems with an MMU that can afford to give up a page,
  238. (the default value) say Y.
  239. config NUMA
  240. bool "Non Uniform Memory Access (NUMA) Support"
  241. depends on MMU && SPARSEMEM && EXPERIMENTAL
  242. default n
  243. help
  244. Some SH systems have many various memories scattered around
  245. the address space, each with varying latencies. This enables
  246. support for these blocks by binding them to nodes and allowing
  247. memory policies to be used for prioritizing and controlling
  248. allocation behaviour.
  249. config NODES_SHIFT
  250. int
  251. default "1"
  252. depends on NEED_MULTIPLE_NODES
  253. config ARCH_FLATMEM_ENABLE
  254. def_bool y
  255. config ARCH_SPARSEMEM_ENABLE
  256. def_bool y
  257. select SPARSEMEM_STATIC
  258. config ARCH_SPARSEMEM_DEFAULT
  259. def_bool y
  260. config MAX_ACTIVE_REGIONS
  261. int
  262. default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
  263. default "1"
  264. config ARCH_POPULATES_NODE_MAP
  265. def_bool y
  266. config ARCH_SELECT_MEMORY_MODEL
  267. def_bool y
  268. choice
  269. prompt "Kernel page size"
  270. default PAGE_SIZE_4KB
  271. config PAGE_SIZE_4KB
  272. bool "4kB"
  273. help
  274. This is the default page size used by all SuperH CPUs.
  275. config PAGE_SIZE_8KB
  276. bool "8kB"
  277. depends on EXPERIMENTAL && X2TLB
  278. help
  279. This enables 8kB pages as supported by SH-X2 and later MMUs.
  280. config PAGE_SIZE_64KB
  281. bool "64kB"
  282. depends on EXPERIMENTAL && CPU_SH4
  283. help
  284. This enables support for 64kB pages, possible on all SH-4
  285. CPUs and later. Highly experimental, not recommended.
  286. endchoice
  287. choice
  288. prompt "HugeTLB page size"
  289. depends on HUGETLB_PAGE && CPU_SH4 && MMU
  290. default HUGETLB_PAGE_SIZE_64K
  291. config HUGETLB_PAGE_SIZE_64K
  292. bool "64kB"
  293. config HUGETLB_PAGE_SIZE_256K
  294. bool "256kB"
  295. depends on X2TLB
  296. config HUGETLB_PAGE_SIZE_1MB
  297. bool "1MB"
  298. config HUGETLB_PAGE_SIZE_4MB
  299. bool "4MB"
  300. depends on X2TLB
  301. config HUGETLB_PAGE_SIZE_64MB
  302. bool "64MB"
  303. depends on X2TLB
  304. endchoice
  305. source "mm/Kconfig"
  306. endmenu
  307. menu "Cache configuration"
  308. config SH7705_CACHE_32KB
  309. bool "Enable 32KB cache size for SH7705"
  310. depends on CPU_SUBTYPE_SH7705
  311. default y
  312. config SH_DIRECT_MAPPED
  313. bool "Use direct-mapped caching"
  314. default n
  315. help
  316. Selecting this option will configure the caches to be direct-mapped,
  317. even if the cache supports a 2 or 4-way mode. This is useful primarily
  318. for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
  319. SH4-202, SH4-501, etc.)
  320. Turn this option off for platforms that do not have a direct-mapped
  321. cache, and you have no need to run the caches in such a configuration.
  322. config SH_WRITETHROUGH
  323. bool "Use write-through caching"
  324. help
  325. Selecting this option will configure the caches in write-through
  326. mode, as opposed to the default write-back configuration.
  327. Since there's sill some aliasing issues on SH-4, this option will
  328. unfortunately still require the majority of flushing functions to
  329. be implemented to deal with aliasing.
  330. If unsure, say N.
  331. config SH_OCRAM
  332. bool "Operand Cache RAM (OCRAM) support"
  333. help
  334. Selecting this option will automatically tear down the number of
  335. sets in the dcache by half, which in turn exposes a memory range.
  336. The addresses for the OC RAM base will vary according to the
  337. processor version. Consult vendor documentation for specifics.
  338. If unsure, say N.
  339. endmenu