da8xx-fb.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386
  1. /*
  2. * Copyright (C) 2008-2009 MontaVista Software Inc.
  3. * Copyright (C) 2008-2009 Texas Instruments Inc
  4. *
  5. * Based on the LCD driver for TI Avalanche processors written by
  6. * Ajay Singh and Shalom Hai.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option)any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/fb.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/uaccess.h>
  29. #include <linux/interrupt.h>
  30. #include <linux/clk.h>
  31. #include <linux/cpufreq.h>
  32. #include <linux/console.h>
  33. #include <linux/slab.h>
  34. #include <video/da8xx-fb.h>
  35. #include <asm/div64.h>
  36. #define DRIVER_NAME "da8xx_lcdc"
  37. #define LCD_VERSION_1 1
  38. #define LCD_VERSION_2 2
  39. /* LCD Status Register */
  40. #define LCD_END_OF_FRAME1 BIT(9)
  41. #define LCD_END_OF_FRAME0 BIT(8)
  42. #define LCD_PL_LOAD_DONE BIT(6)
  43. #define LCD_FIFO_UNDERFLOW BIT(5)
  44. #define LCD_SYNC_LOST BIT(2)
  45. /* LCD DMA Control Register */
  46. #define LCD_DMA_BURST_SIZE(x) ((x) << 4)
  47. #define LCD_DMA_BURST_1 0x0
  48. #define LCD_DMA_BURST_2 0x1
  49. #define LCD_DMA_BURST_4 0x2
  50. #define LCD_DMA_BURST_8 0x3
  51. #define LCD_DMA_BURST_16 0x4
  52. #define LCD_V1_END_OF_FRAME_INT_ENA BIT(2)
  53. #define LCD_V2_END_OF_FRAME0_INT_ENA BIT(8)
  54. #define LCD_V2_END_OF_FRAME1_INT_ENA BIT(9)
  55. #define LCD_DUAL_FRAME_BUFFER_ENABLE BIT(0)
  56. /* LCD Control Register */
  57. #define LCD_CLK_DIVISOR(x) ((x) << 8)
  58. #define LCD_RASTER_MODE 0x01
  59. /* LCD Raster Control Register */
  60. #define LCD_PALETTE_LOAD_MODE(x) ((x) << 20)
  61. #define PALETTE_AND_DATA 0x00
  62. #define PALETTE_ONLY 0x01
  63. #define DATA_ONLY 0x02
  64. #define LCD_MONO_8BIT_MODE BIT(9)
  65. #define LCD_RASTER_ORDER BIT(8)
  66. #define LCD_TFT_MODE BIT(7)
  67. #define LCD_V1_UNDERFLOW_INT_ENA BIT(6)
  68. #define LCD_V2_UNDERFLOW_INT_ENA BIT(5)
  69. #define LCD_V1_PL_INT_ENA BIT(4)
  70. #define LCD_V2_PL_INT_ENA BIT(6)
  71. #define LCD_MONOCHROME_MODE BIT(1)
  72. #define LCD_RASTER_ENABLE BIT(0)
  73. #define LCD_TFT_ALT_ENABLE BIT(23)
  74. #define LCD_STN_565_ENABLE BIT(24)
  75. #define LCD_V2_DMA_CLK_EN BIT(2)
  76. #define LCD_V2_LIDD_CLK_EN BIT(1)
  77. #define LCD_V2_CORE_CLK_EN BIT(0)
  78. #define LCD_V2_LPP_B10 26
  79. /* LCD Raster Timing 2 Register */
  80. #define LCD_AC_BIAS_TRANSITIONS_PER_INT(x) ((x) << 16)
  81. #define LCD_AC_BIAS_FREQUENCY(x) ((x) << 8)
  82. #define LCD_SYNC_CTRL BIT(25)
  83. #define LCD_SYNC_EDGE BIT(24)
  84. #define LCD_INVERT_PIXEL_CLOCK BIT(22)
  85. #define LCD_INVERT_LINE_CLOCK BIT(21)
  86. #define LCD_INVERT_FRAME_CLOCK BIT(20)
  87. /* LCD Block */
  88. #define LCD_PID_REG 0x0
  89. #define LCD_CTRL_REG 0x4
  90. #define LCD_STAT_REG 0x8
  91. #define LCD_RASTER_CTRL_REG 0x28
  92. #define LCD_RASTER_TIMING_0_REG 0x2C
  93. #define LCD_RASTER_TIMING_1_REG 0x30
  94. #define LCD_RASTER_TIMING_2_REG 0x34
  95. #define LCD_DMA_CTRL_REG 0x40
  96. #define LCD_DMA_FRM_BUF_BASE_ADDR_0_REG 0x44
  97. #define LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG 0x48
  98. #define LCD_DMA_FRM_BUF_BASE_ADDR_1_REG 0x4C
  99. #define LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG 0x50
  100. /* Interrupt Registers available only in Version 2 */
  101. #define LCD_RAW_STAT_REG 0x58
  102. #define LCD_MASKED_STAT_REG 0x5c
  103. #define LCD_INT_ENABLE_SET_REG 0x60
  104. #define LCD_INT_ENABLE_CLR_REG 0x64
  105. #define LCD_END_OF_INT_IND_REG 0x68
  106. /* Clock registers available only on Version 2 */
  107. #define LCD_CLK_ENABLE_REG 0x6c
  108. #define LCD_CLK_RESET_REG 0x70
  109. #define LCD_CLK_MAIN_RESET BIT(3)
  110. #define LCD_NUM_BUFFERS 2
  111. #define WSI_TIMEOUT 50
  112. #define PALETTE_SIZE 256
  113. #define LEFT_MARGIN 64
  114. #define RIGHT_MARGIN 64
  115. #define UPPER_MARGIN 32
  116. #define LOWER_MARGIN 32
  117. static resource_size_t da8xx_fb_reg_base;
  118. static struct resource *lcdc_regs;
  119. static unsigned int lcd_revision;
  120. static irq_handler_t lcdc_irq_handler;
  121. static inline unsigned int lcdc_read(unsigned int addr)
  122. {
  123. return (unsigned int)__raw_readl(da8xx_fb_reg_base + (addr));
  124. }
  125. static inline void lcdc_write(unsigned int val, unsigned int addr)
  126. {
  127. __raw_writel(val, da8xx_fb_reg_base + (addr));
  128. }
  129. struct da8xx_fb_par {
  130. resource_size_t p_palette_base;
  131. unsigned char *v_palette_base;
  132. dma_addr_t vram_phys;
  133. unsigned long vram_size;
  134. void *vram_virt;
  135. unsigned int dma_start;
  136. unsigned int dma_end;
  137. struct clk *lcdc_clk;
  138. int irq;
  139. unsigned short pseudo_palette[16];
  140. unsigned int palette_sz;
  141. unsigned int pxl_clk;
  142. int blank;
  143. wait_queue_head_t vsync_wait;
  144. int vsync_flag;
  145. int vsync_timeout;
  146. #ifdef CONFIG_CPU_FREQ
  147. struct notifier_block freq_transition;
  148. unsigned int lcd_fck_rate;
  149. #endif
  150. void (*panel_power_ctrl)(int);
  151. };
  152. /* Variable Screen Information */
  153. static struct fb_var_screeninfo da8xx_fb_var __devinitdata = {
  154. .xoffset = 0,
  155. .yoffset = 0,
  156. .transp = {0, 0, 0},
  157. .nonstd = 0,
  158. .activate = 0,
  159. .height = -1,
  160. .width = -1,
  161. .accel_flags = 0,
  162. .left_margin = LEFT_MARGIN,
  163. .right_margin = RIGHT_MARGIN,
  164. .upper_margin = UPPER_MARGIN,
  165. .lower_margin = LOWER_MARGIN,
  166. .sync = 0,
  167. .vmode = FB_VMODE_NONINTERLACED
  168. };
  169. static struct fb_fix_screeninfo da8xx_fb_fix __devinitdata = {
  170. .id = "DA8xx FB Drv",
  171. .type = FB_TYPE_PACKED_PIXELS,
  172. .type_aux = 0,
  173. .visual = FB_VISUAL_PSEUDOCOLOR,
  174. .xpanstep = 0,
  175. .ypanstep = 1,
  176. .ywrapstep = 0,
  177. .accel = FB_ACCEL_NONE
  178. };
  179. struct da8xx_panel {
  180. const char name[25]; /* Full name <vendor>_<model> */
  181. unsigned short width;
  182. unsigned short height;
  183. int hfp; /* Horizontal front porch */
  184. int hbp; /* Horizontal back porch */
  185. int hsw; /* Horizontal Sync Pulse Width */
  186. int vfp; /* Vertical front porch */
  187. int vbp; /* Vertical back porch */
  188. int vsw; /* Vertical Sync Pulse Width */
  189. unsigned int pxl_clk; /* Pixel clock */
  190. unsigned char invert_pxl_clk; /* Invert Pixel clock */
  191. };
  192. static struct da8xx_panel known_lcd_panels[] = {
  193. /* Sharp LCD035Q3DG01 */
  194. [0] = {
  195. .name = "Sharp_LCD035Q3DG01",
  196. .width = 320,
  197. .height = 240,
  198. .hfp = 8,
  199. .hbp = 6,
  200. .hsw = 0,
  201. .vfp = 2,
  202. .vbp = 2,
  203. .vsw = 0,
  204. .pxl_clk = 4608000,
  205. .invert_pxl_clk = 1,
  206. },
  207. /* Sharp LK043T1DG01 */
  208. [1] = {
  209. .name = "Sharp_LK043T1DG01",
  210. .width = 480,
  211. .height = 272,
  212. .hfp = 2,
  213. .hbp = 2,
  214. .hsw = 41,
  215. .vfp = 2,
  216. .vbp = 2,
  217. .vsw = 10,
  218. .pxl_clk = 7833600,
  219. .invert_pxl_clk = 0,
  220. },
  221. };
  222. /* Enable the Raster Engine of the LCD Controller */
  223. static inline void lcd_enable_raster(void)
  224. {
  225. u32 reg;
  226. /* Bring LCDC out of reset */
  227. if (lcd_revision == LCD_VERSION_2)
  228. lcdc_write(0, LCD_CLK_RESET_REG);
  229. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  230. if (!(reg & LCD_RASTER_ENABLE))
  231. lcdc_write(reg | LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  232. }
  233. /* Disable the Raster Engine of the LCD Controller */
  234. static inline void lcd_disable_raster(void)
  235. {
  236. u32 reg;
  237. reg = lcdc_read(LCD_RASTER_CTRL_REG);
  238. if (reg & LCD_RASTER_ENABLE)
  239. lcdc_write(reg & ~LCD_RASTER_ENABLE, LCD_RASTER_CTRL_REG);
  240. if (lcd_revision == LCD_VERSION_2)
  241. /* Write 1 to reset LCDC */
  242. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  243. }
  244. static void lcd_blit(int load_mode, struct da8xx_fb_par *par)
  245. {
  246. u32 start;
  247. u32 end;
  248. u32 reg_ras;
  249. u32 reg_dma;
  250. u32 reg_int;
  251. /* init reg to clear PLM (loading mode) fields */
  252. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  253. reg_ras &= ~(3 << 20);
  254. reg_dma = lcdc_read(LCD_DMA_CTRL_REG);
  255. if (load_mode == LOAD_DATA) {
  256. start = par->dma_start;
  257. end = par->dma_end;
  258. reg_ras |= LCD_PALETTE_LOAD_MODE(DATA_ONLY);
  259. if (lcd_revision == LCD_VERSION_1) {
  260. reg_dma |= LCD_V1_END_OF_FRAME_INT_ENA;
  261. } else {
  262. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  263. LCD_V2_END_OF_FRAME0_INT_ENA |
  264. LCD_V2_END_OF_FRAME1_INT_ENA;
  265. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  266. }
  267. reg_dma |= LCD_DUAL_FRAME_BUFFER_ENABLE;
  268. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  269. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  270. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  271. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  272. } else if (load_mode == LOAD_PALETTE) {
  273. start = par->p_palette_base;
  274. end = start + par->palette_sz - 1;
  275. reg_ras |= LCD_PALETTE_LOAD_MODE(PALETTE_ONLY);
  276. if (lcd_revision == LCD_VERSION_1) {
  277. reg_ras |= LCD_V1_PL_INT_ENA;
  278. } else {
  279. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  280. LCD_V2_PL_INT_ENA;
  281. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  282. }
  283. lcdc_write(start, LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  284. lcdc_write(end, LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  285. }
  286. lcdc_write(reg_dma, LCD_DMA_CTRL_REG);
  287. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  288. /*
  289. * The Raster enable bit must be set after all other control fields are
  290. * set.
  291. */
  292. lcd_enable_raster();
  293. }
  294. /* Configure the Burst Size of DMA */
  295. static int lcd_cfg_dma(int burst_size)
  296. {
  297. u32 reg;
  298. reg = lcdc_read(LCD_DMA_CTRL_REG) & 0x00000001;
  299. switch (burst_size) {
  300. case 1:
  301. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_1);
  302. break;
  303. case 2:
  304. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_2);
  305. break;
  306. case 4:
  307. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_4);
  308. break;
  309. case 8:
  310. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_8);
  311. break;
  312. case 16:
  313. reg |= LCD_DMA_BURST_SIZE(LCD_DMA_BURST_16);
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. lcdc_write(reg, LCD_DMA_CTRL_REG);
  319. return 0;
  320. }
  321. static void lcd_cfg_ac_bias(int period, int transitions_per_int)
  322. {
  323. u32 reg;
  324. /* Set the AC Bias Period and Number of Transisitons per Interrupt */
  325. reg = lcdc_read(LCD_RASTER_TIMING_2_REG) & 0xFFF00000;
  326. reg |= LCD_AC_BIAS_FREQUENCY(period) |
  327. LCD_AC_BIAS_TRANSITIONS_PER_INT(transitions_per_int);
  328. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  329. }
  330. static void lcd_cfg_horizontal_sync(int back_porch, int pulse_width,
  331. int front_porch)
  332. {
  333. u32 reg;
  334. reg = lcdc_read(LCD_RASTER_TIMING_0_REG) & 0xf;
  335. reg |= ((back_porch & 0xff) << 24)
  336. | ((front_porch & 0xff) << 16)
  337. | ((pulse_width & 0x3f) << 10);
  338. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  339. }
  340. static void lcd_cfg_vertical_sync(int back_porch, int pulse_width,
  341. int front_porch)
  342. {
  343. u32 reg;
  344. reg = lcdc_read(LCD_RASTER_TIMING_1_REG) & 0x3ff;
  345. reg |= ((back_porch & 0xff) << 24)
  346. | ((front_porch & 0xff) << 16)
  347. | ((pulse_width & 0x3f) << 10);
  348. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  349. }
  350. static int lcd_cfg_display(const struct lcd_ctrl_config *cfg)
  351. {
  352. u32 reg;
  353. u32 reg_int;
  354. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(LCD_TFT_MODE |
  355. LCD_MONO_8BIT_MODE |
  356. LCD_MONOCHROME_MODE);
  357. switch (cfg->p_disp_panel->panel_shade) {
  358. case MONOCHROME:
  359. reg |= LCD_MONOCHROME_MODE;
  360. if (cfg->mono_8bit_mode)
  361. reg |= LCD_MONO_8BIT_MODE;
  362. break;
  363. case COLOR_ACTIVE:
  364. reg |= LCD_TFT_MODE;
  365. if (cfg->tft_alt_mode)
  366. reg |= LCD_TFT_ALT_ENABLE;
  367. break;
  368. case COLOR_PASSIVE:
  369. if (cfg->stn_565_mode)
  370. reg |= LCD_STN_565_ENABLE;
  371. break;
  372. default:
  373. return -EINVAL;
  374. }
  375. /* enable additional interrupts here */
  376. if (lcd_revision == LCD_VERSION_1) {
  377. reg |= LCD_V1_UNDERFLOW_INT_ENA;
  378. } else {
  379. reg_int = lcdc_read(LCD_INT_ENABLE_SET_REG) |
  380. LCD_V2_UNDERFLOW_INT_ENA;
  381. lcdc_write(reg_int, LCD_INT_ENABLE_SET_REG);
  382. }
  383. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  384. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  385. if (cfg->sync_ctrl)
  386. reg |= LCD_SYNC_CTRL;
  387. else
  388. reg &= ~LCD_SYNC_CTRL;
  389. if (cfg->sync_edge)
  390. reg |= LCD_SYNC_EDGE;
  391. else
  392. reg &= ~LCD_SYNC_EDGE;
  393. if (cfg->invert_line_clock)
  394. reg |= LCD_INVERT_LINE_CLOCK;
  395. else
  396. reg &= ~LCD_INVERT_LINE_CLOCK;
  397. if (cfg->invert_frm_clock)
  398. reg |= LCD_INVERT_FRAME_CLOCK;
  399. else
  400. reg &= ~LCD_INVERT_FRAME_CLOCK;
  401. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  402. return 0;
  403. }
  404. static int lcd_cfg_frame_buffer(struct da8xx_fb_par *par, u32 width, u32 height,
  405. u32 bpp, u32 raster_order)
  406. {
  407. u32 reg;
  408. /* Set the Panel Width */
  409. /* Pixels per line = (PPL + 1)*16 */
  410. if (lcd_revision == LCD_VERSION_1) {
  411. /*
  412. * 0x3F in bits 4..9 gives max horizontal resolution = 1024
  413. * pixels.
  414. */
  415. width &= 0x3f0;
  416. } else {
  417. /*
  418. * 0x7F in bits 4..10 gives max horizontal resolution = 2048
  419. * pixels.
  420. */
  421. width &= 0x7f0;
  422. }
  423. reg = lcdc_read(LCD_RASTER_TIMING_0_REG);
  424. reg &= 0xfffffc00;
  425. if (lcd_revision == LCD_VERSION_1) {
  426. reg |= ((width >> 4) - 1) << 4;
  427. } else {
  428. width = (width >> 4) - 1;
  429. reg |= ((width & 0x3f) << 4) | ((width & 0x40) >> 3);
  430. }
  431. lcdc_write(reg, LCD_RASTER_TIMING_0_REG);
  432. /* Set the Panel Height */
  433. /* Set bits 9:0 of Lines Per Pixel */
  434. reg = lcdc_read(LCD_RASTER_TIMING_1_REG);
  435. reg = ((height - 1) & 0x3ff) | (reg & 0xfffffc00);
  436. lcdc_write(reg, LCD_RASTER_TIMING_1_REG);
  437. /* Set bit 10 of Lines Per Pixel */
  438. if (lcd_revision == LCD_VERSION_2) {
  439. reg = lcdc_read(LCD_RASTER_TIMING_2_REG);
  440. reg |= ((height - 1) & 0x400) << 16;
  441. lcdc_write(reg, LCD_RASTER_TIMING_2_REG);
  442. }
  443. /* Set the Raster Order of the Frame Buffer */
  444. reg = lcdc_read(LCD_RASTER_CTRL_REG) & ~(1 << 8);
  445. if (raster_order)
  446. reg |= LCD_RASTER_ORDER;
  447. lcdc_write(reg, LCD_RASTER_CTRL_REG);
  448. switch (bpp) {
  449. case 1:
  450. case 2:
  451. case 4:
  452. case 16:
  453. par->palette_sz = 16 * 2;
  454. break;
  455. case 8:
  456. par->palette_sz = 256 * 2;
  457. break;
  458. default:
  459. return -EINVAL;
  460. }
  461. return 0;
  462. }
  463. static int fb_setcolreg(unsigned regno, unsigned red, unsigned green,
  464. unsigned blue, unsigned transp,
  465. struct fb_info *info)
  466. {
  467. struct da8xx_fb_par *par = info->par;
  468. unsigned short *palette = (unsigned short *) par->v_palette_base;
  469. u_short pal;
  470. int update_hw = 0;
  471. if (regno > 255)
  472. return 1;
  473. if (info->fix.visual == FB_VISUAL_DIRECTCOLOR)
  474. return 1;
  475. if (info->var.bits_per_pixel == 8) {
  476. red >>= 4;
  477. green >>= 8;
  478. blue >>= 12;
  479. pal = (red & 0x0f00);
  480. pal |= (green & 0x00f0);
  481. pal |= (blue & 0x000f);
  482. if (palette[regno] != pal) {
  483. update_hw = 1;
  484. palette[regno] = pal;
  485. }
  486. } else if ((info->var.bits_per_pixel == 16) && regno < 16) {
  487. red >>= (16 - info->var.red.length);
  488. red <<= info->var.red.offset;
  489. green >>= (16 - info->var.green.length);
  490. green <<= info->var.green.offset;
  491. blue >>= (16 - info->var.blue.length);
  492. blue <<= info->var.blue.offset;
  493. par->pseudo_palette[regno] = red | green | blue;
  494. if (palette[0] != 0x4000) {
  495. update_hw = 1;
  496. palette[0] = 0x4000;
  497. }
  498. }
  499. /* Update the palette in the h/w as needed. */
  500. if (update_hw)
  501. lcd_blit(LOAD_PALETTE, par);
  502. return 0;
  503. }
  504. static void lcd_reset(struct da8xx_fb_par *par)
  505. {
  506. /* Disable the Raster if previously Enabled */
  507. lcd_disable_raster();
  508. /* DMA has to be disabled */
  509. lcdc_write(0, LCD_DMA_CTRL_REG);
  510. lcdc_write(0, LCD_RASTER_CTRL_REG);
  511. if (lcd_revision == LCD_VERSION_2) {
  512. lcdc_write(0, LCD_INT_ENABLE_SET_REG);
  513. /* Write 1 to reset */
  514. lcdc_write(LCD_CLK_MAIN_RESET, LCD_CLK_RESET_REG);
  515. lcdc_write(0, LCD_CLK_RESET_REG);
  516. }
  517. }
  518. static void lcd_calc_clk_divider(struct da8xx_fb_par *par)
  519. {
  520. unsigned int lcd_clk, div;
  521. lcd_clk = clk_get_rate(par->lcdc_clk);
  522. div = lcd_clk / par->pxl_clk;
  523. /* Configure the LCD clock divisor. */
  524. lcdc_write(LCD_CLK_DIVISOR(div) |
  525. (LCD_RASTER_MODE & 0x1), LCD_CTRL_REG);
  526. if (lcd_revision == LCD_VERSION_2)
  527. lcdc_write(LCD_V2_DMA_CLK_EN | LCD_V2_LIDD_CLK_EN |
  528. LCD_V2_CORE_CLK_EN, LCD_CLK_ENABLE_REG);
  529. }
  530. static int lcd_init(struct da8xx_fb_par *par, const struct lcd_ctrl_config *cfg,
  531. struct da8xx_panel *panel)
  532. {
  533. u32 bpp;
  534. int ret = 0;
  535. lcd_reset(par);
  536. /* Calculate the divider */
  537. lcd_calc_clk_divider(par);
  538. if (panel->invert_pxl_clk)
  539. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) |
  540. LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  541. else
  542. lcdc_write((lcdc_read(LCD_RASTER_TIMING_2_REG) &
  543. ~LCD_INVERT_PIXEL_CLOCK), LCD_RASTER_TIMING_2_REG);
  544. /* Configure the DMA burst size. */
  545. ret = lcd_cfg_dma(cfg->dma_burst_sz);
  546. if (ret < 0)
  547. return ret;
  548. /* Configure the AC bias properties. */
  549. lcd_cfg_ac_bias(cfg->ac_bias, cfg->ac_bias_intrpt);
  550. /* Configure the vertical and horizontal sync properties. */
  551. lcd_cfg_vertical_sync(panel->vbp, panel->vsw, panel->vfp);
  552. lcd_cfg_horizontal_sync(panel->hbp, panel->hsw, panel->hfp);
  553. /* Configure for disply */
  554. ret = lcd_cfg_display(cfg);
  555. if (ret < 0)
  556. return ret;
  557. if (QVGA != cfg->p_disp_panel->panel_type)
  558. return -EINVAL;
  559. if (cfg->bpp <= cfg->p_disp_panel->max_bpp &&
  560. cfg->bpp >= cfg->p_disp_panel->min_bpp)
  561. bpp = cfg->bpp;
  562. else
  563. bpp = cfg->p_disp_panel->max_bpp;
  564. if (bpp == 12)
  565. bpp = 16;
  566. ret = lcd_cfg_frame_buffer(par, (unsigned int)panel->width,
  567. (unsigned int)panel->height, bpp,
  568. cfg->raster_order);
  569. if (ret < 0)
  570. return ret;
  571. /* Configure FDD */
  572. lcdc_write((lcdc_read(LCD_RASTER_CTRL_REG) & 0xfff00fff) |
  573. (cfg->fdd << 12), LCD_RASTER_CTRL_REG);
  574. return 0;
  575. }
  576. /* IRQ handler for version 2 of LCDC */
  577. static irqreturn_t lcdc_irq_handler_rev02(int irq, void *arg)
  578. {
  579. struct da8xx_fb_par *par = arg;
  580. u32 stat = lcdc_read(LCD_MASKED_STAT_REG);
  581. u32 reg_int;
  582. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  583. lcd_disable_raster();
  584. lcdc_write(stat, LCD_MASKED_STAT_REG);
  585. lcd_enable_raster();
  586. } else if (stat & LCD_PL_LOAD_DONE) {
  587. /*
  588. * Must disable raster before changing state of any control bit.
  589. * And also must be disabled before clearing the PL loading
  590. * interrupt via the following write to the status register. If
  591. * this is done after then one gets multiple PL done interrupts.
  592. */
  593. lcd_disable_raster();
  594. lcdc_write(stat, LCD_MASKED_STAT_REG);
  595. /* Disable PL completion inerrupt */
  596. reg_int = lcdc_read(LCD_INT_ENABLE_CLR_REG) |
  597. (LCD_V2_PL_INT_ENA);
  598. lcdc_write(reg_int, LCD_INT_ENABLE_CLR_REG);
  599. /* Setup and start data loading mode */
  600. lcd_blit(LOAD_DATA, par);
  601. } else {
  602. lcdc_write(stat, LCD_MASKED_STAT_REG);
  603. if (stat & LCD_END_OF_FRAME0) {
  604. lcdc_write(par->dma_start,
  605. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  606. lcdc_write(par->dma_end,
  607. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  608. par->vsync_flag = 1;
  609. wake_up_interruptible(&par->vsync_wait);
  610. }
  611. if (stat & LCD_END_OF_FRAME1) {
  612. lcdc_write(par->dma_start,
  613. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  614. lcdc_write(par->dma_end,
  615. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  616. par->vsync_flag = 1;
  617. wake_up_interruptible(&par->vsync_wait);
  618. }
  619. }
  620. lcdc_write(0, LCD_END_OF_INT_IND_REG);
  621. return IRQ_HANDLED;
  622. }
  623. /* IRQ handler for version 1 LCDC */
  624. static irqreturn_t lcdc_irq_handler_rev01(int irq, void *arg)
  625. {
  626. struct da8xx_fb_par *par = arg;
  627. u32 stat = lcdc_read(LCD_STAT_REG);
  628. u32 reg_ras;
  629. if ((stat & LCD_SYNC_LOST) && (stat & LCD_FIFO_UNDERFLOW)) {
  630. lcd_disable_raster();
  631. lcdc_write(stat, LCD_STAT_REG);
  632. lcd_enable_raster();
  633. } else if (stat & LCD_PL_LOAD_DONE) {
  634. /*
  635. * Must disable raster before changing state of any control bit.
  636. * And also must be disabled before clearing the PL loading
  637. * interrupt via the following write to the status register. If
  638. * this is done after then one gets multiple PL done interrupts.
  639. */
  640. lcd_disable_raster();
  641. lcdc_write(stat, LCD_STAT_REG);
  642. /* Disable PL completion inerrupt */
  643. reg_ras = lcdc_read(LCD_RASTER_CTRL_REG);
  644. reg_ras &= ~LCD_V1_PL_INT_ENA;
  645. lcdc_write(reg_ras, LCD_RASTER_CTRL_REG);
  646. /* Setup and start data loading mode */
  647. lcd_blit(LOAD_DATA, par);
  648. } else {
  649. lcdc_write(stat, LCD_STAT_REG);
  650. if (stat & LCD_END_OF_FRAME0) {
  651. lcdc_write(par->dma_start,
  652. LCD_DMA_FRM_BUF_BASE_ADDR_0_REG);
  653. lcdc_write(par->dma_end,
  654. LCD_DMA_FRM_BUF_CEILING_ADDR_0_REG);
  655. par->vsync_flag = 1;
  656. wake_up_interruptible(&par->vsync_wait);
  657. }
  658. if (stat & LCD_END_OF_FRAME1) {
  659. lcdc_write(par->dma_start,
  660. LCD_DMA_FRM_BUF_BASE_ADDR_1_REG);
  661. lcdc_write(par->dma_end,
  662. LCD_DMA_FRM_BUF_CEILING_ADDR_1_REG);
  663. par->vsync_flag = 1;
  664. wake_up_interruptible(&par->vsync_wait);
  665. }
  666. }
  667. return IRQ_HANDLED;
  668. }
  669. static int fb_check_var(struct fb_var_screeninfo *var,
  670. struct fb_info *info)
  671. {
  672. int err = 0;
  673. switch (var->bits_per_pixel) {
  674. case 1:
  675. case 8:
  676. var->red.offset = 0;
  677. var->red.length = 8;
  678. var->green.offset = 0;
  679. var->green.length = 8;
  680. var->blue.offset = 0;
  681. var->blue.length = 8;
  682. var->transp.offset = 0;
  683. var->transp.length = 0;
  684. break;
  685. case 4:
  686. var->red.offset = 0;
  687. var->red.length = 4;
  688. var->green.offset = 0;
  689. var->green.length = 4;
  690. var->blue.offset = 0;
  691. var->blue.length = 4;
  692. var->transp.offset = 0;
  693. var->transp.length = 0;
  694. break;
  695. case 16: /* RGB 565 */
  696. var->red.offset = 11;
  697. var->red.length = 5;
  698. var->green.offset = 5;
  699. var->green.length = 6;
  700. var->blue.offset = 0;
  701. var->blue.length = 5;
  702. var->transp.offset = 0;
  703. var->transp.length = 0;
  704. break;
  705. default:
  706. err = -EINVAL;
  707. }
  708. var->red.msb_right = 0;
  709. var->green.msb_right = 0;
  710. var->blue.msb_right = 0;
  711. var->transp.msb_right = 0;
  712. return err;
  713. }
  714. #ifdef CONFIG_CPU_FREQ
  715. static int lcd_da8xx_cpufreq_transition(struct notifier_block *nb,
  716. unsigned long val, void *data)
  717. {
  718. struct da8xx_fb_par *par;
  719. par = container_of(nb, struct da8xx_fb_par, freq_transition);
  720. if (val == CPUFREQ_POSTCHANGE) {
  721. if (par->lcd_fck_rate != clk_get_rate(par->lcdc_clk)) {
  722. par->lcd_fck_rate = clk_get_rate(par->lcdc_clk);
  723. lcd_disable_raster();
  724. lcd_calc_clk_divider(par);
  725. lcd_enable_raster();
  726. }
  727. }
  728. return 0;
  729. }
  730. static inline int lcd_da8xx_cpufreq_register(struct da8xx_fb_par *par)
  731. {
  732. par->freq_transition.notifier_call = lcd_da8xx_cpufreq_transition;
  733. return cpufreq_register_notifier(&par->freq_transition,
  734. CPUFREQ_TRANSITION_NOTIFIER);
  735. }
  736. static inline void lcd_da8xx_cpufreq_deregister(struct da8xx_fb_par *par)
  737. {
  738. cpufreq_unregister_notifier(&par->freq_transition,
  739. CPUFREQ_TRANSITION_NOTIFIER);
  740. }
  741. #endif
  742. static int __devexit fb_remove(struct platform_device *dev)
  743. {
  744. struct fb_info *info = dev_get_drvdata(&dev->dev);
  745. if (info) {
  746. struct da8xx_fb_par *par = info->par;
  747. #ifdef CONFIG_CPU_FREQ
  748. lcd_da8xx_cpufreq_deregister(par);
  749. #endif
  750. if (par->panel_power_ctrl)
  751. par->panel_power_ctrl(0);
  752. lcd_disable_raster();
  753. lcdc_write(0, LCD_RASTER_CTRL_REG);
  754. /* disable DMA */
  755. lcdc_write(0, LCD_DMA_CTRL_REG);
  756. unregister_framebuffer(info);
  757. fb_dealloc_cmap(&info->cmap);
  758. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  759. par->p_palette_base);
  760. dma_free_coherent(NULL, par->vram_size, par->vram_virt,
  761. par->vram_phys);
  762. free_irq(par->irq, par);
  763. clk_disable(par->lcdc_clk);
  764. clk_put(par->lcdc_clk);
  765. framebuffer_release(info);
  766. iounmap((void __iomem *)da8xx_fb_reg_base);
  767. release_mem_region(lcdc_regs->start, resource_size(lcdc_regs));
  768. }
  769. return 0;
  770. }
  771. /*
  772. * Function to wait for vertical sync which for this LCD peripheral
  773. * translates into waiting for the current raster frame to complete.
  774. */
  775. static int fb_wait_for_vsync(struct fb_info *info)
  776. {
  777. struct da8xx_fb_par *par = info->par;
  778. int ret;
  779. /*
  780. * Set flag to 0 and wait for isr to set to 1. It would seem there is a
  781. * race condition here where the ISR could have occurred just before or
  782. * just after this set. But since we are just coarsely waiting for
  783. * a frame to complete then that's OK. i.e. if the frame completed
  784. * just before this code executed then we have to wait another full
  785. * frame time but there is no way to avoid such a situation. On the
  786. * other hand if the frame completed just after then we don't need
  787. * to wait long at all. Either way we are guaranteed to return to the
  788. * user immediately after a frame completion which is all that is
  789. * required.
  790. */
  791. par->vsync_flag = 0;
  792. ret = wait_event_interruptible_timeout(par->vsync_wait,
  793. par->vsync_flag != 0,
  794. par->vsync_timeout);
  795. if (ret < 0)
  796. return ret;
  797. if (ret == 0)
  798. return -ETIMEDOUT;
  799. return 0;
  800. }
  801. static int fb_ioctl(struct fb_info *info, unsigned int cmd,
  802. unsigned long arg)
  803. {
  804. struct lcd_sync_arg sync_arg;
  805. switch (cmd) {
  806. case FBIOGET_CONTRAST:
  807. case FBIOPUT_CONTRAST:
  808. case FBIGET_BRIGHTNESS:
  809. case FBIPUT_BRIGHTNESS:
  810. case FBIGET_COLOR:
  811. case FBIPUT_COLOR:
  812. return -ENOTTY;
  813. case FBIPUT_HSYNC:
  814. if (copy_from_user(&sync_arg, (char *)arg,
  815. sizeof(struct lcd_sync_arg)))
  816. return -EFAULT;
  817. lcd_cfg_horizontal_sync(sync_arg.back_porch,
  818. sync_arg.pulse_width,
  819. sync_arg.front_porch);
  820. break;
  821. case FBIPUT_VSYNC:
  822. if (copy_from_user(&sync_arg, (char *)arg,
  823. sizeof(struct lcd_sync_arg)))
  824. return -EFAULT;
  825. lcd_cfg_vertical_sync(sync_arg.back_porch,
  826. sync_arg.pulse_width,
  827. sync_arg.front_porch);
  828. break;
  829. case FBIO_WAITFORVSYNC:
  830. return fb_wait_for_vsync(info);
  831. default:
  832. return -EINVAL;
  833. }
  834. return 0;
  835. }
  836. static int cfb_blank(int blank, struct fb_info *info)
  837. {
  838. struct da8xx_fb_par *par = info->par;
  839. int ret = 0;
  840. if (par->blank == blank)
  841. return 0;
  842. par->blank = blank;
  843. switch (blank) {
  844. case FB_BLANK_UNBLANK:
  845. if (par->panel_power_ctrl)
  846. par->panel_power_ctrl(1);
  847. lcd_enable_raster();
  848. break;
  849. case FB_BLANK_POWERDOWN:
  850. if (par->panel_power_ctrl)
  851. par->panel_power_ctrl(0);
  852. lcd_disable_raster();
  853. break;
  854. default:
  855. ret = -EINVAL;
  856. }
  857. return ret;
  858. }
  859. /*
  860. * Set new x,y offsets in the virtual display for the visible area and switch
  861. * to the new mode.
  862. */
  863. static int da8xx_pan_display(struct fb_var_screeninfo *var,
  864. struct fb_info *fbi)
  865. {
  866. int ret = 0;
  867. struct fb_var_screeninfo new_var;
  868. struct da8xx_fb_par *par = fbi->par;
  869. struct fb_fix_screeninfo *fix = &fbi->fix;
  870. unsigned int end;
  871. unsigned int start;
  872. if (var->xoffset != fbi->var.xoffset ||
  873. var->yoffset != fbi->var.yoffset) {
  874. memcpy(&new_var, &fbi->var, sizeof(new_var));
  875. new_var.xoffset = var->xoffset;
  876. new_var.yoffset = var->yoffset;
  877. if (fb_check_var(&new_var, fbi))
  878. ret = -EINVAL;
  879. else {
  880. memcpy(&fbi->var, &new_var, sizeof(new_var));
  881. start = fix->smem_start +
  882. new_var.yoffset * fix->line_length +
  883. new_var.xoffset * fbi->var.bits_per_pixel / 8;
  884. end = start + fbi->var.yres * fix->line_length - 1;
  885. par->dma_start = start;
  886. par->dma_end = end;
  887. }
  888. }
  889. return ret;
  890. }
  891. static struct fb_ops da8xx_fb_ops = {
  892. .owner = THIS_MODULE,
  893. .fb_check_var = fb_check_var,
  894. .fb_setcolreg = fb_setcolreg,
  895. .fb_pan_display = da8xx_pan_display,
  896. .fb_ioctl = fb_ioctl,
  897. .fb_fillrect = cfb_fillrect,
  898. .fb_copyarea = cfb_copyarea,
  899. .fb_imageblit = cfb_imageblit,
  900. .fb_blank = cfb_blank,
  901. };
  902. /* Calculate and return pixel clock period in pico seconds */
  903. static unsigned int da8xxfb_pixel_clk_period(struct da8xx_fb_par *par)
  904. {
  905. unsigned int lcd_clk, div;
  906. unsigned int configured_pix_clk;
  907. unsigned long long pix_clk_period_picosec = 1000000000000ULL;
  908. lcd_clk = clk_get_rate(par->lcdc_clk);
  909. div = lcd_clk / par->pxl_clk;
  910. configured_pix_clk = (lcd_clk / div);
  911. do_div(pix_clk_period_picosec, configured_pix_clk);
  912. return pix_clk_period_picosec;
  913. }
  914. static int __devinit fb_probe(struct platform_device *device)
  915. {
  916. struct da8xx_lcdc_platform_data *fb_pdata =
  917. device->dev.platform_data;
  918. struct lcd_ctrl_config *lcd_cfg;
  919. struct da8xx_panel *lcdc_info;
  920. struct fb_info *da8xx_fb_info;
  921. struct clk *fb_clk = NULL;
  922. struct da8xx_fb_par *par;
  923. resource_size_t len;
  924. int ret, i;
  925. if (fb_pdata == NULL) {
  926. dev_err(&device->dev, "Can not get platform data\n");
  927. return -ENOENT;
  928. }
  929. lcdc_regs = platform_get_resource(device, IORESOURCE_MEM, 0);
  930. if (!lcdc_regs) {
  931. dev_err(&device->dev,
  932. "Can not get memory resource for LCD controller\n");
  933. return -ENOENT;
  934. }
  935. len = resource_size(lcdc_regs);
  936. lcdc_regs = request_mem_region(lcdc_regs->start, len, lcdc_regs->name);
  937. if (!lcdc_regs)
  938. return -EBUSY;
  939. da8xx_fb_reg_base = (resource_size_t)ioremap(lcdc_regs->start, len);
  940. if (!da8xx_fb_reg_base) {
  941. ret = -EBUSY;
  942. goto err_request_mem;
  943. }
  944. fb_clk = clk_get(&device->dev, NULL);
  945. if (IS_ERR(fb_clk)) {
  946. dev_err(&device->dev, "Can not get device clock\n");
  947. ret = -ENODEV;
  948. goto err_ioremap;
  949. }
  950. ret = clk_enable(fb_clk);
  951. if (ret)
  952. goto err_clk_put;
  953. /* Determine LCD IP Version */
  954. switch (lcdc_read(LCD_PID_REG)) {
  955. case 0x4C100102:
  956. lcd_revision = LCD_VERSION_1;
  957. break;
  958. case 0x4F200800:
  959. lcd_revision = LCD_VERSION_2;
  960. break;
  961. default:
  962. dev_warn(&device->dev, "Unknown PID Reg value 0x%x, "
  963. "defaulting to LCD revision 1\n",
  964. lcdc_read(LCD_PID_REG));
  965. lcd_revision = LCD_VERSION_1;
  966. break;
  967. }
  968. for (i = 0, lcdc_info = known_lcd_panels;
  969. i < ARRAY_SIZE(known_lcd_panels);
  970. i++, lcdc_info++) {
  971. if (strcmp(fb_pdata->type, lcdc_info->name) == 0)
  972. break;
  973. }
  974. if (i == ARRAY_SIZE(known_lcd_panels)) {
  975. dev_err(&device->dev, "GLCD: No valid panel found\n");
  976. ret = -ENODEV;
  977. goto err_clk_disable;
  978. } else
  979. dev_info(&device->dev, "GLCD: Found %s panel\n",
  980. fb_pdata->type);
  981. lcd_cfg = (struct lcd_ctrl_config *)fb_pdata->controller_data;
  982. da8xx_fb_info = framebuffer_alloc(sizeof(struct da8xx_fb_par),
  983. &device->dev);
  984. if (!da8xx_fb_info) {
  985. dev_dbg(&device->dev, "Memory allocation failed for fb_info\n");
  986. ret = -ENOMEM;
  987. goto err_clk_disable;
  988. }
  989. par = da8xx_fb_info->par;
  990. par->lcdc_clk = fb_clk;
  991. #ifdef CONFIG_CPU_FREQ
  992. par->lcd_fck_rate = clk_get_rate(fb_clk);
  993. #endif
  994. par->pxl_clk = lcdc_info->pxl_clk;
  995. if (fb_pdata->panel_power_ctrl) {
  996. par->panel_power_ctrl = fb_pdata->panel_power_ctrl;
  997. par->panel_power_ctrl(1);
  998. }
  999. if (lcd_init(par, lcd_cfg, lcdc_info) < 0) {
  1000. dev_err(&device->dev, "lcd_init failed\n");
  1001. ret = -EFAULT;
  1002. goto err_release_fb;
  1003. }
  1004. /* allocate frame buffer */
  1005. par->vram_size = lcdc_info->width * lcdc_info->height * lcd_cfg->bpp;
  1006. par->vram_size = PAGE_ALIGN(par->vram_size/8);
  1007. par->vram_size = par->vram_size * LCD_NUM_BUFFERS;
  1008. par->vram_virt = dma_alloc_coherent(NULL,
  1009. par->vram_size,
  1010. (resource_size_t *) &par->vram_phys,
  1011. GFP_KERNEL | GFP_DMA);
  1012. if (!par->vram_virt) {
  1013. dev_err(&device->dev,
  1014. "GLCD: kmalloc for frame buffer failed\n");
  1015. ret = -EINVAL;
  1016. goto err_release_fb;
  1017. }
  1018. da8xx_fb_info->screen_base = (char __iomem *) par->vram_virt;
  1019. da8xx_fb_fix.smem_start = par->vram_phys;
  1020. da8xx_fb_fix.smem_len = par->vram_size;
  1021. da8xx_fb_fix.line_length = (lcdc_info->width * lcd_cfg->bpp) / 8;
  1022. par->dma_start = par->vram_phys;
  1023. par->dma_end = par->dma_start + lcdc_info->height *
  1024. da8xx_fb_fix.line_length - 1;
  1025. /* allocate palette buffer */
  1026. par->v_palette_base = dma_alloc_coherent(NULL,
  1027. PALETTE_SIZE,
  1028. (resource_size_t *)
  1029. &par->p_palette_base,
  1030. GFP_KERNEL | GFP_DMA);
  1031. if (!par->v_palette_base) {
  1032. dev_err(&device->dev,
  1033. "GLCD: kmalloc for palette buffer failed\n");
  1034. ret = -EINVAL;
  1035. goto err_release_fb_mem;
  1036. }
  1037. memset(par->v_palette_base, 0, PALETTE_SIZE);
  1038. par->irq = platform_get_irq(device, 0);
  1039. if (par->irq < 0) {
  1040. ret = -ENOENT;
  1041. goto err_release_pl_mem;
  1042. }
  1043. /* Initialize par */
  1044. da8xx_fb_info->var.bits_per_pixel = lcd_cfg->bpp;
  1045. da8xx_fb_var.xres = lcdc_info->width;
  1046. da8xx_fb_var.xres_virtual = lcdc_info->width;
  1047. da8xx_fb_var.yres = lcdc_info->height;
  1048. da8xx_fb_var.yres_virtual = lcdc_info->height * LCD_NUM_BUFFERS;
  1049. da8xx_fb_var.grayscale =
  1050. lcd_cfg->p_disp_panel->panel_shade == MONOCHROME ? 1 : 0;
  1051. da8xx_fb_var.bits_per_pixel = lcd_cfg->bpp;
  1052. da8xx_fb_var.hsync_len = lcdc_info->hsw;
  1053. da8xx_fb_var.vsync_len = lcdc_info->vsw;
  1054. da8xx_fb_var.pixclock = da8xxfb_pixel_clk_period(par);
  1055. /* Initialize fbinfo */
  1056. da8xx_fb_info->flags = FBINFO_FLAG_DEFAULT;
  1057. da8xx_fb_info->fix = da8xx_fb_fix;
  1058. da8xx_fb_info->var = da8xx_fb_var;
  1059. da8xx_fb_info->fbops = &da8xx_fb_ops;
  1060. da8xx_fb_info->pseudo_palette = par->pseudo_palette;
  1061. da8xx_fb_info->fix.visual = (da8xx_fb_info->var.bits_per_pixel <= 8) ?
  1062. FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1063. ret = fb_alloc_cmap(&da8xx_fb_info->cmap, PALETTE_SIZE, 0);
  1064. if (ret)
  1065. goto err_release_pl_mem;
  1066. da8xx_fb_info->cmap.len = par->palette_sz;
  1067. /* initialize var_screeninfo */
  1068. da8xx_fb_var.activate = FB_ACTIVATE_FORCE;
  1069. fb_set_var(da8xx_fb_info, &da8xx_fb_var);
  1070. dev_set_drvdata(&device->dev, da8xx_fb_info);
  1071. /* initialize the vsync wait queue */
  1072. init_waitqueue_head(&par->vsync_wait);
  1073. par->vsync_timeout = HZ / 5;
  1074. /* Register the Frame Buffer */
  1075. if (register_framebuffer(da8xx_fb_info) < 0) {
  1076. dev_err(&device->dev,
  1077. "GLCD: Frame Buffer Registration Failed!\n");
  1078. ret = -EINVAL;
  1079. goto err_dealloc_cmap;
  1080. }
  1081. #ifdef CONFIG_CPU_FREQ
  1082. ret = lcd_da8xx_cpufreq_register(par);
  1083. if (ret) {
  1084. dev_err(&device->dev, "failed to register cpufreq\n");
  1085. goto err_cpu_freq;
  1086. }
  1087. #endif
  1088. if (lcd_revision == LCD_VERSION_1)
  1089. lcdc_irq_handler = lcdc_irq_handler_rev01;
  1090. else
  1091. lcdc_irq_handler = lcdc_irq_handler_rev02;
  1092. ret = request_irq(par->irq, lcdc_irq_handler, 0,
  1093. DRIVER_NAME, par);
  1094. if (ret)
  1095. goto irq_freq;
  1096. return 0;
  1097. irq_freq:
  1098. #ifdef CONFIG_CPU_FREQ
  1099. lcd_da8xx_cpufreq_deregister(par);
  1100. err_cpu_freq:
  1101. #endif
  1102. unregister_framebuffer(da8xx_fb_info);
  1103. err_dealloc_cmap:
  1104. fb_dealloc_cmap(&da8xx_fb_info->cmap);
  1105. err_release_pl_mem:
  1106. dma_free_coherent(NULL, PALETTE_SIZE, par->v_palette_base,
  1107. par->p_palette_base);
  1108. err_release_fb_mem:
  1109. dma_free_coherent(NULL, par->vram_size, par->vram_virt, par->vram_phys);
  1110. err_release_fb:
  1111. framebuffer_release(da8xx_fb_info);
  1112. err_clk_disable:
  1113. clk_disable(fb_clk);
  1114. err_clk_put:
  1115. clk_put(fb_clk);
  1116. err_ioremap:
  1117. iounmap((void __iomem *)da8xx_fb_reg_base);
  1118. err_request_mem:
  1119. release_mem_region(lcdc_regs->start, len);
  1120. return ret;
  1121. }
  1122. #ifdef CONFIG_PM
  1123. static int fb_suspend(struct platform_device *dev, pm_message_t state)
  1124. {
  1125. struct fb_info *info = platform_get_drvdata(dev);
  1126. struct da8xx_fb_par *par = info->par;
  1127. console_lock();
  1128. if (par->panel_power_ctrl)
  1129. par->panel_power_ctrl(0);
  1130. fb_set_suspend(info, 1);
  1131. lcd_disable_raster();
  1132. clk_disable(par->lcdc_clk);
  1133. console_unlock();
  1134. return 0;
  1135. }
  1136. static int fb_resume(struct platform_device *dev)
  1137. {
  1138. struct fb_info *info = platform_get_drvdata(dev);
  1139. struct da8xx_fb_par *par = info->par;
  1140. console_lock();
  1141. if (par->panel_power_ctrl)
  1142. par->panel_power_ctrl(1);
  1143. clk_enable(par->lcdc_clk);
  1144. lcd_enable_raster();
  1145. fb_set_suspend(info, 0);
  1146. console_unlock();
  1147. return 0;
  1148. }
  1149. #else
  1150. #define fb_suspend NULL
  1151. #define fb_resume NULL
  1152. #endif
  1153. static struct platform_driver da8xx_fb_driver = {
  1154. .probe = fb_probe,
  1155. .remove = __devexit_p(fb_remove),
  1156. .suspend = fb_suspend,
  1157. .resume = fb_resume,
  1158. .driver = {
  1159. .name = DRIVER_NAME,
  1160. .owner = THIS_MODULE,
  1161. },
  1162. };
  1163. static int __init da8xx_fb_init(void)
  1164. {
  1165. return platform_driver_register(&da8xx_fb_driver);
  1166. }
  1167. static void __exit da8xx_fb_cleanup(void)
  1168. {
  1169. platform_driver_unregister(&da8xx_fb_driver);
  1170. }
  1171. module_init(da8xx_fb_init);
  1172. module_exit(da8xx_fb_cleanup);
  1173. MODULE_DESCRIPTION("Framebuffer driver for TI da8xx/omap-l1xx");
  1174. MODULE_AUTHOR("Texas Instruments");
  1175. MODULE_LICENSE("GPL");