sh_mobile_hdmi.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. /*
  2. * SH-Mobile High-Definition Multimedia Interface (HDMI) driver
  3. * for SLISHDMI13T and SLIPHDMIT IP cores
  4. *
  5. * Copyright (C) 2010, Guennadi Liakhovetski <g.liakhovetski@gmx.de>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/console.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/init.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/slab.h>
  22. #include <linux/types.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/soc.h>
  25. #include <sound/soc-dapm.h>
  26. #include <sound/initval.h>
  27. #include <video/sh_mobile_hdmi.h>
  28. #include <video/sh_mobile_lcdc.h>
  29. #include "sh_mobile_lcdcfb.h"
  30. #define HDMI_SYSTEM_CTRL 0x00 /* System control */
  31. #define HDMI_L_R_DATA_SWAP_CTRL_RPKT 0x01 /* L/R data swap control,
  32. bits 19..16 of 20-bit N for Audio Clock Regeneration packet */
  33. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8 0x02 /* bits 15..8 of 20-bit N for Audio Clock Regeneration packet */
  34. #define HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0 0x03 /* bits 7..0 of 20-bit N for Audio Clock Regeneration packet */
  35. #define HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS 0x04 /* SPDIF audio sampling frequency,
  36. bits 19..16 of Internal CTS */
  37. #define HDMI_INTERNAL_CTS_15_8 0x05 /* bits 15..8 of Internal CTS */
  38. #define HDMI_INTERNAL_CTS_7_0 0x06 /* bits 7..0 of Internal CTS */
  39. #define HDMI_EXTERNAL_CTS_19_16 0x07 /* External CTS */
  40. #define HDMI_EXTERNAL_CTS_15_8 0x08 /* External CTS */
  41. #define HDMI_EXTERNAL_CTS_7_0 0x09 /* External CTS */
  42. #define HDMI_AUDIO_SETTING_1 0x0A /* Audio setting.1 */
  43. #define HDMI_AUDIO_SETTING_2 0x0B /* Audio setting.2 */
  44. #define HDMI_I2S_AUDIO_SET 0x0C /* I2S audio setting */
  45. #define HDMI_DSD_AUDIO_SET 0x0D /* DSD audio setting */
  46. #define HDMI_DEBUG_MONITOR_1 0x0E /* Debug monitor.1 */
  47. #define HDMI_DEBUG_MONITOR_2 0x0F /* Debug monitor.2 */
  48. #define HDMI_I2S_INPUT_PIN_SWAP 0x10 /* I2S input pin swap */
  49. #define HDMI_AUDIO_STATUS_BITS_SETTING_1 0x11 /* Audio status bits setting.1 */
  50. #define HDMI_AUDIO_STATUS_BITS_SETTING_2 0x12 /* Audio status bits setting.2 */
  51. #define HDMI_CATEGORY_CODE 0x13 /* Category code */
  52. #define HDMI_SOURCE_NUM_AUDIO_WORD_LEN 0x14 /* Source number/Audio word length */
  53. #define HDMI_AUDIO_VIDEO_SETTING_1 0x15 /* Audio/Video setting.1 */
  54. #define HDMI_VIDEO_SETTING_1 0x16 /* Video setting.1 */
  55. #define HDMI_DEEP_COLOR_MODES 0x17 /* Deep Color Modes */
  56. /* 12 16- and 10-bit Color space conversion parameters: 0x18..0x2f */
  57. #define HDMI_COLOR_SPACE_CONVERSION_PARAMETERS 0x18
  58. #define HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS 0x30 /* External video parameter settings */
  59. #define HDMI_EXTERNAL_H_TOTAL_7_0 0x31 /* External horizontal total (LSB) */
  60. #define HDMI_EXTERNAL_H_TOTAL_11_8 0x32 /* External horizontal total (MSB) */
  61. #define HDMI_EXTERNAL_H_BLANK_7_0 0x33 /* External horizontal blank (LSB) */
  62. #define HDMI_EXTERNAL_H_BLANK_9_8 0x34 /* External horizontal blank (MSB) */
  63. #define HDMI_EXTERNAL_H_DELAY_7_0 0x35 /* External horizontal delay (LSB) */
  64. #define HDMI_EXTERNAL_H_DELAY_9_8 0x36 /* External horizontal delay (MSB) */
  65. #define HDMI_EXTERNAL_H_DURATION_7_0 0x37 /* External horizontal duration (LSB) */
  66. #define HDMI_EXTERNAL_H_DURATION_9_8 0x38 /* External horizontal duration (MSB) */
  67. #define HDMI_EXTERNAL_V_TOTAL_7_0 0x39 /* External vertical total (LSB) */
  68. #define HDMI_EXTERNAL_V_TOTAL_9_8 0x3A /* External vertical total (MSB) */
  69. #define HDMI_AUDIO_VIDEO_SETTING_2 0x3B /* Audio/Video setting.2 */
  70. #define HDMI_EXTERNAL_V_BLANK 0x3D /* External vertical blank */
  71. #define HDMI_EXTERNAL_V_DELAY 0x3E /* External vertical delay */
  72. #define HDMI_EXTERNAL_V_DURATION 0x3F /* External vertical duration */
  73. #define HDMI_CTRL_PKT_MANUAL_SEND_CONTROL 0x40 /* Control packet manual send control */
  74. #define HDMI_CTRL_PKT_AUTO_SEND 0x41 /* Control packet auto send with VSYNC control */
  75. #define HDMI_AUTO_CHECKSUM_OPTION 0x42 /* Auto checksum option */
  76. #define HDMI_VIDEO_SETTING_2 0x45 /* Video setting.2 */
  77. #define HDMI_OUTPUT_OPTION 0x46 /* Output option */
  78. #define HDMI_SLIPHDMIT_PARAM_OPTION 0x51 /* SLIPHDMIT parameter option */
  79. #define HDMI_HSYNC_PMENT_AT_EMB_7_0 0x52 /* HSYNC placement at embedded sync (LSB) */
  80. #define HDMI_HSYNC_PMENT_AT_EMB_15_8 0x53 /* HSYNC placement at embedded sync (MSB) */
  81. #define HDMI_VSYNC_PMENT_AT_EMB_7_0 0x54 /* VSYNC placement at embedded sync (LSB) */
  82. #define HDMI_VSYNC_PMENT_AT_EMB_14_8 0x55 /* VSYNC placement at embedded sync (MSB) */
  83. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_1 0x56 /* SLIPHDMIT parameter settings.1 */
  84. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_2 0x57 /* SLIPHDMIT parameter settings.2 */
  85. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_3 0x58 /* SLIPHDMIT parameter settings.3 */
  86. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_5 0x59 /* SLIPHDMIT parameter settings.5 */
  87. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_6 0x5A /* SLIPHDMIT parameter settings.6 */
  88. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_7 0x5B /* SLIPHDMIT parameter settings.7 */
  89. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_8 0x5C /* SLIPHDMIT parameter settings.8 */
  90. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_9 0x5D /* SLIPHDMIT parameter settings.9 */
  91. #define HDMI_SLIPHDMIT_PARAM_SETTINGS_10 0x5E /* SLIPHDMIT parameter settings.10 */
  92. #define HDMI_CTRL_PKT_BUF_INDEX 0x5F /* Control packet buffer index */
  93. #define HDMI_CTRL_PKT_BUF_ACCESS_HB0 0x60 /* Control packet data buffer access window - HB0 */
  94. #define HDMI_CTRL_PKT_BUF_ACCESS_HB1 0x61 /* Control packet data buffer access window - HB1 */
  95. #define HDMI_CTRL_PKT_BUF_ACCESS_HB2 0x62 /* Control packet data buffer access window - HB2 */
  96. #define HDMI_CTRL_PKT_BUF_ACCESS_PB0 0x63 /* Control packet data buffer access window - PB0 */
  97. #define HDMI_CTRL_PKT_BUF_ACCESS_PB1 0x64 /* Control packet data buffer access window - PB1 */
  98. #define HDMI_CTRL_PKT_BUF_ACCESS_PB2 0x65 /* Control packet data buffer access window - PB2 */
  99. #define HDMI_CTRL_PKT_BUF_ACCESS_PB3 0x66 /* Control packet data buffer access window - PB3 */
  100. #define HDMI_CTRL_PKT_BUF_ACCESS_PB4 0x67 /* Control packet data buffer access window - PB4 */
  101. #define HDMI_CTRL_PKT_BUF_ACCESS_PB5 0x68 /* Control packet data buffer access window - PB5 */
  102. #define HDMI_CTRL_PKT_BUF_ACCESS_PB6 0x69 /* Control packet data buffer access window - PB6 */
  103. #define HDMI_CTRL_PKT_BUF_ACCESS_PB7 0x6A /* Control packet data buffer access window - PB7 */
  104. #define HDMI_CTRL_PKT_BUF_ACCESS_PB8 0x6B /* Control packet data buffer access window - PB8 */
  105. #define HDMI_CTRL_PKT_BUF_ACCESS_PB9 0x6C /* Control packet data buffer access window - PB9 */
  106. #define HDMI_CTRL_PKT_BUF_ACCESS_PB10 0x6D /* Control packet data buffer access window - PB10 */
  107. #define HDMI_CTRL_PKT_BUF_ACCESS_PB11 0x6E /* Control packet data buffer access window - PB11 */
  108. #define HDMI_CTRL_PKT_BUF_ACCESS_PB12 0x6F /* Control packet data buffer access window - PB12 */
  109. #define HDMI_CTRL_PKT_BUF_ACCESS_PB13 0x70 /* Control packet data buffer access window - PB13 */
  110. #define HDMI_CTRL_PKT_BUF_ACCESS_PB14 0x71 /* Control packet data buffer access window - PB14 */
  111. #define HDMI_CTRL_PKT_BUF_ACCESS_PB15 0x72 /* Control packet data buffer access window - PB15 */
  112. #define HDMI_CTRL_PKT_BUF_ACCESS_PB16 0x73 /* Control packet data buffer access window - PB16 */
  113. #define HDMI_CTRL_PKT_BUF_ACCESS_PB17 0x74 /* Control packet data buffer access window - PB17 */
  114. #define HDMI_CTRL_PKT_BUF_ACCESS_PB18 0x75 /* Control packet data buffer access window - PB18 */
  115. #define HDMI_CTRL_PKT_BUF_ACCESS_PB19 0x76 /* Control packet data buffer access window - PB19 */
  116. #define HDMI_CTRL_PKT_BUF_ACCESS_PB20 0x77 /* Control packet data buffer access window - PB20 */
  117. #define HDMI_CTRL_PKT_BUF_ACCESS_PB21 0x78 /* Control packet data buffer access window - PB21 */
  118. #define HDMI_CTRL_PKT_BUF_ACCESS_PB22 0x79 /* Control packet data buffer access window - PB22 */
  119. #define HDMI_CTRL_PKT_BUF_ACCESS_PB23 0x7A /* Control packet data buffer access window - PB23 */
  120. #define HDMI_CTRL_PKT_BUF_ACCESS_PB24 0x7B /* Control packet data buffer access window - PB24 */
  121. #define HDMI_CTRL_PKT_BUF_ACCESS_PB25 0x7C /* Control packet data buffer access window - PB25 */
  122. #define HDMI_CTRL_PKT_BUF_ACCESS_PB26 0x7D /* Control packet data buffer access window - PB26 */
  123. #define HDMI_CTRL_PKT_BUF_ACCESS_PB27 0x7E /* Control packet data buffer access window - PB27 */
  124. #define HDMI_EDID_KSV_FIFO_ACCESS_WINDOW 0x80 /* EDID/KSV FIFO access window */
  125. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_7_0 0x81 /* DDC bus access frequency control (LSB) */
  126. #define HDMI_DDC_BUS_ACCESS_FREQ_CTRL_15_8 0x82 /* DDC bus access frequency control (MSB) */
  127. #define HDMI_INTERRUPT_MASK_1 0x92 /* Interrupt mask.1 */
  128. #define HDMI_INTERRUPT_MASK_2 0x93 /* Interrupt mask.2 */
  129. #define HDMI_INTERRUPT_STATUS_1 0x94 /* Interrupt status.1 */
  130. #define HDMI_INTERRUPT_STATUS_2 0x95 /* Interrupt status.2 */
  131. #define HDMI_INTERRUPT_MASK_3 0x96 /* Interrupt mask.3 */
  132. #define HDMI_INTERRUPT_MASK_4 0x97 /* Interrupt mask.4 */
  133. #define HDMI_INTERRUPT_STATUS_3 0x98 /* Interrupt status.3 */
  134. #define HDMI_INTERRUPT_STATUS_4 0x99 /* Interrupt status.4 */
  135. #define HDMI_SOFTWARE_HDCP_CONTROL_1 0x9A /* Software HDCP control.1 */
  136. #define HDMI_FRAME_COUNTER 0x9C /* Frame counter */
  137. #define HDMI_FRAME_COUNTER_FOR_RI_CHECK 0x9D /* Frame counter for Ri check */
  138. #define HDMI_HDCP_CONTROL 0xAF /* HDCP control */
  139. #define HDMI_RI_FRAME_COUNT_REGISTER 0xB2 /* Ri frame count register */
  140. #define HDMI_DDC_BUS_CONTROL 0xB7 /* DDC bus control */
  141. #define HDMI_HDCP_STATUS 0xB8 /* HDCP status */
  142. #define HDMI_SHA0 0xB9 /* sha0 */
  143. #define HDMI_SHA1 0xBA /* sha1 */
  144. #define HDMI_SHA2 0xBB /* sha2 */
  145. #define HDMI_SHA3 0xBC /* sha3 */
  146. #define HDMI_SHA4 0xBD /* sha4 */
  147. #define HDMI_BCAPS_READ 0xBE /* BCAPS read / debug */
  148. #define HDMI_AKSV_BKSV_7_0_MONITOR 0xBF /* AKSV/BKSV[7:0] monitor */
  149. #define HDMI_AKSV_BKSV_15_8_MONITOR 0xC0 /* AKSV/BKSV[15:8] monitor */
  150. #define HDMI_AKSV_BKSV_23_16_MONITOR 0xC1 /* AKSV/BKSV[23:16] monitor */
  151. #define HDMI_AKSV_BKSV_31_24_MONITOR 0xC2 /* AKSV/BKSV[31:24] monitor */
  152. #define HDMI_AKSV_BKSV_39_32_MONITOR 0xC3 /* AKSV/BKSV[39:32] monitor */
  153. #define HDMI_EDID_SEGMENT_POINTER 0xC4 /* EDID segment pointer */
  154. #define HDMI_EDID_WORD_ADDRESS 0xC5 /* EDID word address */
  155. #define HDMI_EDID_DATA_FIFO_ADDRESS 0xC6 /* EDID data FIFO address */
  156. #define HDMI_NUM_OF_HDMI_DEVICES 0xC7 /* Number of HDMI devices */
  157. #define HDMI_HDCP_ERROR_CODE 0xC8 /* HDCP error code */
  158. #define HDMI_100MS_TIMER_SET 0xC9 /* 100ms timer setting */
  159. #define HDMI_5SEC_TIMER_SET 0xCA /* 5sec timer setting */
  160. #define HDMI_RI_READ_COUNT 0xCB /* Ri read count */
  161. #define HDMI_AN_SEED 0xCC /* An seed */
  162. #define HDMI_MAX_NUM_OF_RCIVRS_ALLOWED 0xCD /* Maximum number of receivers allowed */
  163. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_1 0xCE /* HDCP memory access control.1 */
  164. #define HDMI_HDCP_MEMORY_ACCESS_CONTROL_2 0xCF /* HDCP memory access control.2 */
  165. #define HDMI_HDCP_CONTROL_2 0xD0 /* HDCP Control 2 */
  166. #define HDMI_HDCP_KEY_MEMORY_CONTROL 0xD2 /* HDCP Key Memory Control */
  167. #define HDMI_COLOR_SPACE_CONV_CONFIG_1 0xD3 /* Color space conversion configuration.1 */
  168. #define HDMI_VIDEO_SETTING_3 0xD4 /* Video setting.3 */
  169. #define HDMI_RI_7_0 0xD5 /* Ri[7:0] */
  170. #define HDMI_RI_15_8 0xD6 /* Ri[15:8] */
  171. #define HDMI_PJ 0xD7 /* Pj */
  172. #define HDMI_SHA_RD 0xD8 /* sha_rd */
  173. #define HDMI_RI_7_0_SAVED 0xD9 /* Ri[7:0] saved */
  174. #define HDMI_RI_15_8_SAVED 0xDA /* Ri[15:8] saved */
  175. #define HDMI_PJ_SAVED 0xDB /* Pj saved */
  176. #define HDMI_NUM_OF_DEVICES 0xDC /* Number of devices */
  177. #define HDMI_HOT_PLUG_MSENS_STATUS 0xDF /* Hot plug/MSENS status */
  178. #define HDMI_BCAPS_WRITE 0xE0 /* bcaps */
  179. #define HDMI_BSTAT_7_0 0xE1 /* bstat[7:0] */
  180. #define HDMI_BSTAT_15_8 0xE2 /* bstat[15:8] */
  181. #define HDMI_BKSV_7_0 0xE3 /* bksv[7:0] */
  182. #define HDMI_BKSV_15_8 0xE4 /* bksv[15:8] */
  183. #define HDMI_BKSV_23_16 0xE5 /* bksv[23:16] */
  184. #define HDMI_BKSV_31_24 0xE6 /* bksv[31:24] */
  185. #define HDMI_BKSV_39_32 0xE7 /* bksv[39:32] */
  186. #define HDMI_AN_7_0 0xE8 /* An[7:0] */
  187. #define HDMI_AN_15_8 0xE9 /* An [15:8] */
  188. #define HDMI_AN_23_16 0xEA /* An [23:16] */
  189. #define HDMI_AN_31_24 0xEB /* An [31:24] */
  190. #define HDMI_AN_39_32 0xEC /* An [39:32] */
  191. #define HDMI_AN_47_40 0xED /* An [47:40] */
  192. #define HDMI_AN_55_48 0xEE /* An [55:48] */
  193. #define HDMI_AN_63_56 0xEF /* An [63:56] */
  194. #define HDMI_PRODUCT_ID 0xF0 /* Product ID */
  195. #define HDMI_REVISION_ID 0xF1 /* Revision ID */
  196. #define HDMI_TEST_MODE 0xFE /* Test mode */
  197. enum hotplug_state {
  198. HDMI_HOTPLUG_DISCONNECTED,
  199. HDMI_HOTPLUG_CONNECTED,
  200. HDMI_HOTPLUG_EDID_DONE,
  201. };
  202. struct sh_hdmi {
  203. void __iomem *base;
  204. enum hotplug_state hp_state; /* hot-plug status */
  205. u8 preprogrammed_vic; /* use a pre-programmed VIC or
  206. the external mode */
  207. u8 edid_block_addr;
  208. u8 edid_segment_nr;
  209. u8 edid_blocks;
  210. struct clk *hdmi_clk;
  211. struct device *dev;
  212. struct fb_info *info;
  213. struct mutex mutex; /* Protect the info pointer */
  214. struct delayed_work edid_work;
  215. struct fb_var_screeninfo var;
  216. struct fb_monspecs monspec;
  217. struct notifier_block notifier;
  218. };
  219. #define notifier_to_hdmi(n) container_of(n, struct sh_hdmi, notifier)
  220. static void hdmi_write(struct sh_hdmi *hdmi, u8 data, u8 reg)
  221. {
  222. iowrite8(data, hdmi->base + reg);
  223. }
  224. static u8 hdmi_read(struct sh_hdmi *hdmi, u8 reg)
  225. {
  226. return ioread8(hdmi->base + reg);
  227. }
  228. /*
  229. * HDMI sound
  230. */
  231. static unsigned int sh_hdmi_snd_read(struct snd_soc_codec *codec,
  232. unsigned int reg)
  233. {
  234. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  235. return hdmi_read(hdmi, reg);
  236. }
  237. static int sh_hdmi_snd_write(struct snd_soc_codec *codec,
  238. unsigned int reg,
  239. unsigned int value)
  240. {
  241. struct sh_hdmi *hdmi = snd_soc_codec_get_drvdata(codec);
  242. hdmi_write(hdmi, value, reg);
  243. return 0;
  244. }
  245. static struct snd_soc_dai_driver sh_hdmi_dai = {
  246. .name = "sh_mobile_hdmi-hifi",
  247. .playback = {
  248. .stream_name = "Playback",
  249. .channels_min = 2,
  250. .channels_max = 8,
  251. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  252. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_88200 |
  253. SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_176400 |
  254. SNDRV_PCM_RATE_192000,
  255. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE,
  256. },
  257. };
  258. static int sh_hdmi_snd_probe(struct snd_soc_codec *codec)
  259. {
  260. dev_info(codec->dev, "SH Mobile HDMI Audio Codec");
  261. return 0;
  262. }
  263. static struct snd_soc_codec_driver soc_codec_dev_sh_hdmi = {
  264. .probe = sh_hdmi_snd_probe,
  265. .read = sh_hdmi_snd_read,
  266. .write = sh_hdmi_snd_write,
  267. };
  268. /*
  269. * HDMI video
  270. */
  271. /* External video parameter settings */
  272. static void sh_hdmi_external_video_param(struct sh_hdmi *hdmi)
  273. {
  274. struct fb_var_screeninfo *var = &hdmi->var;
  275. u16 htotal, hblank, hdelay, vtotal, vblank, vdelay, voffset;
  276. u8 sync = 0;
  277. htotal = var->xres + var->right_margin + var->left_margin + var->hsync_len;
  278. hdelay = var->hsync_len + var->left_margin;
  279. hblank = var->right_margin + hdelay;
  280. /*
  281. * Vertical timing looks a bit different in Figure 18,
  282. * but let's try the same first by setting offset = 0
  283. */
  284. vtotal = var->yres + var->upper_margin + var->lower_margin + var->vsync_len;
  285. vdelay = var->vsync_len + var->upper_margin;
  286. vblank = var->lower_margin + vdelay;
  287. voffset = min(var->upper_margin / 2, 6U);
  288. /*
  289. * [3]: VSYNC polarity: Positive
  290. * [2]: HSYNC polarity: Positive
  291. * [1]: Interlace/Progressive: Progressive
  292. * [0]: External video settings enable: used.
  293. */
  294. if (var->sync & FB_SYNC_HOR_HIGH_ACT)
  295. sync |= 4;
  296. if (var->sync & FB_SYNC_VERT_HIGH_ACT)
  297. sync |= 8;
  298. dev_dbg(hdmi->dev, "H: %u, %u, %u, %u; V: %u, %u, %u, %u; sync 0x%x\n",
  299. htotal, hblank, hdelay, var->hsync_len,
  300. vtotal, vblank, vdelay, var->vsync_len, sync);
  301. hdmi_write(hdmi, sync | (voffset << 4), HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  302. hdmi_write(hdmi, htotal, HDMI_EXTERNAL_H_TOTAL_7_0);
  303. hdmi_write(hdmi, htotal >> 8, HDMI_EXTERNAL_H_TOTAL_11_8);
  304. hdmi_write(hdmi, hblank, HDMI_EXTERNAL_H_BLANK_7_0);
  305. hdmi_write(hdmi, hblank >> 8, HDMI_EXTERNAL_H_BLANK_9_8);
  306. hdmi_write(hdmi, hdelay, HDMI_EXTERNAL_H_DELAY_7_0);
  307. hdmi_write(hdmi, hdelay >> 8, HDMI_EXTERNAL_H_DELAY_9_8);
  308. hdmi_write(hdmi, var->hsync_len, HDMI_EXTERNAL_H_DURATION_7_0);
  309. hdmi_write(hdmi, var->hsync_len >> 8, HDMI_EXTERNAL_H_DURATION_9_8);
  310. hdmi_write(hdmi, vtotal, HDMI_EXTERNAL_V_TOTAL_7_0);
  311. hdmi_write(hdmi, vtotal >> 8, HDMI_EXTERNAL_V_TOTAL_9_8);
  312. hdmi_write(hdmi, vblank, HDMI_EXTERNAL_V_BLANK);
  313. hdmi_write(hdmi, vdelay, HDMI_EXTERNAL_V_DELAY);
  314. hdmi_write(hdmi, var->vsync_len, HDMI_EXTERNAL_V_DURATION);
  315. /* Set bit 0 of HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS here for external mode */
  316. if (!hdmi->preprogrammed_vic)
  317. hdmi_write(hdmi, sync | 1 | (voffset << 4),
  318. HDMI_EXTERNAL_VIDEO_PARAM_SETTINGS);
  319. }
  320. /**
  321. * sh_hdmi_video_config()
  322. */
  323. static void sh_hdmi_video_config(struct sh_hdmi *hdmi)
  324. {
  325. /*
  326. * [7:4]: Audio sampling frequency: 48kHz
  327. * [3:1]: Input video format: RGB and YCbCr 4:4:4 (Y on Green)
  328. * [0]: Internal/External DE select: internal
  329. */
  330. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  331. /*
  332. * [7:6]: Video output format: RGB 4:4:4
  333. * [5:4]: Input video data width: 8 bit
  334. * [3:1]: EAV/SAV location: channel 1
  335. * [0]: Video input color space: RGB
  336. */
  337. hdmi_write(hdmi, 0x34, HDMI_VIDEO_SETTING_1);
  338. /*
  339. * [7:6]: Together with bit [6] of HDMI_AUDIO_VIDEO_SETTING_2, which is
  340. * left at 0 by default, this configures 24bpp and sets the Color Depth
  341. * (CD) field in the General Control Packet
  342. */
  343. hdmi_write(hdmi, 0x20, HDMI_DEEP_COLOR_MODES);
  344. }
  345. /**
  346. * sh_hdmi_audio_config()
  347. */
  348. static void sh_hdmi_audio_config(struct sh_hdmi *hdmi)
  349. {
  350. u8 data;
  351. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  352. /*
  353. * [7:4] L/R data swap control
  354. * [3:0] appropriate N[19:16]
  355. */
  356. hdmi_write(hdmi, 0x00, HDMI_L_R_DATA_SWAP_CTRL_RPKT);
  357. /* appropriate N[15:8] */
  358. hdmi_write(hdmi, 0x18, HDMI_20_BIT_N_FOR_AUDIO_RPKT_15_8);
  359. /* appropriate N[7:0] */
  360. hdmi_write(hdmi, 0x00, HDMI_20_BIT_N_FOR_AUDIO_RPKT_7_0);
  361. /* [7:4] 48 kHz SPDIF not used */
  362. hdmi_write(hdmi, 0x20, HDMI_SPDIF_AUDIO_SAMP_FREQ_CTS);
  363. /*
  364. * [6:5] set required down sampling rate if required
  365. * [4:3] set required audio source
  366. */
  367. switch (pdata->flags & HDMI_SND_SRC_MASK) {
  368. default:
  369. /* fall through */
  370. case HDMI_SND_SRC_I2S:
  371. data = 0x0 << 3;
  372. break;
  373. case HDMI_SND_SRC_SPDIF:
  374. data = 0x1 << 3;
  375. break;
  376. case HDMI_SND_SRC_DSD:
  377. data = 0x2 << 3;
  378. break;
  379. case HDMI_SND_SRC_HBR:
  380. data = 0x3 << 3;
  381. break;
  382. }
  383. hdmi_write(hdmi, data, HDMI_AUDIO_SETTING_1);
  384. /* [3:0] set sending channel number for channel status */
  385. hdmi_write(hdmi, 0x40, HDMI_AUDIO_SETTING_2);
  386. /*
  387. * [5:2] set valid I2S source input pin
  388. * [1:0] set input I2S source mode
  389. */
  390. hdmi_write(hdmi, 0x04, HDMI_I2S_AUDIO_SET);
  391. /* [7:4] set valid DSD source input pin */
  392. hdmi_write(hdmi, 0x00, HDMI_DSD_AUDIO_SET);
  393. /* [7:0] set appropriate I2S input pin swap settings if required */
  394. hdmi_write(hdmi, 0x00, HDMI_I2S_INPUT_PIN_SWAP);
  395. /*
  396. * [7] set validity bit for channel status
  397. * [3:0] set original sample frequency for channel status
  398. */
  399. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_1);
  400. /*
  401. * [7] set value for channel status
  402. * [6] set value for channel status
  403. * [5] set copyright bit for channel status
  404. * [4:2] set additional information for channel status
  405. * [1:0] set clock accuracy for channel status
  406. */
  407. hdmi_write(hdmi, 0x00, HDMI_AUDIO_STATUS_BITS_SETTING_2);
  408. /* [7:0] set category code for channel status */
  409. hdmi_write(hdmi, 0x00, HDMI_CATEGORY_CODE);
  410. /*
  411. * [7:4] set source number for channel status
  412. * [3:0] set word length for channel status
  413. */
  414. hdmi_write(hdmi, 0x00, HDMI_SOURCE_NUM_AUDIO_WORD_LEN);
  415. /* [7:4] set sample frequency for channel status */
  416. hdmi_write(hdmi, 0x20, HDMI_AUDIO_VIDEO_SETTING_1);
  417. }
  418. /**
  419. * sh_hdmi_phy_config() - configure the HDMI PHY for the used video mode
  420. */
  421. static void sh_hdmi_phy_config(struct sh_hdmi *hdmi)
  422. {
  423. if (hdmi->var.pixclock < 10000) {
  424. /* for 1080p8bit 148MHz */
  425. hdmi_write(hdmi, 0x1d, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  426. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  427. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  428. hdmi_write(hdmi, 0x4c, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  429. hdmi_write(hdmi, 0x1e, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  430. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  431. hdmi_write(hdmi, 0x0e, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  432. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  433. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  434. } else if (hdmi->var.pixclock < 30000) {
  435. /* 720p, 8bit, 74.25MHz. Might need to be adjusted for other formats */
  436. /*
  437. * [1:0] Speed_A
  438. * [3:2] Speed_B
  439. * [4] PLLA_Bypass
  440. * [6] DRV_TEST_EN
  441. * [7] DRV_TEST_IN
  442. */
  443. hdmi_write(hdmi, 0x0f, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  444. /* PLLB_CONFIG[17], PLLA_CONFIG[17] - not in PHY datasheet */
  445. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  446. /*
  447. * [2:0] BGR_I_OFFSET
  448. * [6:4] BGR_V_OFFSET
  449. */
  450. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  451. /* PLLA_CONFIG[7:0]: VCO gain, VCO offset, LPF resistance[0] */
  452. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  453. /*
  454. * PLLA_CONFIG[15:8]: regulator voltage[0], CP current,
  455. * LPF capacitance, LPF resistance[1]
  456. */
  457. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  458. /* PLLB_CONFIG[7:0]: LPF resistance[0], VCO offset, VCO gain */
  459. hdmi_write(hdmi, 0x4A, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  460. /*
  461. * PLLB_CONFIG[15:8]: regulator voltage[0], CP current,
  462. * LPF capacitance, LPF resistance[1]
  463. */
  464. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  465. /* DRV_CONFIG, PE_CONFIG */
  466. hdmi_write(hdmi, 0x25, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  467. /*
  468. * [2:0] AMON_SEL (4 == LPF voltage)
  469. * [4] PLLA_CONFIG[16]
  470. * [5] PLLB_CONFIG[16]
  471. */
  472. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  473. } else {
  474. /* for 480p8bit 27MHz */
  475. hdmi_write(hdmi, 0x19, HDMI_SLIPHDMIT_PARAM_SETTINGS_1);
  476. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_2);
  477. hdmi_write(hdmi, 0x00, HDMI_SLIPHDMIT_PARAM_SETTINGS_3);
  478. hdmi_write(hdmi, 0x44, HDMI_SLIPHDMIT_PARAM_SETTINGS_5);
  479. hdmi_write(hdmi, 0x32, HDMI_SLIPHDMIT_PARAM_SETTINGS_6);
  480. hdmi_write(hdmi, 0x48, HDMI_SLIPHDMIT_PARAM_SETTINGS_7);
  481. hdmi_write(hdmi, 0x0F, HDMI_SLIPHDMIT_PARAM_SETTINGS_8);
  482. hdmi_write(hdmi, 0x20, HDMI_SLIPHDMIT_PARAM_SETTINGS_9);
  483. hdmi_write(hdmi, 0x04, HDMI_SLIPHDMIT_PARAM_SETTINGS_10);
  484. }
  485. }
  486. /**
  487. * sh_hdmi_avi_infoframe_setup() - Auxiliary Video Information InfoFrame CONTROL PACKET
  488. */
  489. static void sh_hdmi_avi_infoframe_setup(struct sh_hdmi *hdmi)
  490. {
  491. u8 vic;
  492. /* AVI InfoFrame */
  493. hdmi_write(hdmi, 0x06, HDMI_CTRL_PKT_BUF_INDEX);
  494. /* Packet Type = 0x82 */
  495. hdmi_write(hdmi, 0x82, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  496. /* Version = 0x02 */
  497. hdmi_write(hdmi, 0x02, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  498. /* Length = 13 (0x0D) */
  499. hdmi_write(hdmi, 0x0D, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  500. /* N. A. Checksum */
  501. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  502. /*
  503. * Y = RGB
  504. * A0 = No Data
  505. * B = Bar Data not valid
  506. * S = No Data
  507. */
  508. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  509. /*
  510. * [7:6] C = Colorimetry: no data
  511. * [5:4] M = 2: 16:9, 1: 4:3 Picture Aspect Ratio
  512. * [3:0] R = 8: Active Frame Aspect Ratio: same as picture aspect ratio
  513. */
  514. hdmi_write(hdmi, 0x28, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  515. /*
  516. * ITC = No Data
  517. * EC = xvYCC601
  518. * Q = Default (depends on video format)
  519. * SC = No Known non_uniform Scaling
  520. */
  521. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  522. /*
  523. * VIC should be ignored if external config is used, so, we could just use 0,
  524. * but play safe and use a valid value in any case just in case
  525. */
  526. if (hdmi->preprogrammed_vic)
  527. vic = hdmi->preprogrammed_vic;
  528. else
  529. vic = 4;
  530. hdmi_write(hdmi, vic, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  531. /* PR = No Repetition */
  532. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  533. /* Line Number of End of Top Bar (lower 8 bits) */
  534. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  535. /* Line Number of End of Top Bar (upper 8 bits) */
  536. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  537. /* Line Number of Start of Bottom Bar (lower 8 bits) */
  538. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  539. /* Line Number of Start of Bottom Bar (upper 8 bits) */
  540. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  541. /* Pixel Number of End of Left Bar (lower 8 bits) */
  542. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  543. /* Pixel Number of End of Left Bar (upper 8 bits) */
  544. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB11);
  545. /* Pixel Number of Start of Right Bar (lower 8 bits) */
  546. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB12);
  547. /* Pixel Number of Start of Right Bar (upper 8 bits) */
  548. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB13);
  549. }
  550. /**
  551. * sh_hdmi_audio_infoframe_setup() - Audio InfoFrame of CONTROL PACKET
  552. */
  553. static void sh_hdmi_audio_infoframe_setup(struct sh_hdmi *hdmi)
  554. {
  555. /* Audio InfoFrame */
  556. hdmi_write(hdmi, 0x08, HDMI_CTRL_PKT_BUF_INDEX);
  557. /* Packet Type = 0x84 */
  558. hdmi_write(hdmi, 0x84, HDMI_CTRL_PKT_BUF_ACCESS_HB0);
  559. /* Version Number = 0x01 */
  560. hdmi_write(hdmi, 0x01, HDMI_CTRL_PKT_BUF_ACCESS_HB1);
  561. /* 0 Length = 10 (0x0A) */
  562. hdmi_write(hdmi, 0x0A, HDMI_CTRL_PKT_BUF_ACCESS_HB2);
  563. /* n. a. Checksum */
  564. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB0);
  565. /* Audio Channel Count = Refer to Stream Header */
  566. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB1);
  567. /* Refer to Stream Header */
  568. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB2);
  569. /* Format depends on coding type (i.e. CT0...CT3) */
  570. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB3);
  571. /* Speaker Channel Allocation = Front Right + Front Left */
  572. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB4);
  573. /* Level Shift Value = 0 dB, Down - mix is permitted or no information */
  574. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB5);
  575. /* Reserved (0) */
  576. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB6);
  577. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB7);
  578. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB8);
  579. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB9);
  580. hdmi_write(hdmi, 0x00, HDMI_CTRL_PKT_BUF_ACCESS_PB10);
  581. }
  582. /**
  583. * sh_hdmi_configure() - Initialise HDMI for output
  584. */
  585. static void sh_hdmi_configure(struct sh_hdmi *hdmi)
  586. {
  587. /* Configure video format */
  588. sh_hdmi_video_config(hdmi);
  589. /* Configure audio format */
  590. sh_hdmi_audio_config(hdmi);
  591. /* Configure PHY */
  592. sh_hdmi_phy_config(hdmi);
  593. /* Auxiliary Video Information (AVI) InfoFrame */
  594. sh_hdmi_avi_infoframe_setup(hdmi);
  595. /* Audio InfoFrame */
  596. sh_hdmi_audio_infoframe_setup(hdmi);
  597. /*
  598. * Control packet auto send with VSYNC control: auto send
  599. * General control, Gamut metadata, ISRC, and ACP packets
  600. */
  601. hdmi_write(hdmi, 0x8E, HDMI_CTRL_PKT_AUTO_SEND);
  602. /* FIXME */
  603. msleep(10);
  604. /* PS mode b->d, reset PLLA and PLLB */
  605. hdmi_write(hdmi, 0x4C, HDMI_SYSTEM_CTRL);
  606. udelay(10);
  607. hdmi_write(hdmi, 0x40, HDMI_SYSTEM_CTRL);
  608. }
  609. static unsigned long sh_hdmi_rate_error(struct sh_hdmi *hdmi,
  610. const struct fb_videomode *mode,
  611. unsigned long *hdmi_rate, unsigned long *parent_rate)
  612. {
  613. unsigned long target = PICOS2KHZ(mode->pixclock) * 1000, rate_error;
  614. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  615. *hdmi_rate = clk_round_rate(hdmi->hdmi_clk, target);
  616. if ((long)*hdmi_rate < 0)
  617. *hdmi_rate = clk_get_rate(hdmi->hdmi_clk);
  618. rate_error = (long)*hdmi_rate > 0 ? abs(*hdmi_rate - target) : ULONG_MAX;
  619. if (rate_error && pdata->clk_optimize_parent)
  620. rate_error = pdata->clk_optimize_parent(target, hdmi_rate, parent_rate);
  621. else if (clk_get_parent(hdmi->hdmi_clk))
  622. *parent_rate = clk_get_rate(clk_get_parent(hdmi->hdmi_clk));
  623. dev_dbg(hdmi->dev, "%u-%u-%u-%u x %u-%u-%u-%u\n",
  624. mode->left_margin, mode->xres,
  625. mode->right_margin, mode->hsync_len,
  626. mode->upper_margin, mode->yres,
  627. mode->lower_margin, mode->vsync_len);
  628. dev_dbg(hdmi->dev, "\t@%lu(+/-%lu)Hz, e=%lu / 1000, r=%uHz, p=%luHz\n", target,
  629. rate_error, rate_error ? 10000 / (10 * target / rate_error) : 0,
  630. mode->refresh, *parent_rate);
  631. return rate_error;
  632. }
  633. static int sh_hdmi_read_edid(struct sh_hdmi *hdmi, unsigned long *hdmi_rate,
  634. unsigned long *parent_rate)
  635. {
  636. struct fb_var_screeninfo tmpvar;
  637. struct fb_var_screeninfo *var = &tmpvar;
  638. const struct fb_videomode *mode, *found = NULL;
  639. struct fb_info *info = hdmi->info;
  640. struct fb_modelist *modelist = NULL;
  641. unsigned int f_width = 0, f_height = 0, f_refresh = 0;
  642. unsigned long found_rate_error = ULONG_MAX; /* silly compiler... */
  643. bool scanning = false, preferred_bad = false;
  644. u8 edid[128];
  645. char *forced;
  646. int i;
  647. /* Read EDID */
  648. dev_dbg(hdmi->dev, "Read back EDID code:");
  649. for (i = 0; i < 128; i++) {
  650. edid[i] = hdmi_read(hdmi, HDMI_EDID_KSV_FIFO_ACCESS_WINDOW);
  651. #ifdef DEBUG
  652. if ((i % 16) == 0) {
  653. printk(KERN_CONT "\n");
  654. printk(KERN_DEBUG "%02X | %02X", i, edid[i]);
  655. } else {
  656. printk(KERN_CONT " %02X", edid[i]);
  657. }
  658. #endif
  659. }
  660. #ifdef DEBUG
  661. printk(KERN_CONT "\n");
  662. #endif
  663. if (!hdmi->edid_blocks) {
  664. fb_edid_to_monspecs(edid, &hdmi->monspec);
  665. hdmi->edid_blocks = edid[126] + 1;
  666. dev_dbg(hdmi->dev, "%d main modes, %d extension blocks\n",
  667. hdmi->monspec.modedb_len, hdmi->edid_blocks - 1);
  668. } else {
  669. dev_dbg(hdmi->dev, "Extension %u detected, DTD start %u\n",
  670. edid[0], edid[2]);
  671. fb_edid_add_monspecs(edid, &hdmi->monspec);
  672. }
  673. if (hdmi->edid_blocks > hdmi->edid_segment_nr * 2 +
  674. (hdmi->edid_block_addr >> 7) + 1) {
  675. /* More blocks to read */
  676. if (hdmi->edid_block_addr) {
  677. hdmi->edid_block_addr = 0;
  678. hdmi->edid_segment_nr++;
  679. } else {
  680. hdmi->edid_block_addr = 0x80;
  681. }
  682. /* Set EDID word address */
  683. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  684. /* Enable EDID interrupt */
  685. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  686. /* Set EDID segment pointer - starts reading EDID */
  687. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  688. return -EAGAIN;
  689. }
  690. /* All E-EDID blocks ready */
  691. dev_dbg(hdmi->dev, "%d main and extended modes\n", hdmi->monspec.modedb_len);
  692. fb_get_options("sh_mobile_lcdc", &forced);
  693. if (forced && *forced) {
  694. /* Only primitive parsing so far */
  695. i = sscanf(forced, "%ux%u@%u",
  696. &f_width, &f_height, &f_refresh);
  697. if (i < 2) {
  698. f_width = 0;
  699. f_height = 0;
  700. } else {
  701. /* The user wants us to use the EDID data */
  702. scanning = true;
  703. }
  704. dev_dbg(hdmi->dev, "Forced mode %ux%u@%uHz\n",
  705. f_width, f_height, f_refresh);
  706. }
  707. /* Walk monitor modes to find the best or the exact match */
  708. for (i = 0, mode = hdmi->monspec.modedb;
  709. i < hdmi->monspec.modedb_len && scanning;
  710. i++, mode++) {
  711. unsigned long rate_error;
  712. if (!f_width && !f_height) {
  713. /*
  714. * A parameter string "video=sh_mobile_lcdc:0x0" means
  715. * use the preferred EDID mode. If it is rejected by
  716. * .fb_check_var(), keep looking, until an acceptable
  717. * one is found.
  718. */
  719. if ((mode->flag & FB_MODE_IS_FIRST) || preferred_bad)
  720. scanning = false;
  721. else
  722. continue;
  723. } else if (f_width != mode->xres || f_height != mode->yres) {
  724. /* No interest in unmatching modes */
  725. continue;
  726. }
  727. rate_error = sh_hdmi_rate_error(hdmi, mode, hdmi_rate, parent_rate);
  728. if (scanning) {
  729. if (f_refresh == mode->refresh || (!f_refresh && !rate_error))
  730. /*
  731. * Exact match if either the refresh rate
  732. * matches or it hasn't been specified and we've
  733. * found a mode, for which we can configure the
  734. * clock precisely
  735. */
  736. scanning = false;
  737. else if (found && found_rate_error <= rate_error)
  738. /*
  739. * We otherwise search for the closest matching
  740. * clock rate - either if no refresh rate has
  741. * been specified or we cannot find an exactly
  742. * matching one
  743. */
  744. continue;
  745. }
  746. /* Check if supported: sufficient fb memory, supported clock-rate */
  747. fb_videomode_to_var(var, mode);
  748. var->bits_per_pixel = info->var.bits_per_pixel;
  749. if (info && info->fbops->fb_check_var &&
  750. info->fbops->fb_check_var(var, info)) {
  751. scanning = true;
  752. preferred_bad = true;
  753. continue;
  754. }
  755. found = mode;
  756. found_rate_error = rate_error;
  757. }
  758. hdmi->var.width = hdmi->monspec.max_x * 10;
  759. hdmi->var.height = hdmi->monspec.max_y * 10;
  760. /*
  761. * TODO 1: if no ->info is present, postpone running the config until
  762. * after ->info first gets registered.
  763. * TODO 2: consider registering the HDMI platform device from the LCDC
  764. * driver, and passing ->info with HDMI platform data.
  765. */
  766. if (info && !found) {
  767. modelist = info->modelist.next &&
  768. !list_empty(&info->modelist) ?
  769. list_entry(info->modelist.next,
  770. struct fb_modelist, list) :
  771. NULL;
  772. if (modelist) {
  773. found = &modelist->mode;
  774. found_rate_error = sh_hdmi_rate_error(hdmi, found, hdmi_rate, parent_rate);
  775. }
  776. }
  777. /* No cookie today */
  778. if (!found)
  779. return -ENXIO;
  780. if (found->xres == 640 && found->yres == 480 && found->refresh == 60)
  781. hdmi->preprogrammed_vic = 1;
  782. else if (found->xres == 720 && found->yres == 480 && found->refresh == 60)
  783. hdmi->preprogrammed_vic = 2;
  784. else if (found->xres == 720 && found->yres == 576 && found->refresh == 50)
  785. hdmi->preprogrammed_vic = 17;
  786. else if (found->xres == 1280 && found->yres == 720 && found->refresh == 60)
  787. hdmi->preprogrammed_vic = 4;
  788. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 24)
  789. hdmi->preprogrammed_vic = 32;
  790. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 50)
  791. hdmi->preprogrammed_vic = 31;
  792. else if (found->xres == 1920 && found->yres == 1080 && found->refresh == 60)
  793. hdmi->preprogrammed_vic = 16;
  794. else
  795. hdmi->preprogrammed_vic = 0;
  796. dev_dbg(hdmi->dev, "Using %s %s mode %ux%u@%uHz (%luHz), clock error %luHz\n",
  797. modelist ? "default" : "EDID", hdmi->preprogrammed_vic ? "VIC" : "external",
  798. found->xres, found->yres, found->refresh,
  799. PICOS2KHZ(found->pixclock) * 1000, found_rate_error);
  800. fb_videomode_to_var(&hdmi->var, found);
  801. sh_hdmi_external_video_param(hdmi);
  802. return 0;
  803. }
  804. static irqreturn_t sh_hdmi_hotplug(int irq, void *dev_id)
  805. {
  806. struct sh_hdmi *hdmi = dev_id;
  807. u8 status1, status2, mask1, mask2;
  808. /* mode_b and PLLA and PLLB reset */
  809. hdmi_write(hdmi, 0x2C, HDMI_SYSTEM_CTRL);
  810. /* How long shall reset be held? */
  811. udelay(10);
  812. /* mode_b and PLLA and PLLB reset release */
  813. hdmi_write(hdmi, 0x20, HDMI_SYSTEM_CTRL);
  814. status1 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_1);
  815. status2 = hdmi_read(hdmi, HDMI_INTERRUPT_STATUS_2);
  816. mask1 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_1);
  817. mask2 = hdmi_read(hdmi, HDMI_INTERRUPT_MASK_2);
  818. /* Correct would be to ack only set bits, but the datasheet requires 0xff */
  819. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_1);
  820. hdmi_write(hdmi, 0xFF, HDMI_INTERRUPT_STATUS_2);
  821. if (printk_ratelimit())
  822. dev_dbg(hdmi->dev, "IRQ #%d: Status #1: 0x%x & 0x%x, #2: 0x%x & 0x%x\n",
  823. irq, status1, mask1, status2, mask2);
  824. if (!((status1 & mask1) | (status2 & mask2))) {
  825. return IRQ_NONE;
  826. } else if (status1 & 0xc0) {
  827. u8 msens;
  828. /* Datasheet specifies 10ms... */
  829. udelay(500);
  830. msens = hdmi_read(hdmi, HDMI_HOT_PLUG_MSENS_STATUS);
  831. dev_dbg(hdmi->dev, "MSENS 0x%x\n", msens);
  832. /* Check, if hot plug & MSENS pin status are both high */
  833. if ((msens & 0xC0) == 0xC0) {
  834. /* Display plug in */
  835. hdmi->edid_segment_nr = 0;
  836. hdmi->edid_block_addr = 0;
  837. hdmi->edid_blocks = 0;
  838. hdmi->hp_state = HDMI_HOTPLUG_CONNECTED;
  839. /* Set EDID word address */
  840. hdmi_write(hdmi, 0x00, HDMI_EDID_WORD_ADDRESS);
  841. /* Enable EDID interrupt */
  842. hdmi_write(hdmi, 0xC6, HDMI_INTERRUPT_MASK_1);
  843. /* Set EDID segment pointer - starts reading EDID */
  844. hdmi_write(hdmi, 0x00, HDMI_EDID_SEGMENT_POINTER);
  845. } else if (!(status1 & 0x80)) {
  846. /* Display unplug, beware multiple interrupts */
  847. if (hdmi->hp_state != HDMI_HOTPLUG_DISCONNECTED) {
  848. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  849. schedule_delayed_work(&hdmi->edid_work, 0);
  850. }
  851. /* display_off will switch back to mode_a */
  852. }
  853. } else if (status1 & 2) {
  854. /* EDID error interrupt: retry */
  855. /* Set EDID word address */
  856. hdmi_write(hdmi, hdmi->edid_block_addr, HDMI_EDID_WORD_ADDRESS);
  857. /* Set EDID segment pointer */
  858. hdmi_write(hdmi, hdmi->edid_segment_nr, HDMI_EDID_SEGMENT_POINTER);
  859. } else if (status1 & 4) {
  860. /* Disable EDID interrupt */
  861. hdmi_write(hdmi, 0xC0, HDMI_INTERRUPT_MASK_1);
  862. schedule_delayed_work(&hdmi->edid_work, msecs_to_jiffies(10));
  863. }
  864. return IRQ_HANDLED;
  865. }
  866. /* locking: called with info->lock held, or before register_framebuffer() */
  867. static void sh_hdmi_display_on(void *arg, struct fb_info *info)
  868. {
  869. /*
  870. * info is guaranteed to be valid, when we are called, because our
  871. * FB_EVENT_FB_UNBIND notify is also called with info->lock held
  872. */
  873. struct sh_hdmi *hdmi = arg;
  874. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  875. struct sh_mobile_lcdc_chan *ch = info->par;
  876. dev_dbg(hdmi->dev, "%s(%p): state %x\n", __func__,
  877. pdata->lcd_dev, info->state);
  878. /* No need to lock */
  879. hdmi->info = info;
  880. /*
  881. * hp_state can be set to
  882. * HDMI_HOTPLUG_DISCONNECTED: on monitor unplug
  883. * HDMI_HOTPLUG_CONNECTED: on monitor plug-in
  884. * HDMI_HOTPLUG_EDID_DONE: on EDID read completion
  885. */
  886. switch (hdmi->hp_state) {
  887. case HDMI_HOTPLUG_EDID_DONE:
  888. /* PS mode d->e. All functions are active */
  889. hdmi_write(hdmi, 0x80, HDMI_SYSTEM_CTRL);
  890. dev_dbg(hdmi->dev, "HDMI running\n");
  891. break;
  892. case HDMI_HOTPLUG_DISCONNECTED:
  893. info->state = FBINFO_STATE_SUSPENDED;
  894. default:
  895. hdmi->var = ch->display_var;
  896. }
  897. }
  898. /* locking: called with info->lock held */
  899. static void sh_hdmi_display_off(void *arg)
  900. {
  901. struct sh_hdmi *hdmi = arg;
  902. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  903. dev_dbg(hdmi->dev, "%s(%p)\n", __func__, pdata->lcd_dev);
  904. /* PS mode e->a */
  905. hdmi_write(hdmi, 0x10, HDMI_SYSTEM_CTRL);
  906. }
  907. static bool sh_hdmi_must_reconfigure(struct sh_hdmi *hdmi)
  908. {
  909. struct fb_info *info = hdmi->info;
  910. struct sh_mobile_lcdc_chan *ch = info->par;
  911. struct fb_var_screeninfo *new_var = &hdmi->var, *old_var = &ch->display_var;
  912. struct fb_videomode mode1, mode2;
  913. fb_var_to_videomode(&mode1, old_var);
  914. fb_var_to_videomode(&mode2, new_var);
  915. dev_dbg(info->dev, "Old %ux%u, new %ux%u\n",
  916. mode1.xres, mode1.yres, mode2.xres, mode2.yres);
  917. if (fb_mode_is_equal(&mode1, &mode2)) {
  918. /* It can be a different monitor with an equal video-mode */
  919. old_var->width = new_var->width;
  920. old_var->height = new_var->height;
  921. return false;
  922. }
  923. dev_dbg(info->dev, "Switching %u -> %u lines\n",
  924. mode1.yres, mode2.yres);
  925. *old_var = *new_var;
  926. return true;
  927. }
  928. /**
  929. * sh_hdmi_clk_configure() - set HDMI clock frequency and enable the clock
  930. * @hdmi: driver context
  931. * @hdmi_rate: HDMI clock frequency in Hz
  932. * @parent_rate: if != 0 - set parent clock rate for optimal precision
  933. * return: configured positive rate if successful
  934. * 0 if couldn't set the rate, but managed to enable the
  935. * clock, negative error, if couldn't enable the clock
  936. */
  937. static long sh_hdmi_clk_configure(struct sh_hdmi *hdmi, unsigned long hdmi_rate,
  938. unsigned long parent_rate)
  939. {
  940. int ret;
  941. if (parent_rate && clk_get_parent(hdmi->hdmi_clk)) {
  942. ret = clk_set_rate(clk_get_parent(hdmi->hdmi_clk), parent_rate);
  943. if (ret < 0) {
  944. dev_warn(hdmi->dev, "Cannot set parent rate %ld: %d\n", parent_rate, ret);
  945. hdmi_rate = clk_round_rate(hdmi->hdmi_clk, hdmi_rate);
  946. } else {
  947. dev_dbg(hdmi->dev, "HDMI set parent frequency %lu\n", parent_rate);
  948. }
  949. }
  950. ret = clk_set_rate(hdmi->hdmi_clk, hdmi_rate);
  951. if (ret < 0) {
  952. dev_warn(hdmi->dev, "Cannot set rate %ld: %d\n", hdmi_rate, ret);
  953. hdmi_rate = 0;
  954. } else {
  955. dev_dbg(hdmi->dev, "HDMI set frequency %lu\n", hdmi_rate);
  956. }
  957. return hdmi_rate;
  958. }
  959. /* Hotplug interrupt occurred, read EDID */
  960. static void sh_hdmi_edid_work_fn(struct work_struct *work)
  961. {
  962. struct sh_hdmi *hdmi = container_of(work, struct sh_hdmi, edid_work.work);
  963. struct fb_info *info;
  964. struct sh_mobile_hdmi_info *pdata = hdmi->dev->platform_data;
  965. struct sh_mobile_lcdc_chan *ch;
  966. int ret;
  967. dev_dbg(hdmi->dev, "%s(%p): begin, hotplug status %d\n", __func__,
  968. pdata->lcd_dev, hdmi->hp_state);
  969. if (!pdata->lcd_dev)
  970. return;
  971. mutex_lock(&hdmi->mutex);
  972. info = hdmi->info;
  973. if (hdmi->hp_state == HDMI_HOTPLUG_CONNECTED) {
  974. unsigned long parent_rate = 0, hdmi_rate;
  975. ret = sh_hdmi_read_edid(hdmi, &hdmi_rate, &parent_rate);
  976. if (ret < 0)
  977. goto out;
  978. hdmi->hp_state = HDMI_HOTPLUG_EDID_DONE;
  979. /* Reconfigure the clock */
  980. ret = sh_hdmi_clk_configure(hdmi, hdmi_rate, parent_rate);
  981. if (ret < 0)
  982. goto out;
  983. msleep(10);
  984. sh_hdmi_configure(hdmi);
  985. /* Switched to another (d) power-save mode */
  986. msleep(10);
  987. if (!info)
  988. goto out;
  989. ch = info->par;
  990. if (lock_fb_info(info)) {
  991. console_lock();
  992. /* HDMI plug in */
  993. if (!sh_hdmi_must_reconfigure(hdmi) &&
  994. info->state == FBINFO_STATE_RUNNING) {
  995. /*
  996. * First activation with the default monitor - just turn
  997. * on, if we run a resume here, the logo disappears
  998. */
  999. info->var.width = hdmi->var.width;
  1000. info->var.height = hdmi->var.height;
  1001. sh_hdmi_display_on(hdmi, info);
  1002. } else {
  1003. /* New monitor or have to wake up */
  1004. fb_set_suspend(info, 0);
  1005. }
  1006. console_unlock();
  1007. unlock_fb_info(info);
  1008. }
  1009. } else {
  1010. ret = 0;
  1011. if (!info)
  1012. goto out;
  1013. hdmi->monspec.modedb_len = 0;
  1014. fb_destroy_modedb(hdmi->monspec.modedb);
  1015. hdmi->monspec.modedb = NULL;
  1016. if (lock_fb_info(info)) {
  1017. console_lock();
  1018. /* HDMI disconnect */
  1019. fb_set_suspend(info, 1);
  1020. console_unlock();
  1021. unlock_fb_info(info);
  1022. }
  1023. }
  1024. out:
  1025. if (ret < 0 && ret != -EAGAIN)
  1026. hdmi->hp_state = HDMI_HOTPLUG_DISCONNECTED;
  1027. mutex_unlock(&hdmi->mutex);
  1028. dev_dbg(hdmi->dev, "%s(%p): end\n", __func__, pdata->lcd_dev);
  1029. }
  1030. static int sh_hdmi_notify(struct notifier_block *nb,
  1031. unsigned long action, void *data)
  1032. {
  1033. struct fb_event *event = data;
  1034. struct fb_info *info = event->info;
  1035. struct sh_hdmi *hdmi = notifier_to_hdmi(nb);
  1036. if (hdmi->info != info)
  1037. return NOTIFY_DONE;
  1038. switch(action) {
  1039. case FB_EVENT_FB_REGISTERED:
  1040. /* Unneeded, activation taken care by sh_hdmi_display_on() */
  1041. break;
  1042. case FB_EVENT_FB_UNREGISTERED:
  1043. /*
  1044. * We are called from unregister_framebuffer() with the
  1045. * info->lock held. This is bad for us, because we can race with
  1046. * the scheduled work, which has to call fb_set_suspend(), which
  1047. * takes info->lock internally, so, sh_hdmi_edid_work_fn()
  1048. * cannot take and hold info->lock for the whole function
  1049. * duration. Using an additional lock creates a classical AB-BA
  1050. * lock up. Therefore, we have to release the info->lock
  1051. * temporarily, synchronise with the work queue and re-acquire
  1052. * the info->lock.
  1053. */
  1054. unlock_fb_info(info);
  1055. mutex_lock(&hdmi->mutex);
  1056. hdmi->info = NULL;
  1057. mutex_unlock(&hdmi->mutex);
  1058. lock_fb_info(info);
  1059. return NOTIFY_OK;
  1060. }
  1061. return NOTIFY_DONE;
  1062. }
  1063. static int __init sh_hdmi_probe(struct platform_device *pdev)
  1064. {
  1065. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1066. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1067. struct sh_mobile_lcdc_board_cfg *board_cfg;
  1068. int irq = platform_get_irq(pdev, 0), ret;
  1069. struct sh_hdmi *hdmi;
  1070. long rate;
  1071. if (!res || !pdata || irq < 0)
  1072. return -ENODEV;
  1073. hdmi = kzalloc(sizeof(*hdmi), GFP_KERNEL);
  1074. if (!hdmi) {
  1075. dev_err(&pdev->dev, "Cannot allocate device data\n");
  1076. return -ENOMEM;
  1077. }
  1078. mutex_init(&hdmi->mutex);
  1079. hdmi->dev = &pdev->dev;
  1080. hdmi->hdmi_clk = clk_get(&pdev->dev, "ick");
  1081. if (IS_ERR(hdmi->hdmi_clk)) {
  1082. ret = PTR_ERR(hdmi->hdmi_clk);
  1083. dev_err(&pdev->dev, "Unable to get clock: %d\n", ret);
  1084. goto egetclk;
  1085. }
  1086. /* An arbitrary relaxed pixclock just to get things started: from standard 480p */
  1087. rate = clk_round_rate(hdmi->hdmi_clk, PICOS2KHZ(37037));
  1088. if (rate > 0)
  1089. rate = sh_hdmi_clk_configure(hdmi, rate, 0);
  1090. if (rate < 0) {
  1091. ret = rate;
  1092. goto erate;
  1093. }
  1094. ret = clk_enable(hdmi->hdmi_clk);
  1095. if (ret < 0) {
  1096. dev_err(hdmi->dev, "Cannot enable clock: %d\n", ret);
  1097. goto erate;
  1098. }
  1099. dev_dbg(&pdev->dev, "Enabled HDMI clock at %luHz\n", rate);
  1100. if (!request_mem_region(res->start, resource_size(res), dev_name(&pdev->dev))) {
  1101. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1102. ret = -EBUSY;
  1103. goto ereqreg;
  1104. }
  1105. hdmi->base = ioremap(res->start, resource_size(res));
  1106. if (!hdmi->base) {
  1107. dev_err(&pdev->dev, "HDMI register region already claimed\n");
  1108. ret = -ENOMEM;
  1109. goto emap;
  1110. }
  1111. platform_set_drvdata(pdev, hdmi);
  1112. /* Set up LCDC callbacks */
  1113. board_cfg = &pdata->lcd_chan->board_cfg;
  1114. board_cfg->owner = THIS_MODULE;
  1115. board_cfg->board_data = hdmi;
  1116. board_cfg->display_on = sh_hdmi_display_on;
  1117. board_cfg->display_off = sh_hdmi_display_off;
  1118. INIT_DELAYED_WORK(&hdmi->edid_work, sh_hdmi_edid_work_fn);
  1119. pm_runtime_enable(&pdev->dev);
  1120. pm_runtime_get_sync(&pdev->dev);
  1121. /* Product and revision IDs are 0 in sh-mobile version */
  1122. dev_info(&pdev->dev, "Detected HDMI controller 0x%x:0x%x\n",
  1123. hdmi_read(hdmi, HDMI_PRODUCT_ID), hdmi_read(hdmi, HDMI_REVISION_ID));
  1124. ret = request_irq(irq, sh_hdmi_hotplug, 0,
  1125. dev_name(&pdev->dev), hdmi);
  1126. if (ret < 0) {
  1127. dev_err(&pdev->dev, "Unable to request irq: %d\n", ret);
  1128. goto ereqirq;
  1129. }
  1130. ret = snd_soc_register_codec(&pdev->dev,
  1131. &soc_codec_dev_sh_hdmi, &sh_hdmi_dai, 1);
  1132. if (ret < 0) {
  1133. dev_err(&pdev->dev, "codec registration failed\n");
  1134. goto ecodec;
  1135. }
  1136. hdmi->notifier.notifier_call = sh_hdmi_notify;
  1137. fb_register_client(&hdmi->notifier);
  1138. return 0;
  1139. ecodec:
  1140. free_irq(irq, hdmi);
  1141. ereqirq:
  1142. pm_runtime_put(&pdev->dev);
  1143. pm_runtime_disable(&pdev->dev);
  1144. iounmap(hdmi->base);
  1145. emap:
  1146. release_mem_region(res->start, resource_size(res));
  1147. ereqreg:
  1148. clk_disable(hdmi->hdmi_clk);
  1149. erate:
  1150. clk_put(hdmi->hdmi_clk);
  1151. egetclk:
  1152. mutex_destroy(&hdmi->mutex);
  1153. kfree(hdmi);
  1154. return ret;
  1155. }
  1156. static int __exit sh_hdmi_remove(struct platform_device *pdev)
  1157. {
  1158. struct sh_mobile_hdmi_info *pdata = pdev->dev.platform_data;
  1159. struct sh_hdmi *hdmi = platform_get_drvdata(pdev);
  1160. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1161. struct sh_mobile_lcdc_board_cfg *board_cfg = &pdata->lcd_chan->board_cfg;
  1162. int irq = platform_get_irq(pdev, 0);
  1163. snd_soc_unregister_codec(&pdev->dev);
  1164. fb_unregister_client(&hdmi->notifier);
  1165. board_cfg->display_on = NULL;
  1166. board_cfg->display_off = NULL;
  1167. board_cfg->board_data = NULL;
  1168. board_cfg->owner = NULL;
  1169. /* No new work will be scheduled, wait for running ISR */
  1170. free_irq(irq, hdmi);
  1171. /* Wait for already scheduled work */
  1172. cancel_delayed_work_sync(&hdmi->edid_work);
  1173. pm_runtime_put(&pdev->dev);
  1174. pm_runtime_disable(&pdev->dev);
  1175. clk_disable(hdmi->hdmi_clk);
  1176. clk_put(hdmi->hdmi_clk);
  1177. iounmap(hdmi->base);
  1178. release_mem_region(res->start, resource_size(res));
  1179. mutex_destroy(&hdmi->mutex);
  1180. kfree(hdmi);
  1181. return 0;
  1182. }
  1183. static struct platform_driver sh_hdmi_driver = {
  1184. .remove = __exit_p(sh_hdmi_remove),
  1185. .driver = {
  1186. .name = "sh-mobile-hdmi",
  1187. },
  1188. };
  1189. static int __init sh_hdmi_init(void)
  1190. {
  1191. return platform_driver_probe(&sh_hdmi_driver, sh_hdmi_probe);
  1192. }
  1193. module_init(sh_hdmi_init);
  1194. static void __exit sh_hdmi_exit(void)
  1195. {
  1196. platform_driver_unregister(&sh_hdmi_driver);
  1197. }
  1198. module_exit(sh_hdmi_exit);
  1199. MODULE_AUTHOR("Guennadi Liakhovetski <g.liakhovetski@gmx.de>");
  1200. MODULE_DESCRIPTION("SuperH / ARM-shmobile HDMI driver");
  1201. MODULE_LICENSE("GPL v2");