ioatdma_registers.h 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef _IOAT_REGISTERS_H_
  22. #define _IOAT_REGISTERS_H_
  23. #define IOAT_PCI_DMACTRL_OFFSET 0x48
  24. #define IOAT_PCI_DMACTRL_DMA_EN 0x00000001
  25. #define IOAT_PCI_DMACTRL_MSI_EN 0x00000002
  26. #define IOAT_PCI_DEVICE_ID_OFFSET 0x02
  27. #define IOAT_PCI_DMAUNCERRSTS_OFFSET 0x148
  28. #define IOAT_PCI_CHANERRMASK_INT_OFFSET 0x184
  29. /* MMIO Device Registers */
  30. #define IOAT_CHANCNT_OFFSET 0x00 /* 8-bit */
  31. #define IOAT_XFERCAP_OFFSET 0x01 /* 8-bit */
  32. #define IOAT_XFERCAP_4KB 12
  33. #define IOAT_XFERCAP_8KB 13
  34. #define IOAT_XFERCAP_16KB 14
  35. #define IOAT_XFERCAP_32KB 15
  36. #define IOAT_XFERCAP_32GB 0
  37. #define IOAT_GENCTRL_OFFSET 0x02 /* 8-bit */
  38. #define IOAT_GENCTRL_DEBUG_EN 0x01
  39. #define IOAT_INTRCTRL_OFFSET 0x03 /* 8-bit */
  40. #define IOAT_INTRCTRL_MASTER_INT_EN 0x01 /* Master Interrupt Enable */
  41. #define IOAT_INTRCTRL_INT_STATUS 0x02 /* ATTNSTATUS -or- Channel Int */
  42. #define IOAT_INTRCTRL_INT 0x04 /* INT_STATUS -and- MASTER_INT_EN */
  43. #define IOAT_INTRCTRL_MSIX_VECTOR_CONTROL 0x08 /* Enable all MSI-X vectors */
  44. #define IOAT_ATTNSTATUS_OFFSET 0x04 /* Each bit is a channel */
  45. #define IOAT_VER_OFFSET 0x08 /* 8-bit */
  46. #define IOAT_VER_MAJOR_MASK 0xF0
  47. #define IOAT_VER_MINOR_MASK 0x0F
  48. #define GET_IOAT_VER_MAJOR(x) (((x) & IOAT_VER_MAJOR_MASK) >> 4)
  49. #define GET_IOAT_VER_MINOR(x) ((x) & IOAT_VER_MINOR_MASK)
  50. #define IOAT_PERPORTOFFSET_OFFSET 0x0A /* 16-bit */
  51. #define IOAT_INTRDELAY_OFFSET 0x0C /* 16-bit */
  52. #define IOAT_INTRDELAY_INT_DELAY_MASK 0x3FFF /* Interrupt Delay Time */
  53. #define IOAT_INTRDELAY_COALESE_SUPPORT 0x8000 /* Interrupt Coalescing Supported */
  54. #define IOAT_DEVICE_STATUS_OFFSET 0x0E /* 16-bit */
  55. #define IOAT_DEVICE_STATUS_DEGRADED_MODE 0x0001
  56. #define IOAT_CHANNEL_MMIO_SIZE 0x80 /* Each Channel MMIO space is this size */
  57. /* DMA Channel Registers */
  58. #define IOAT_CHANCTRL_OFFSET 0x00 /* 16-bit Channel Control Register */
  59. #define IOAT_CHANCTRL_CHANNEL_PRIORITY_MASK 0xF000
  60. #define IOAT_CHANCTRL_CHANNEL_IN_USE 0x0100
  61. #define IOAT_CHANCTRL_DESCRIPTOR_ADDR_SNOOP_CONTROL 0x0020
  62. #define IOAT_CHANCTRL_ERR_INT_EN 0x0010
  63. #define IOAT_CHANCTRL_ANY_ERR_ABORT_EN 0x0008
  64. #define IOAT_CHANCTRL_ERR_COMPLETION_EN 0x0004
  65. #define IOAT_CHANCTRL_INT_DISABLE 0x0001
  66. #define IOAT_DMA_COMP_OFFSET 0x02 /* 16-bit DMA channel compatibility */
  67. #define IOAT_DMA_COMP_V1 0x0001 /* Compatibility with DMA version 1 */
  68. #define IOAT_DMA_COMP_V2 0x0002 /* Compatibility with DMA version 2 */
  69. #define IOAT1_CHANSTS_OFFSET 0x04 /* 64-bit Channel Status Register */
  70. #define IOAT2_CHANSTS_OFFSET 0x08 /* 64-bit Channel Status Register */
  71. #define IOAT_CHANSTS_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
  72. ? IOAT1_CHANSTS_OFFSET : IOAT2_CHANSTS_OFFSET)
  73. #define IOAT1_CHANSTS_OFFSET_LOW 0x04
  74. #define IOAT2_CHANSTS_OFFSET_LOW 0x08
  75. #define IOAT_CHANSTS_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
  76. ? IOAT1_CHANSTS_OFFSET_LOW : IOAT2_CHANSTS_OFFSET_LOW)
  77. #define IOAT1_CHANSTS_OFFSET_HIGH 0x08
  78. #define IOAT2_CHANSTS_OFFSET_HIGH 0x0C
  79. #define IOAT_CHANSTS_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
  80. ? IOAT1_CHANSTS_OFFSET_HIGH : IOAT2_CHANSTS_OFFSET_HIGH)
  81. #define IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR ~0x3F
  82. #define IOAT_CHANSTS_SOFT_ERR 0x0000000000000010
  83. #define IOAT_CHANSTS_UNAFFILIATED_ERR 0x0000000000000008
  84. #define IOAT_CHANSTS_DMA_TRANSFER_STATUS 0x0000000000000007
  85. #define IOAT_CHANSTS_DMA_TRANSFER_STATUS_ACTIVE 0x0
  86. #define IOAT_CHANSTS_DMA_TRANSFER_STATUS_DONE 0x1
  87. #define IOAT_CHANSTS_DMA_TRANSFER_STATUS_SUSPENDED 0x2
  88. #define IOAT_CHANSTS_DMA_TRANSFER_STATUS_HALTED 0x3
  89. #define IOAT_CHAN_DMACOUNT_OFFSET 0x06 /* 16-bit DMA Count register */
  90. #define IOAT_DCACTRL_OFFSET 0x30 /* 32 bit Direct Cache Access Control Register */
  91. #define IOAT_DCACTRL_CMPL_WRITE_ENABLE 0x10000
  92. #define IOAT_DCACTRL_TARGET_CPU_MASK 0xFFFF /* APIC ID */
  93. /* CB DCA Memory Space Registers */
  94. #define IOAT_DCAOFFSET_OFFSET 0x14
  95. /* CB_BAR + IOAT_DCAOFFSET value */
  96. #define IOAT_DCA_VER_OFFSET 0x00
  97. #define IOAT_DCA_VER_MAJOR_MASK 0xF0
  98. #define IOAT_DCA_VER_MINOR_MASK 0x0F
  99. #define IOAT_DCA_COMP_OFFSET 0x02
  100. #define IOAT_DCA_COMP_V1 0x1
  101. #define IOAT_FSB_CAPABILITY_OFFSET 0x04
  102. #define IOAT_FSB_CAPABILITY_PREFETCH 0x1
  103. #define IOAT_PCI_CAPABILITY_OFFSET 0x06
  104. #define IOAT_PCI_CAPABILITY_MEMWR 0x1
  105. #define IOAT_FSB_CAP_ENABLE_OFFSET 0x08
  106. #define IOAT_FSB_CAP_ENABLE_PREFETCH 0x1
  107. #define IOAT_PCI_CAP_ENABLE_OFFSET 0x0A
  108. #define IOAT_PCI_CAP_ENABLE_MEMWR 0x1
  109. #define IOAT_APICID_TAG_MAP_OFFSET 0x0C
  110. #define IOAT_APICID_TAG_MAP_TAG0 0x0000000F
  111. #define IOAT_APICID_TAG_MAP_TAG0_SHIFT 0
  112. #define IOAT_APICID_TAG_MAP_TAG1 0x000000F0
  113. #define IOAT_APICID_TAG_MAP_TAG1_SHIFT 4
  114. #define IOAT_APICID_TAG_MAP_TAG2 0x00000F00
  115. #define IOAT_APICID_TAG_MAP_TAG2_SHIFT 8
  116. #define IOAT_APICID_TAG_MAP_TAG3 0x0000F000
  117. #define IOAT_APICID_TAG_MAP_TAG3_SHIFT 12
  118. #define IOAT_APICID_TAG_MAP_TAG4 0x000F0000
  119. #define IOAT_APICID_TAG_MAP_TAG4_SHIFT 16
  120. #define IOAT_APICID_TAG_CB2_VALID 0x8080808080
  121. #define IOAT_DCA_GREQID_OFFSET 0x10
  122. #define IOAT_DCA_GREQID_SIZE 0x04
  123. #define IOAT_DCA_GREQID_MASK 0xFFFF
  124. #define IOAT_DCA_GREQID_IGNOREFUN 0x10000000
  125. #define IOAT_DCA_GREQID_VALID 0x20000000
  126. #define IOAT_DCA_GREQID_LASTID 0x80000000
  127. #define IOAT3_CSI_CAPABILITY_OFFSET 0x08
  128. #define IOAT3_CSI_CAPABILITY_PREFETCH 0x1
  129. #define IOAT3_PCI_CAPABILITY_OFFSET 0x0A
  130. #define IOAT3_PCI_CAPABILITY_MEMWR 0x1
  131. #define IOAT3_CSI_CONTROL_OFFSET 0x0C
  132. #define IOAT3_CSI_CONTROL_PREFETCH 0x1
  133. #define IOAT3_PCI_CONTROL_OFFSET 0x0E
  134. #define IOAT3_PCI_CONTROL_MEMWR 0x1
  135. #define IOAT3_APICID_TAG_MAP_OFFSET 0x10
  136. #define IOAT3_APICID_TAG_MAP_OFFSET_LOW 0x10
  137. #define IOAT3_APICID_TAG_MAP_OFFSET_HIGH 0x14
  138. #define IOAT3_DCA_GREQID_OFFSET 0x02
  139. #define IOAT1_CHAINADDR_OFFSET 0x0C /* 64-bit Descriptor Chain Address Register */
  140. #define IOAT2_CHAINADDR_OFFSET 0x10 /* 64-bit Descriptor Chain Address Register */
  141. #define IOAT_CHAINADDR_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
  142. ? IOAT1_CHAINADDR_OFFSET : IOAT2_CHAINADDR_OFFSET)
  143. #define IOAT1_CHAINADDR_OFFSET_LOW 0x0C
  144. #define IOAT2_CHAINADDR_OFFSET_LOW 0x10
  145. #define IOAT_CHAINADDR_OFFSET_LOW(ver) ((ver) < IOAT_VER_2_0 \
  146. ? IOAT1_CHAINADDR_OFFSET_LOW : IOAT2_CHAINADDR_OFFSET_LOW)
  147. #define IOAT1_CHAINADDR_OFFSET_HIGH 0x10
  148. #define IOAT2_CHAINADDR_OFFSET_HIGH 0x14
  149. #define IOAT_CHAINADDR_OFFSET_HIGH(ver) ((ver) < IOAT_VER_2_0 \
  150. ? IOAT1_CHAINADDR_OFFSET_HIGH : IOAT2_CHAINADDR_OFFSET_HIGH)
  151. #define IOAT1_CHANCMD_OFFSET 0x14 /* 8-bit DMA Channel Command Register */
  152. #define IOAT2_CHANCMD_OFFSET 0x04 /* 8-bit DMA Channel Command Register */
  153. #define IOAT_CHANCMD_OFFSET(ver) ((ver) < IOAT_VER_2_0 \
  154. ? IOAT1_CHANCMD_OFFSET : IOAT2_CHANCMD_OFFSET)
  155. #define IOAT_CHANCMD_RESET 0x20
  156. #define IOAT_CHANCMD_RESUME 0x10
  157. #define IOAT_CHANCMD_ABORT 0x08
  158. #define IOAT_CHANCMD_SUSPEND 0x04
  159. #define IOAT_CHANCMD_APPEND 0x02
  160. #define IOAT_CHANCMD_START 0x01
  161. #define IOAT_CHANCMP_OFFSET 0x18 /* 64-bit Channel Completion Address Register */
  162. #define IOAT_CHANCMP_OFFSET_LOW 0x18
  163. #define IOAT_CHANCMP_OFFSET_HIGH 0x1C
  164. #define IOAT_CDAR_OFFSET 0x20 /* 64-bit Current Descriptor Address Register */
  165. #define IOAT_CDAR_OFFSET_LOW 0x20
  166. #define IOAT_CDAR_OFFSET_HIGH 0x24
  167. #define IOAT_CHANERR_OFFSET 0x28 /* 32-bit Channel Error Register */
  168. #define IOAT_CHANERR_DMA_TRANSFER_SRC_ADDR_ERR 0x0001
  169. #define IOAT_CHANERR_DMA_TRANSFER_DEST_ADDR_ERR 0x0002
  170. #define IOAT_CHANERR_NEXT_DESCRIPTOR_ADDR_ERR 0x0004
  171. #define IOAT_CHANERR_NEXT_DESCRIPTOR_ALIGNMENT_ERR 0x0008
  172. #define IOAT_CHANERR_CHAIN_ADDR_VALUE_ERR 0x0010
  173. #define IOAT_CHANERR_CHANCMD_ERR 0x0020
  174. #define IOAT_CHANERR_CHIPSET_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0040
  175. #define IOAT_CHANERR_DMA_UNCORRECTABLE_DATA_INTEGRITY_ERR 0x0080
  176. #define IOAT_CHANERR_READ_DATA_ERR 0x0100
  177. #define IOAT_CHANERR_WRITE_DATA_ERR 0x0200
  178. #define IOAT_CHANERR_DESCRIPTOR_CONTROL_ERR 0x0400
  179. #define IOAT_CHANERR_DESCRIPTOR_LENGTH_ERR 0x0800
  180. #define IOAT_CHANERR_COMPLETION_ADDR_ERR 0x1000
  181. #define IOAT_CHANERR_INT_CONFIGURATION_ERR 0x2000
  182. #define IOAT_CHANERR_SOFT_ERR 0x4000
  183. #define IOAT_CHANERR_UNAFFILIATED_ERR 0x8000
  184. #define IOAT_CHANERR_MASK_OFFSET 0x2C /* 32-bit Channel Error Register */
  185. #endif /* _IOAT_REGISTERS_H_ */