makefiles.txt 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204
  1. Linux Kernel Makefiles
  2. This document describes the Linux kernel Makefiles.
  3. === Table of Contents
  4. === 1 Overview
  5. === 2 Who does what
  6. === 3 The kbuild files
  7. --- 3.1 Goal definitions
  8. --- 3.2 Built-in object goals - obj-y
  9. --- 3.3 Loadable module goals - obj-m
  10. --- 3.4 Objects which export symbols
  11. --- 3.5 Library file goals - lib-y
  12. --- 3.6 Descending down in directories
  13. --- 3.7 Compilation flags
  14. --- 3.8 Command line dependency
  15. --- 3.9 Dependency tracking
  16. --- 3.10 Special Rules
  17. --- 3.11 $(CC) support functions
  18. === 4 Host Program support
  19. --- 4.1 Simple Host Program
  20. --- 4.2 Composite Host Programs
  21. --- 4.3 Defining shared libraries
  22. --- 4.4 Using C++ for host programs
  23. --- 4.5 Controlling compiler options for host programs
  24. --- 4.6 When host programs are actually built
  25. --- 4.7 Using hostprogs-$(CONFIG_FOO)
  26. === 5 Kbuild clean infrastructure
  27. === 6 Architecture Makefiles
  28. --- 6.1 Set variables to tweak the build to the architecture
  29. --- 6.2 Add prerequisites to archprepare:
  30. --- 6.3 List directories to visit when descending
  31. --- 6.4 Architecture-specific boot images
  32. --- 6.5 Building non-kbuild targets
  33. --- 6.6 Commands useful for building a boot image
  34. --- 6.7 Custom kbuild commands
  35. --- 6.8 Preprocessing linker scripts
  36. === 7 Kbuild Variables
  37. === 8 Makefile language
  38. === 9 Credits
  39. === 10 TODO
  40. === 1 Overview
  41. The Makefiles have five parts:
  42. Makefile the top Makefile.
  43. .config the kernel configuration file.
  44. arch/$(ARCH)/Makefile the arch Makefile.
  45. scripts/Makefile.* common rules etc. for all kbuild Makefiles.
  46. kbuild Makefiles there are about 500 of these.
  47. The top Makefile reads the .config file, which comes from the kernel
  48. configuration process.
  49. The top Makefile is responsible for building two major products: vmlinux
  50. (the resident kernel image) and modules (any module files).
  51. It builds these goals by recursively descending into the subdirectories of
  52. the kernel source tree.
  53. The list of subdirectories which are visited depends upon the kernel
  54. configuration. The top Makefile textually includes an arch Makefile
  55. with the name arch/$(ARCH)/Makefile. The arch Makefile supplies
  56. architecture-specific information to the top Makefile.
  57. Each subdirectory has a kbuild Makefile which carries out the commands
  58. passed down from above. The kbuild Makefile uses information from the
  59. .config file to construct various file lists used by kbuild to build
  60. any built-in or modular targets.
  61. scripts/Makefile.* contains all the definitions/rules etc. that
  62. are used to build the kernel based on the kbuild makefiles.
  63. === 2 Who does what
  64. People have four different relationships with the kernel Makefiles.
  65. *Users* are people who build kernels. These people type commands such as
  66. "make menuconfig" or "make". They usually do not read or edit
  67. any kernel Makefiles (or any other source files).
  68. *Normal developers* are people who work on features such as device
  69. drivers, file systems, and network protocols. These people need to
  70. maintain the kbuild Makefiles for the subsystem they are
  71. working on. In order to do this effectively, they need some overall
  72. knowledge about the kernel Makefiles, plus detailed knowledge about the
  73. public interface for kbuild.
  74. *Arch developers* are people who work on an entire architecture, such
  75. as sparc or ia64. Arch developers need to know about the arch Makefile
  76. as well as kbuild Makefiles.
  77. *Kbuild developers* are people who work on the kernel build system itself.
  78. These people need to know about all aspects of the kernel Makefiles.
  79. This document is aimed towards normal developers and arch developers.
  80. === 3 The kbuild files
  81. Most Makefiles within the kernel are kbuild Makefiles that use the
  82. kbuild infrastructure. This chapter introduces the syntax used in the
  83. kbuild makefiles.
  84. The preferred name for the kbuild files are 'Makefile' but 'Kbuild' can
  85. be used and if both a 'Makefile' and a 'Kbuild' file exists, then the 'Kbuild'
  86. file will be used.
  87. Section 3.1 "Goal definitions" is a quick intro, further chapters provide
  88. more details, with real examples.
  89. --- 3.1 Goal definitions
  90. Goal definitions are the main part (heart) of the kbuild Makefile.
  91. These lines define the files to be built, any special compilation
  92. options, and any subdirectories to be entered recursively.
  93. The most simple kbuild makefile contains one line:
  94. Example:
  95. obj-y += foo.o
  96. This tells kbuild that there is one object in that directory, named
  97. foo.o. foo.o will be built from foo.c or foo.S.
  98. If foo.o shall be built as a module, the variable obj-m is used.
  99. Therefore the following pattern is often used:
  100. Example:
  101. obj-$(CONFIG_FOO) += foo.o
  102. $(CONFIG_FOO) evaluates to either y (for built-in) or m (for module).
  103. If CONFIG_FOO is neither y nor m, then the file will not be compiled
  104. nor linked.
  105. --- 3.2 Built-in object goals - obj-y
  106. The kbuild Makefile specifies object files for vmlinux
  107. in the $(obj-y) lists. These lists depend on the kernel
  108. configuration.
  109. Kbuild compiles all the $(obj-y) files. It then calls
  110. "$(LD) -r" to merge these files into one built-in.o file.
  111. built-in.o is later linked into vmlinux by the parent Makefile.
  112. The order of files in $(obj-y) is significant. Duplicates in
  113. the lists are allowed: the first instance will be linked into
  114. built-in.o and succeeding instances will be ignored.
  115. Link order is significant, because certain functions
  116. (module_init() / __initcall) will be called during boot in the
  117. order they appear. So keep in mind that changing the link
  118. order may e.g. change the order in which your SCSI
  119. controllers are detected, and thus your disks are renumbered.
  120. Example:
  121. #drivers/isdn/i4l/Makefile
  122. # Makefile for the kernel ISDN subsystem and device drivers.
  123. # Each configuration option enables a list of files.
  124. obj-$(CONFIG_ISDN) += isdn.o
  125. obj-$(CONFIG_ISDN_PPP_BSDCOMP) += isdn_bsdcomp.o
  126. --- 3.3 Loadable module goals - obj-m
  127. $(obj-m) specify object files which are built as loadable
  128. kernel modules.
  129. A module may be built from one source file or several source
  130. files. In the case of one source file, the kbuild makefile
  131. simply adds the file to $(obj-m).
  132. Example:
  133. #drivers/isdn/i4l/Makefile
  134. obj-$(CONFIG_ISDN_PPP_BSDCOMP) += isdn_bsdcomp.o
  135. Note: In this example $(CONFIG_ISDN_PPP_BSDCOMP) evaluates to 'm'
  136. If a kernel module is built from several source files, you specify
  137. that you want to build a module in the same way as above.
  138. Kbuild needs to know which the parts that you want to build your
  139. module from, so you have to tell it by setting an
  140. $(<module_name>-objs) variable.
  141. Example:
  142. #drivers/isdn/i4l/Makefile
  143. obj-$(CONFIG_ISDN) += isdn.o
  144. isdn-objs := isdn_net_lib.o isdn_v110.o isdn_common.o
  145. In this example, the module name will be isdn.o. Kbuild will
  146. compile the objects listed in $(isdn-objs) and then run
  147. "$(LD) -r" on the list of these files to generate isdn.o.
  148. Kbuild recognises objects used for composite objects by the suffix
  149. -objs, and the suffix -y. This allows the Makefiles to use
  150. the value of a CONFIG_ symbol to determine if an object is part
  151. of a composite object.
  152. Example:
  153. #fs/ext2/Makefile
  154. obj-$(CONFIG_EXT2_FS) += ext2.o
  155. ext2-y := balloc.o bitmap.o
  156. ext2-$(CONFIG_EXT2_FS_XATTR) += xattr.o
  157. In this example, xattr.o is only part of the composite object
  158. ext2.o if $(CONFIG_EXT2_FS_XATTR) evaluates to 'y'.
  159. Note: Of course, when you are building objects into the kernel,
  160. the syntax above will also work. So, if you have CONFIG_EXT2_FS=y,
  161. kbuild will build an ext2.o file for you out of the individual
  162. parts and then link this into built-in.o, as you would expect.
  163. --- 3.4 Objects which export symbols
  164. No special notation is required in the makefiles for
  165. modules exporting symbols.
  166. --- 3.5 Library file goals - lib-y
  167. Objects listed with obj-* are used for modules, or
  168. combined in a built-in.o for that specific directory.
  169. There is also the possibility to list objects that will
  170. be included in a library, lib.a.
  171. All objects listed with lib-y are combined in a single
  172. library for that directory.
  173. Objects that are listed in obj-y and additionally listed in
  174. lib-y will not be included in the library, since they will
  175. be accessible anyway.
  176. For consistency, objects listed in lib-m will be included in lib.a.
  177. Note that the same kbuild makefile may list files to be built-in
  178. and to be part of a library. Therefore the same directory
  179. may contain both a built-in.o and a lib.a file.
  180. Example:
  181. #arch/i386/lib/Makefile
  182. lib-y := checksum.o delay.o
  183. This will create a library lib.a based on checksum.o and delay.o.
  184. For kbuild to actually recognize that there is a lib.a being built,
  185. the directory shall be listed in libs-y.
  186. See also "6.3 List directories to visit when descending".
  187. Use of lib-y is normally restricted to lib/ and arch/*/lib.
  188. --- 3.6 Descending down in directories
  189. A Makefile is only responsible for building objects in its own
  190. directory. Files in subdirectories should be taken care of by
  191. Makefiles in these subdirs. The build system will automatically
  192. invoke make recursively in subdirectories, provided you let it know of
  193. them.
  194. To do so, obj-y and obj-m are used.
  195. ext2 lives in a separate directory, and the Makefile present in fs/
  196. tells kbuild to descend down using the following assignment.
  197. Example:
  198. #fs/Makefile
  199. obj-$(CONFIG_EXT2_FS) += ext2/
  200. If CONFIG_EXT2_FS is set to either 'y' (built-in) or 'm' (modular)
  201. the corresponding obj- variable will be set, and kbuild will descend
  202. down in the ext2 directory.
  203. Kbuild only uses this information to decide that it needs to visit
  204. the directory, it is the Makefile in the subdirectory that
  205. specifies what is modules and what is built-in.
  206. It is good practice to use a CONFIG_ variable when assigning directory
  207. names. This allows kbuild to totally skip the directory if the
  208. corresponding CONFIG_ option is neither 'y' nor 'm'.
  209. --- 3.7 Compilation flags
  210. EXTRA_CFLAGS, EXTRA_AFLAGS, EXTRA_LDFLAGS, EXTRA_ARFLAGS
  211. All the EXTRA_ variables apply only to the kbuild makefile
  212. where they are assigned. The EXTRA_ variables apply to all
  213. commands executed in the kbuild makefile.
  214. $(EXTRA_CFLAGS) specifies options for compiling C files with
  215. $(CC).
  216. Example:
  217. # drivers/sound/emu10k1/Makefile
  218. EXTRA_CFLAGS += -I$(obj)
  219. ifdef DEBUG
  220. EXTRA_CFLAGS += -DEMU10K1_DEBUG
  221. endif
  222. This variable is necessary because the top Makefile owns the
  223. variable $(CFLAGS) and uses it for compilation flags for the
  224. entire tree.
  225. $(EXTRA_AFLAGS) is a similar string for per-directory options
  226. when compiling assembly language source.
  227. Example:
  228. #arch/x86_64/kernel/Makefile
  229. EXTRA_AFLAGS := -traditional
  230. $(EXTRA_LDFLAGS) and $(EXTRA_ARFLAGS) are similar strings for
  231. per-directory options to $(LD) and $(AR).
  232. Example:
  233. #arch/m68k/fpsp040/Makefile
  234. EXTRA_LDFLAGS := -x
  235. CFLAGS_$@, AFLAGS_$@
  236. CFLAGS_$@ and AFLAGS_$@ only apply to commands in current
  237. kbuild makefile.
  238. $(CFLAGS_$@) specifies per-file options for $(CC). The $@
  239. part has a literal value which specifies the file that it is for.
  240. Example:
  241. # drivers/scsi/Makefile
  242. CFLAGS_aha152x.o = -DAHA152X_STAT -DAUTOCONF
  243. CFLAGS_gdth.o = # -DDEBUG_GDTH=2 -D__SERIAL__ -D__COM2__ \
  244. -DGDTH_STATISTICS
  245. CFLAGS_seagate.o = -DARBITRATE -DPARITY -DSEAGATE_USE_ASM
  246. These three lines specify compilation flags for aha152x.o,
  247. gdth.o, and seagate.o
  248. $(AFLAGS_$@) is a similar feature for source files in assembly
  249. languages.
  250. Example:
  251. # arch/arm/kernel/Makefile
  252. AFLAGS_head-armv.o := -DTEXTADDR=$(TEXTADDR) -traditional
  253. AFLAGS_head-armo.o := -DTEXTADDR=$(TEXTADDR) -traditional
  254. --- 3.9 Dependency tracking
  255. Kbuild tracks dependencies on the following:
  256. 1) All prerequisite files (both *.c and *.h)
  257. 2) CONFIG_ options used in all prerequisite files
  258. 3) Command-line used to compile target
  259. Thus, if you change an option to $(CC) all affected files will
  260. be re-compiled.
  261. --- 3.10 Special Rules
  262. Special rules are used when the kbuild infrastructure does
  263. not provide the required support. A typical example is
  264. header files generated during the build process.
  265. Another example are the architecture-specific Makefiles which
  266. need special rules to prepare boot images etc.
  267. Special rules are written as normal Make rules.
  268. Kbuild is not executing in the directory where the Makefile is
  269. located, so all special rules shall provide a relative
  270. path to prerequisite files and target files.
  271. Two variables are used when defining special rules:
  272. $(src)
  273. $(src) is a relative path which points to the directory
  274. where the Makefile is located. Always use $(src) when
  275. referring to files located in the src tree.
  276. $(obj)
  277. $(obj) is a relative path which points to the directory
  278. where the target is saved. Always use $(obj) when
  279. referring to generated files.
  280. Example:
  281. #drivers/scsi/Makefile
  282. $(obj)/53c8xx_d.h: $(src)/53c7,8xx.scr $(src)/script_asm.pl
  283. $(CPP) -DCHIP=810 - < $< | ... $(src)/script_asm.pl
  284. This is a special rule, following the normal syntax
  285. required by make.
  286. The target file depends on two prerequisite files. References
  287. to the target file are prefixed with $(obj), references
  288. to prerequisites are referenced with $(src) (because they are not
  289. generated files).
  290. --- 3.11 $(CC) support functions
  291. The kernel may be built with several different versions of
  292. $(CC), each supporting a unique set of features and options.
  293. kbuild provide basic support to check for valid options for $(CC).
  294. $(CC) is usually the gcc compiler, but other alternatives are
  295. available.
  296. as-option
  297. as-option is used to check if $(CC) -- when used to compile
  298. assembler (*.S) files -- supports the given option. An optional
  299. second option may be specified if the first option is not supported.
  300. Example:
  301. #arch/sh/Makefile
  302. cflags-y += $(call as-option,-Wa$(comma)-isa=$(isa-y),)
  303. In the above example, cflags-y will be assigned the option
  304. -Wa$(comma)-isa=$(isa-y) if it is supported by $(CC).
  305. The second argument is optional, and if supplied will be used
  306. if first argument is not supported.
  307. ld-option
  308. ld-option is used to check if $(CC) when used to link object files
  309. supports the given option. An optional second option may be
  310. specified if first option are not supported.
  311. Example:
  312. #arch/i386/kernel/Makefile
  313. vsyscall-flags += $(call ld-option, -Wl$(comma)--hash-style=sysv)
  314. In the above example, vsyscall-flags will be assigned the option
  315. -Wl$(comma)--hash-style=sysv if it is supported by $(CC).
  316. The second argument is optional, and if supplied will be used
  317. if first argument is not supported.
  318. as-instr
  319. as-instr checks if the assembler reports a specific instruction
  320. and then outputs either option1 or option2
  321. C escapes are supported in the test instruction
  322. cc-option
  323. cc-option is used to check if $(CC) supports a given option, and not
  324. supported to use an optional second option.
  325. Example:
  326. #arch/i386/Makefile
  327. cflags-y += $(call cc-option,-march=pentium-mmx,-march=i586)
  328. In the above example, cflags-y will be assigned the option
  329. -march=pentium-mmx if supported by $(CC), otherwise -march=i586.
  330. The second argument to cc-option is optional, and if omitted,
  331. cflags-y will be assigned no value if first option is not supported.
  332. cc-option-yn
  333. cc-option-yn is used to check if gcc supports a given option
  334. and return 'y' if supported, otherwise 'n'.
  335. Example:
  336. #arch/ppc/Makefile
  337. biarch := $(call cc-option-yn, -m32)
  338. aflags-$(biarch) += -a32
  339. cflags-$(biarch) += -m32
  340. In the above example, $(biarch) is set to y if $(CC) supports the -m32
  341. option. When $(biarch) equals 'y', the expanded variables $(aflags-y)
  342. and $(cflags-y) will be assigned the values -a32 and -m32,
  343. respectively.
  344. cc-option-align
  345. gcc versions >= 3.0 changed the type of options used to specify
  346. alignment of functions, loops etc. $(cc-option-align), when used
  347. as prefix to the align options, will select the right prefix:
  348. gcc < 3.00
  349. cc-option-align = -malign
  350. gcc >= 3.00
  351. cc-option-align = -falign
  352. Example:
  353. CFLAGS += $(cc-option-align)-functions=4
  354. In the above example, the option -falign-functions=4 is used for
  355. gcc >= 3.00. For gcc < 3.00, -malign-functions=4 is used.
  356. cc-version
  357. cc-version returns a numerical version of the $(CC) compiler version.
  358. The format is <major><minor> where both are two digits. So for example
  359. gcc 3.41 would return 0341.
  360. cc-version is useful when a specific $(CC) version is faulty in one
  361. area, for example -mregparm=3 was broken in some gcc versions
  362. even though the option was accepted by gcc.
  363. Example:
  364. #arch/i386/Makefile
  365. cflags-y += $(shell \
  366. if [ $(call cc-version) -ge 0300 ] ; then \
  367. echo "-mregparm=3"; fi ;)
  368. In the above example, -mregparm=3 is only used for gcc version greater
  369. than or equal to gcc 3.0.
  370. cc-ifversion
  371. cc-ifversion tests the version of $(CC) and equals last argument if
  372. version expression is true.
  373. Example:
  374. #fs/reiserfs/Makefile
  375. EXTRA_CFLAGS := $(call cc-ifversion, -lt, 0402, -O1)
  376. In this example, EXTRA_CFLAGS will be assigned the value -O1 if the
  377. $(CC) version is less than 4.2.
  378. cc-ifversion takes all the shell operators:
  379. -eq, -ne, -lt, -le, -gt, and -ge
  380. The third parameter may be a text as in this example, but it may also
  381. be an expanded variable or a macro.
  382. cc-fullversion
  383. cc-fullversion is useful when the exact version of gcc is needed.
  384. One typical use-case is when a specific GCC version is broken.
  385. cc-fullversion points out a more specific version than cc-version does.
  386. Example:
  387. #arch/powerpc/Makefile
  388. $(Q)if test "$(call cc-fullversion)" = "040200" ; then \
  389. echo -n '*** GCC-4.2.0 cannot compile the 64-bit powerpc ' ; \
  390. false ; \
  391. fi
  392. In this example for a specific GCC version the build will error out explaining
  393. to the user why it stops.
  394. === 4 Host Program support
  395. Kbuild supports building executables on the host for use during the
  396. compilation stage.
  397. Two steps are required in order to use a host executable.
  398. The first step is to tell kbuild that a host program exists. This is
  399. done utilising the variable hostprogs-y.
  400. The second step is to add an explicit dependency to the executable.
  401. This can be done in two ways. Either add the dependency in a rule,
  402. or utilise the variable $(always).
  403. Both possibilities are described in the following.
  404. --- 4.1 Simple Host Program
  405. In some cases there is a need to compile and run a program on the
  406. computer where the build is running.
  407. The following line tells kbuild that the program bin2hex shall be
  408. built on the build host.
  409. Example:
  410. hostprogs-y := bin2hex
  411. Kbuild assumes in the above example that bin2hex is made from a single
  412. c-source file named bin2hex.c located in the same directory as
  413. the Makefile.
  414. --- 4.2 Composite Host Programs
  415. Host programs can be made up based on composite objects.
  416. The syntax used to define composite objects for host programs is
  417. similar to the syntax used for kernel objects.
  418. $(<executable>-objs) lists all objects used to link the final
  419. executable.
  420. Example:
  421. #scripts/lxdialog/Makefile
  422. hostprogs-y := lxdialog
  423. lxdialog-objs := checklist.o lxdialog.o
  424. Objects with extension .o are compiled from the corresponding .c
  425. files. In the above example, checklist.c is compiled to checklist.o
  426. and lxdialog.c is compiled to lxdialog.o.
  427. Finally, the two .o files are linked to the executable, lxdialog.
  428. Note: The syntax <executable>-y is not permitted for host-programs.
  429. --- 4.3 Defining shared libraries
  430. Objects with extension .so are considered shared libraries, and
  431. will be compiled as position independent objects.
  432. Kbuild provides support for shared libraries, but the usage
  433. shall be restricted.
  434. In the following example the libkconfig.so shared library is used
  435. to link the executable conf.
  436. Example:
  437. #scripts/kconfig/Makefile
  438. hostprogs-y := conf
  439. conf-objs := conf.o libkconfig.so
  440. libkconfig-objs := expr.o type.o
  441. Shared libraries always require a corresponding -objs line, and
  442. in the example above the shared library libkconfig is composed by
  443. the two objects expr.o and type.o.
  444. expr.o and type.o will be built as position independent code and
  445. linked as a shared library libkconfig.so. C++ is not supported for
  446. shared libraries.
  447. --- 4.4 Using C++ for host programs
  448. kbuild offers support for host programs written in C++. This was
  449. introduced solely to support kconfig, and is not recommended
  450. for general use.
  451. Example:
  452. #scripts/kconfig/Makefile
  453. hostprogs-y := qconf
  454. qconf-cxxobjs := qconf.o
  455. In the example above the executable is composed of the C++ file
  456. qconf.cc - identified by $(qconf-cxxobjs).
  457. If qconf is composed by a mixture of .c and .cc files, then an
  458. additional line can be used to identify this.
  459. Example:
  460. #scripts/kconfig/Makefile
  461. hostprogs-y := qconf
  462. qconf-cxxobjs := qconf.o
  463. qconf-objs := check.o
  464. --- 4.5 Controlling compiler options for host programs
  465. When compiling host programs, it is possible to set specific flags.
  466. The programs will always be compiled utilising $(HOSTCC) passed
  467. the options specified in $(HOSTCFLAGS).
  468. To set flags that will take effect for all host programs created
  469. in that Makefile, use the variable HOST_EXTRACFLAGS.
  470. Example:
  471. #scripts/lxdialog/Makefile
  472. HOST_EXTRACFLAGS += -I/usr/include/ncurses
  473. To set specific flags for a single file the following construction
  474. is used:
  475. Example:
  476. #arch/ppc64/boot/Makefile
  477. HOSTCFLAGS_piggyback.o := -DKERNELBASE=$(KERNELBASE)
  478. It is also possible to specify additional options to the linker.
  479. Example:
  480. #scripts/kconfig/Makefile
  481. HOSTLOADLIBES_qconf := -L$(QTDIR)/lib
  482. When linking qconf, it will be passed the extra option
  483. "-L$(QTDIR)/lib".
  484. --- 4.6 When host programs are actually built
  485. Kbuild will only build host-programs when they are referenced
  486. as a prerequisite.
  487. This is possible in two ways:
  488. (1) List the prerequisite explicitly in a special rule.
  489. Example:
  490. #drivers/pci/Makefile
  491. hostprogs-y := gen-devlist
  492. $(obj)/devlist.h: $(src)/pci.ids $(obj)/gen-devlist
  493. ( cd $(obj); ./gen-devlist ) < $<
  494. The target $(obj)/devlist.h will not be built before
  495. $(obj)/gen-devlist is updated. Note that references to
  496. the host programs in special rules must be prefixed with $(obj).
  497. (2) Use $(always)
  498. When there is no suitable special rule, and the host program
  499. shall be built when a makefile is entered, the $(always)
  500. variable shall be used.
  501. Example:
  502. #scripts/lxdialog/Makefile
  503. hostprogs-y := lxdialog
  504. always := $(hostprogs-y)
  505. This will tell kbuild to build lxdialog even if not referenced in
  506. any rule.
  507. --- 4.7 Using hostprogs-$(CONFIG_FOO)
  508. A typical pattern in a Kbuild file looks like this:
  509. Example:
  510. #scripts/Makefile
  511. hostprogs-$(CONFIG_KALLSYMS) += kallsyms
  512. Kbuild knows about both 'y' for built-in and 'm' for module.
  513. So if a config symbol evaluate to 'm', kbuild will still build
  514. the binary. In other words, Kbuild handles hostprogs-m exactly
  515. like hostprogs-y. But only hostprogs-y is recommended to be used
  516. when no CONFIG symbols are involved.
  517. === 5 Kbuild clean infrastructure
  518. "make clean" deletes most generated files in the obj tree where the kernel
  519. is compiled. This includes generated files such as host programs.
  520. Kbuild knows targets listed in $(hostprogs-y), $(hostprogs-m), $(always),
  521. $(extra-y) and $(targets). They are all deleted during "make clean".
  522. Files matching the patterns "*.[oas]", "*.ko", plus some additional files
  523. generated by kbuild are deleted all over the kernel src tree when
  524. "make clean" is executed.
  525. Additional files can be specified in kbuild makefiles by use of $(clean-files).
  526. Example:
  527. #drivers/pci/Makefile
  528. clean-files := devlist.h classlist.h
  529. When executing "make clean", the two files "devlist.h classlist.h" will
  530. be deleted. Kbuild will assume files to be in same relative directory as the
  531. Makefile except if an absolute path is specified (path starting with '/').
  532. To delete a directory hierarchy use:
  533. Example:
  534. #scripts/package/Makefile
  535. clean-dirs := $(objtree)/debian/
  536. This will delete the directory debian, including all subdirectories.
  537. Kbuild will assume the directories to be in the same relative path as the
  538. Makefile if no absolute path is specified (path does not start with '/').
  539. Usually kbuild descends down in subdirectories due to "obj-* := dir/",
  540. but in the architecture makefiles where the kbuild infrastructure
  541. is not sufficient this sometimes needs to be explicit.
  542. Example:
  543. #arch/i386/boot/Makefile
  544. subdir- := compressed/
  545. The above assignment instructs kbuild to descend down in the
  546. directory compressed/ when "make clean" is executed.
  547. To support the clean infrastructure in the Makefiles that builds the
  548. final bootimage there is an optional target named archclean:
  549. Example:
  550. #arch/i386/Makefile
  551. archclean:
  552. $(Q)$(MAKE) $(clean)=arch/i386/boot
  553. When "make clean" is executed, make will descend down in arch/i386/boot,
  554. and clean as usual. The Makefile located in arch/i386/boot/ may use
  555. the subdir- trick to descend further down.
  556. Note 1: arch/$(ARCH)/Makefile cannot use "subdir-", because that file is
  557. included in the top level makefile, and the kbuild infrastructure
  558. is not operational at that point.
  559. Note 2: All directories listed in core-y, libs-y, drivers-y and net-y will
  560. be visited during "make clean".
  561. === 6 Architecture Makefiles
  562. The top level Makefile sets up the environment and does the preparation,
  563. before starting to descend down in the individual directories.
  564. The top level makefile contains the generic part, whereas
  565. arch/$(ARCH)/Makefile contains what is required to set up kbuild
  566. for said architecture.
  567. To do so, arch/$(ARCH)/Makefile sets up a number of variables and defines
  568. a few targets.
  569. When kbuild executes, the following steps are followed (roughly):
  570. 1) Configuration of the kernel => produce .config
  571. 2) Store kernel version in include/linux/version.h
  572. 3) Symlink include/asm to include/asm-$(ARCH)
  573. 4) Updating all other prerequisites to the target prepare:
  574. - Additional prerequisites are specified in arch/$(ARCH)/Makefile
  575. 5) Recursively descend down in all directories listed in
  576. init-* core* drivers-* net-* libs-* and build all targets.
  577. - The values of the above variables are expanded in arch/$(ARCH)/Makefile.
  578. 6) All object files are then linked and the resulting file vmlinux is
  579. located at the root of the obj tree.
  580. The very first objects linked are listed in head-y, assigned by
  581. arch/$(ARCH)/Makefile.
  582. 7) Finally, the architecture-specific part does any required post processing
  583. and builds the final bootimage.
  584. - This includes building boot records
  585. - Preparing initrd images and the like
  586. --- 6.1 Set variables to tweak the build to the architecture
  587. LDFLAGS Generic $(LD) options
  588. Flags used for all invocations of the linker.
  589. Often specifying the emulation is sufficient.
  590. Example:
  591. #arch/s390/Makefile
  592. LDFLAGS := -m elf_s390
  593. Note: EXTRA_LDFLAGS and LDFLAGS_$@ can be used to further customise
  594. the flags used. See chapter 7.
  595. LDFLAGS_MODULE Options for $(LD) when linking modules
  596. LDFLAGS_MODULE is used to set specific flags for $(LD) when
  597. linking the .ko files used for modules.
  598. Default is "-r", for relocatable output.
  599. LDFLAGS_vmlinux Options for $(LD) when linking vmlinux
  600. LDFLAGS_vmlinux is used to specify additional flags to pass to
  601. the linker when linking the final vmlinux image.
  602. LDFLAGS_vmlinux uses the LDFLAGS_$@ support.
  603. Example:
  604. #arch/i386/Makefile
  605. LDFLAGS_vmlinux := -e stext
  606. OBJCOPYFLAGS objcopy flags
  607. When $(call if_changed,objcopy) is used to translate a .o file,
  608. the flags specified in OBJCOPYFLAGS will be used.
  609. $(call if_changed,objcopy) is often used to generate raw binaries on
  610. vmlinux.
  611. Example:
  612. #arch/s390/Makefile
  613. OBJCOPYFLAGS := -O binary
  614. #arch/s390/boot/Makefile
  615. $(obj)/image: vmlinux FORCE
  616. $(call if_changed,objcopy)
  617. In this example, the binary $(obj)/image is a binary version of
  618. vmlinux. The usage of $(call if_changed,xxx) will be described later.
  619. AFLAGS $(AS) assembler flags
  620. Default value - see top level Makefile
  621. Append or modify as required per architecture.
  622. Example:
  623. #arch/sparc64/Makefile
  624. AFLAGS += -m64 -mcpu=ultrasparc
  625. CFLAGS $(CC) compiler flags
  626. Default value - see top level Makefile
  627. Append or modify as required per architecture.
  628. Often, the CFLAGS variable depends on the configuration.
  629. Example:
  630. #arch/i386/Makefile
  631. cflags-$(CONFIG_M386) += -march=i386
  632. CFLAGS += $(cflags-y)
  633. Many arch Makefiles dynamically run the target C compiler to
  634. probe supported options:
  635. #arch/i386/Makefile
  636. ...
  637. cflags-$(CONFIG_MPENTIUMII) += $(call cc-option,\
  638. -march=pentium2,-march=i686)
  639. ...
  640. # Disable unit-at-a-time mode ...
  641. CFLAGS += $(call cc-option,-fno-unit-at-a-time)
  642. ...
  643. The first example utilises the trick that a config option expands
  644. to 'y' when selected.
  645. CFLAGS_KERNEL $(CC) options specific for built-in
  646. $(CFLAGS_KERNEL) contains extra C compiler flags used to compile
  647. resident kernel code.
  648. CFLAGS_MODULE $(CC) options specific for modules
  649. $(CFLAGS_MODULE) contains extra C compiler flags used to compile code
  650. for loadable kernel modules.
  651. --- 6.2 Add prerequisites to archprepare:
  652. The archprepare: rule is used to list prerequisites that need to be
  653. built before starting to descend down in the subdirectories.
  654. This is usually used for header files containing assembler constants.
  655. Example:
  656. #arch/arm/Makefile
  657. archprepare: maketools
  658. In this example, the file target maketools will be processed
  659. before descending down in the subdirectories.
  660. See also chapter XXX-TODO that describe how kbuild supports
  661. generating offset header files.
  662. --- 6.3 List directories to visit when descending
  663. An arch Makefile cooperates with the top Makefile to define variables
  664. which specify how to build the vmlinux file. Note that there is no
  665. corresponding arch-specific section for modules; the module-building
  666. machinery is all architecture-independent.
  667. head-y, init-y, core-y, libs-y, drivers-y, net-y
  668. $(head-y) lists objects to be linked first in vmlinux.
  669. $(libs-y) lists directories where a lib.a archive can be located.
  670. The rest list directories where a built-in.o object file can be
  671. located.
  672. $(init-y) objects will be located after $(head-y).
  673. Then the rest follows in this order:
  674. $(core-y), $(libs-y), $(drivers-y) and $(net-y).
  675. The top level Makefile defines values for all generic directories,
  676. and arch/$(ARCH)/Makefile only adds architecture-specific directories.
  677. Example:
  678. #arch/sparc64/Makefile
  679. core-y += arch/sparc64/kernel/
  680. libs-y += arch/sparc64/prom/ arch/sparc64/lib/
  681. drivers-$(CONFIG_OPROFILE) += arch/sparc64/oprofile/
  682. --- 6.4 Architecture-specific boot images
  683. An arch Makefile specifies goals that take the vmlinux file, compress
  684. it, wrap it in bootstrapping code, and copy the resulting files
  685. somewhere. This includes various kinds of installation commands.
  686. The actual goals are not standardized across architectures.
  687. It is common to locate any additional processing in a boot/
  688. directory below arch/$(ARCH)/.
  689. Kbuild does not provide any smart way to support building a
  690. target specified in boot/. Therefore arch/$(ARCH)/Makefile shall
  691. call make manually to build a target in boot/.
  692. The recommended approach is to include shortcuts in
  693. arch/$(ARCH)/Makefile, and use the full path when calling down
  694. into the arch/$(ARCH)/boot/Makefile.
  695. Example:
  696. #arch/i386/Makefile
  697. boot := arch/i386/boot
  698. bzImage: vmlinux
  699. $(Q)$(MAKE) $(build)=$(boot) $(boot)/$@
  700. "$(Q)$(MAKE) $(build)=<dir>" is the recommended way to invoke
  701. make in a subdirectory.
  702. There are no rules for naming architecture-specific targets,
  703. but executing "make help" will list all relevant targets.
  704. To support this, $(archhelp) must be defined.
  705. Example:
  706. #arch/i386/Makefile
  707. define archhelp
  708. echo '* bzImage - Image (arch/$(ARCH)/boot/bzImage)'
  709. endif
  710. When make is executed without arguments, the first goal encountered
  711. will be built. In the top level Makefile the first goal present
  712. is all:.
  713. An architecture shall always, per default, build a bootable image.
  714. In "make help", the default goal is highlighted with a '*'.
  715. Add a new prerequisite to all: to select a default goal different
  716. from vmlinux.
  717. Example:
  718. #arch/i386/Makefile
  719. all: bzImage
  720. When "make" is executed without arguments, bzImage will be built.
  721. --- 6.5 Building non-kbuild targets
  722. extra-y
  723. extra-y specify additional targets created in the current
  724. directory, in addition to any targets specified by obj-*.
  725. Listing all targets in extra-y is required for two purposes:
  726. 1) Enable kbuild to check changes in command lines
  727. - When $(call if_changed,xxx) is used
  728. 2) kbuild knows what files to delete during "make clean"
  729. Example:
  730. #arch/i386/kernel/Makefile
  731. extra-y := head.o init_task.o
  732. In this example, extra-y is used to list object files that
  733. shall be built, but shall not be linked as part of built-in.o.
  734. --- 6.6 Commands useful for building a boot image
  735. Kbuild provides a few macros that are useful when building a
  736. boot image.
  737. if_changed
  738. if_changed is the infrastructure used for the following commands.
  739. Usage:
  740. target: source(s) FORCE
  741. $(call if_changed,ld/objcopy/gzip)
  742. When the rule is evaluated, it is checked to see if any files
  743. need an update, or the command line has changed since the last
  744. invocation. The latter will force a rebuild if any options
  745. to the executable have changed.
  746. Any target that utilises if_changed must be listed in $(targets),
  747. otherwise the command line check will fail, and the target will
  748. always be built.
  749. Assignments to $(targets) are without $(obj)/ prefix.
  750. if_changed may be used in conjunction with custom commands as
  751. defined in 6.7 "Custom kbuild commands".
  752. Note: It is a typical mistake to forget the FORCE prerequisite.
  753. Another common pitfall is that whitespace is sometimes
  754. significant; for instance, the below will fail (note the extra space
  755. after the comma):
  756. target: source(s) FORCE
  757. #WRONG!# $(call if_changed, ld/objcopy/gzip)
  758. ld
  759. Link target. Often, LDFLAGS_$@ is used to set specific options to ld.
  760. objcopy
  761. Copy binary. Uses OBJCOPYFLAGS usually specified in
  762. arch/$(ARCH)/Makefile.
  763. OBJCOPYFLAGS_$@ may be used to set additional options.
  764. gzip
  765. Compress target. Use maximum compression to compress target.
  766. Example:
  767. #arch/i386/boot/Makefile
  768. LDFLAGS_bootsect := -Ttext 0x0 -s --oformat binary
  769. LDFLAGS_setup := -Ttext 0x0 -s --oformat binary -e begtext
  770. targets += setup setup.o bootsect bootsect.o
  771. $(obj)/setup $(obj)/bootsect: %: %.o FORCE
  772. $(call if_changed,ld)
  773. In this example, there are two possible targets, requiring different
  774. options to the linker. The linker options are specified using the
  775. LDFLAGS_$@ syntax - one for each potential target.
  776. $(targets) are assigned all potential targets, by which kbuild knows
  777. the targets and will:
  778. 1) check for commandline changes
  779. 2) delete target during make clean
  780. The ": %: %.o" part of the prerequisite is a shorthand that
  781. free us from listing the setup.o and bootsect.o files.
  782. Note: It is a common mistake to forget the "target :=" assignment,
  783. resulting in the target file being recompiled for no
  784. obvious reason.
  785. --- 6.7 Custom kbuild commands
  786. When kbuild is executing with KBUILD_VERBOSE=0, then only a shorthand
  787. of a command is normally displayed.
  788. To enable this behaviour for custom commands kbuild requires
  789. two variables to be set:
  790. quiet_cmd_<command> - what shall be echoed
  791. cmd_<command> - the command to execute
  792. Example:
  793. #
  794. quiet_cmd_image = BUILD $@
  795. cmd_image = $(obj)/tools/build $(BUILDFLAGS) \
  796. $(obj)/vmlinux.bin > $@
  797. targets += bzImage
  798. $(obj)/bzImage: $(obj)/vmlinux.bin $(obj)/tools/build FORCE
  799. $(call if_changed,image)
  800. @echo 'Kernel: $@ is ready'
  801. When updating the $(obj)/bzImage target, the line
  802. BUILD arch/i386/boot/bzImage
  803. will be displayed with "make KBUILD_VERBOSE=0".
  804. --- 6.8 Preprocessing linker scripts
  805. When the vmlinux image is built, the linker script
  806. arch/$(ARCH)/kernel/vmlinux.lds is used.
  807. The script is a preprocessed variant of the file vmlinux.lds.S
  808. located in the same directory.
  809. kbuild knows .lds files and includes a rule *lds.S -> *lds.
  810. Example:
  811. #arch/i386/kernel/Makefile
  812. always := vmlinux.lds
  813. #Makefile
  814. export CPPFLAGS_vmlinux.lds += -P -C -U$(ARCH)
  815. The assignment to $(always) is used to tell kbuild to build the
  816. target vmlinux.lds.
  817. The assignment to $(CPPFLAGS_vmlinux.lds) tells kbuild to use the
  818. specified options when building the target vmlinux.lds.
  819. When building the *.lds target, kbuild uses the variables:
  820. CPPFLAGS : Set in top-level Makefile
  821. EXTRA_CPPFLAGS : May be set in the kbuild makefile
  822. CPPFLAGS_$(@F) : Target specific flags.
  823. Note that the full filename is used in this
  824. assignment.
  825. The kbuild infrastructure for *lds file are used in several
  826. architecture-specific files.
  827. === 7 Kbuild Variables
  828. The top Makefile exports the following variables:
  829. VERSION, PATCHLEVEL, SUBLEVEL, EXTRAVERSION
  830. These variables define the current kernel version. A few arch
  831. Makefiles actually use these values directly; they should use
  832. $(KERNELRELEASE) instead.
  833. $(VERSION), $(PATCHLEVEL), and $(SUBLEVEL) define the basic
  834. three-part version number, such as "2", "4", and "0". These three
  835. values are always numeric.
  836. $(EXTRAVERSION) defines an even tinier sublevel for pre-patches
  837. or additional patches. It is usually some non-numeric string
  838. such as "-pre4", and is often blank.
  839. KERNELRELEASE
  840. $(KERNELRELEASE) is a single string such as "2.4.0-pre4", suitable
  841. for constructing installation directory names or showing in
  842. version strings. Some arch Makefiles use it for this purpose.
  843. ARCH
  844. This variable defines the target architecture, such as "i386",
  845. "arm", or "sparc". Some kbuild Makefiles test $(ARCH) to
  846. determine which files to compile.
  847. By default, the top Makefile sets $(ARCH) to be the same as the
  848. host system architecture. For a cross build, a user may
  849. override the value of $(ARCH) on the command line:
  850. make ARCH=m68k ...
  851. INSTALL_PATH
  852. This variable defines a place for the arch Makefiles to install
  853. the resident kernel image and System.map file.
  854. Use this for architecture-specific install targets.
  855. INSTALL_MOD_PATH, MODLIB
  856. $(INSTALL_MOD_PATH) specifies a prefix to $(MODLIB) for module
  857. installation. This variable is not defined in the Makefile but
  858. may be passed in by the user if desired.
  859. $(MODLIB) specifies the directory for module installation.
  860. The top Makefile defines $(MODLIB) to
  861. $(INSTALL_MOD_PATH)/lib/modules/$(KERNELRELEASE). The user may
  862. override this value on the command line if desired.
  863. INSTALL_MOD_STRIP
  864. If this variable is specified, will cause modules to be stripped
  865. after they are installed. If INSTALL_MOD_STRIP is '1', then the
  866. default option --strip-debug will be used. Otherwise,
  867. INSTALL_MOD_STRIP will used as the option(s) to the strip command.
  868. === 8 Makefile language
  869. The kernel Makefiles are designed to be run with GNU Make. The Makefiles
  870. use only the documented features of GNU Make, but they do use many
  871. GNU extensions.
  872. GNU Make supports elementary list-processing functions. The kernel
  873. Makefiles use a novel style of list building and manipulation with few
  874. "if" statements.
  875. GNU Make has two assignment operators, ":=" and "=". ":=" performs
  876. immediate evaluation of the right-hand side and stores an actual string
  877. into the left-hand side. "=" is like a formula definition; it stores the
  878. right-hand side in an unevaluated form and then evaluates this form each
  879. time the left-hand side is used.
  880. There are some cases where "=" is appropriate. Usually, though, ":="
  881. is the right choice.
  882. === 9 Credits
  883. Original version made by Michael Elizabeth Chastain, <mailto:mec@shout.net>
  884. Updates by Kai Germaschewski <kai@tp1.ruhr-uni-bochum.de>
  885. Updates by Sam Ravnborg <sam@ravnborg.org>
  886. Language QA by Jan Engelhardt <jengelh@gmx.de>
  887. === 10 TODO
  888. - Describe how kbuild supports shipped files with _shipped.
  889. - Generating offset header files.
  890. - Add more variables to section 7?