mach-imx6q.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395
  1. /*
  2. * Copyright 2011-2013 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/clkdev.h>
  15. #include <linux/clocksource.h>
  16. #include <linux/cpu.h>
  17. #include <linux/delay.h>
  18. #include <linux/export.h>
  19. #include <linux/init.h>
  20. #include <linux/io.h>
  21. #include <linux/irq.h>
  22. #include <linux/irqchip.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <linux/of_irq.h>
  26. #include <linux/of_platform.h>
  27. #include <linux/opp.h>
  28. #include <linux/phy.h>
  29. #include <linux/reboot.h>
  30. #include <linux/regmap.h>
  31. #include <linux/micrel_phy.h>
  32. #include <linux/mfd/syscon.h>
  33. #include <asm/hardware/cache-l2x0.h>
  34. #include <asm/mach/arch.h>
  35. #include <asm/mach/map.h>
  36. #include <asm/system_misc.h>
  37. #include "common.h"
  38. #include "cpuidle.h"
  39. #include "hardware.h"
  40. static u32 chip_revision;
  41. int imx6q_revision(void)
  42. {
  43. return chip_revision;
  44. }
  45. static void __init imx6q_init_revision(void)
  46. {
  47. u32 rev = imx_anatop_get_digprog();
  48. switch (rev & 0xff) {
  49. case 0:
  50. chip_revision = IMX_CHIP_REVISION_1_0;
  51. break;
  52. case 1:
  53. chip_revision = IMX_CHIP_REVISION_1_1;
  54. break;
  55. case 2:
  56. chip_revision = IMX_CHIP_REVISION_1_2;
  57. break;
  58. default:
  59. chip_revision = IMX_CHIP_REVISION_UNKNOWN;
  60. }
  61. mxc_set_cpu_type(rev >> 16 & 0xff);
  62. }
  63. static void imx6q_restart(enum reboot_mode mode, const char *cmd)
  64. {
  65. struct device_node *np;
  66. void __iomem *wdog_base;
  67. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-wdt");
  68. wdog_base = of_iomap(np, 0);
  69. if (!wdog_base)
  70. goto soft;
  71. imx_src_prepare_restart();
  72. /* enable wdog */
  73. writew_relaxed(1 << 2, wdog_base);
  74. /* write twice to ensure the request will not get ignored */
  75. writew_relaxed(1 << 2, wdog_base);
  76. /* wait for reset to assert ... */
  77. mdelay(500);
  78. pr_err("Watchdog reset failed to assert reset\n");
  79. /* delay to allow the serial port to show the message */
  80. mdelay(50);
  81. soft:
  82. /* we'll take a jump through zero as a poor second */
  83. soft_restart(0);
  84. }
  85. /* For imx6q sabrelite board: set KSZ9021RN RGMII pad skew */
  86. static int ksz9021rn_phy_fixup(struct phy_device *phydev)
  87. {
  88. if (IS_BUILTIN(CONFIG_PHYLIB)) {
  89. /* min rx data delay */
  90. phy_write(phydev, 0x0b, 0x8105);
  91. phy_write(phydev, 0x0c, 0x0000);
  92. /* max rx/tx clock delay, min rx/tx control delay */
  93. phy_write(phydev, 0x0b, 0x8104);
  94. phy_write(phydev, 0x0c, 0xf0f0);
  95. phy_write(phydev, 0x0b, 0x104);
  96. }
  97. return 0;
  98. }
  99. static int ar8031_phy_fixup(struct phy_device *dev)
  100. {
  101. u16 val;
  102. /* To enable AR8031 output a 125MHz clk from CLK_25M */
  103. phy_write(dev, 0xd, 0x7);
  104. phy_write(dev, 0xe, 0x8016);
  105. phy_write(dev, 0xd, 0x4007);
  106. val = phy_read(dev, 0xe);
  107. val &= 0xffe3;
  108. val |= 0x18;
  109. phy_write(dev, 0xe, val);
  110. /* introduce tx clock delay */
  111. phy_write(dev, 0x1d, 0x5);
  112. val = phy_read(dev, 0x1e);
  113. val |= 0x0100;
  114. phy_write(dev, 0x1e, val);
  115. return 0;
  116. }
  117. static void __init imx6q_sabrelite_cko1_setup(void)
  118. {
  119. struct clk *cko1_sel, *ahb, *cko1;
  120. unsigned long rate;
  121. cko1_sel = clk_get_sys(NULL, "cko1_sel");
  122. ahb = clk_get_sys(NULL, "ahb");
  123. cko1 = clk_get_sys(NULL, "cko1");
  124. if (IS_ERR(cko1_sel) || IS_ERR(ahb) || IS_ERR(cko1)) {
  125. pr_err("cko1 setup failed!\n");
  126. goto put_clk;
  127. }
  128. clk_set_parent(cko1_sel, ahb);
  129. rate = clk_round_rate(cko1, 16000000);
  130. clk_set_rate(cko1, rate);
  131. put_clk:
  132. if (!IS_ERR(cko1_sel))
  133. clk_put(cko1_sel);
  134. if (!IS_ERR(ahb))
  135. clk_put(ahb);
  136. if (!IS_ERR(cko1))
  137. clk_put(cko1);
  138. }
  139. #define PHY_ID_AR8031 0x004dd074
  140. static void __init imx6q_enet_phy_init(void)
  141. {
  142. if (IS_BUILTIN(CONFIG_PHYLIB)) {
  143. phy_register_fixup_for_uid(PHY_ID_KSZ9021, MICREL_PHY_ID_MASK,
  144. ksz9021rn_phy_fixup);
  145. phy_register_fixup_for_uid(PHY_ID_AR8031, 0xffffffff,
  146. ar8031_phy_fixup);
  147. }
  148. }
  149. static void __init imx6q_sabresd_cko1_setup(void)
  150. {
  151. struct clk *cko1_sel, *pll4, *pll4_post, *cko1;
  152. unsigned long rate;
  153. cko1_sel = clk_get_sys(NULL, "cko1_sel");
  154. pll4 = clk_get_sys(NULL, "pll4_audio");
  155. pll4_post = clk_get_sys(NULL, "pll4_post_div");
  156. cko1 = clk_get_sys(NULL, "cko1");
  157. if (IS_ERR(cko1_sel) || IS_ERR(pll4)
  158. || IS_ERR(pll4_post) || IS_ERR(cko1)) {
  159. pr_err("cko1 setup failed!\n");
  160. goto put_clk;
  161. }
  162. /*
  163. * Setting pll4 at 768MHz (24MHz * 32)
  164. * So its child clock can get 24MHz easily
  165. */
  166. clk_set_rate(pll4, 768000000);
  167. clk_set_parent(cko1_sel, pll4_post);
  168. rate = clk_round_rate(cko1, 24000000);
  169. clk_set_rate(cko1, rate);
  170. put_clk:
  171. if (!IS_ERR(cko1_sel))
  172. clk_put(cko1_sel);
  173. if (!IS_ERR(pll4_post))
  174. clk_put(pll4_post);
  175. if (!IS_ERR(pll4))
  176. clk_put(pll4);
  177. if (!IS_ERR(cko1))
  178. clk_put(cko1);
  179. }
  180. static void __init imx6q_sabresd_init(void)
  181. {
  182. imx6q_sabresd_cko1_setup();
  183. }
  184. static void __init imx6q_1588_init(void)
  185. {
  186. struct regmap *gpr;
  187. gpr = syscon_regmap_lookup_by_compatible("fsl,imx6q-iomuxc-gpr");
  188. if (!IS_ERR(gpr))
  189. regmap_update_bits(gpr, 0x4, 1 << 21, 1 << 21);
  190. else
  191. pr_err("failed to find fsl,imx6q-iomux-gpr regmap\n");
  192. }
  193. static void __init imx6q_usb_init(void)
  194. {
  195. imx_anatop_usb_chrg_detect_disable();
  196. }
  197. static void __init imx6q_init_machine(void)
  198. {
  199. if (of_machine_is_compatible("fsl,imx6q-sabrelite"))
  200. imx6q_sabrelite_cko1_setup();
  201. else if (of_machine_is_compatible("fsl,imx6q-sabresd") ||
  202. of_machine_is_compatible("fsl,imx6dl-sabresd"))
  203. imx6q_sabresd_init();
  204. imx6q_enet_phy_init();
  205. of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
  206. imx_anatop_init();
  207. imx6q_pm_init();
  208. imx6q_usb_init();
  209. imx6q_1588_init();
  210. }
  211. #define OCOTP_CFG3 0x440
  212. #define OCOTP_CFG3_SPEED_SHIFT 16
  213. #define OCOTP_CFG3_SPEED_1P2GHZ 0x3
  214. static void __init imx6q_opp_check_1p2ghz(struct device *cpu_dev)
  215. {
  216. struct device_node *np;
  217. void __iomem *base;
  218. u32 val;
  219. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-ocotp");
  220. if (!np) {
  221. pr_warn("failed to find ocotp node\n");
  222. return;
  223. }
  224. base = of_iomap(np, 0);
  225. if (!base) {
  226. pr_warn("failed to map ocotp\n");
  227. goto put_node;
  228. }
  229. val = readl_relaxed(base + OCOTP_CFG3);
  230. val >>= OCOTP_CFG3_SPEED_SHIFT;
  231. if ((val & 0x3) != OCOTP_CFG3_SPEED_1P2GHZ)
  232. if (opp_disable(cpu_dev, 1200000000))
  233. pr_warn("failed to disable 1.2 GHz OPP\n");
  234. put_node:
  235. of_node_put(np);
  236. }
  237. static void __init imx6q_opp_init(struct device *cpu_dev)
  238. {
  239. struct device_node *np;
  240. np = of_find_node_by_path("/cpus/cpu@0");
  241. if (!np) {
  242. pr_warn("failed to find cpu0 node\n");
  243. return;
  244. }
  245. cpu_dev->of_node = np;
  246. if (of_init_opp_table(cpu_dev)) {
  247. pr_warn("failed to init OPP table\n");
  248. goto put_node;
  249. }
  250. imx6q_opp_check_1p2ghz(cpu_dev);
  251. put_node:
  252. of_node_put(np);
  253. }
  254. static struct platform_device imx6q_cpufreq_pdev = {
  255. .name = "imx6q-cpufreq",
  256. };
  257. static void __init imx6q_init_late(void)
  258. {
  259. /*
  260. * WAIT mode is broken on TO 1.0 and 1.1, so there is no point
  261. * to run cpuidle on them.
  262. */
  263. if (imx6q_revision() > IMX_CHIP_REVISION_1_1)
  264. imx6q_cpuidle_init();
  265. if (IS_ENABLED(CONFIG_ARM_IMX6Q_CPUFREQ)) {
  266. imx6q_opp_init(&imx6q_cpufreq_pdev.dev);
  267. platform_device_register(&imx6q_cpufreq_pdev);
  268. }
  269. }
  270. static void __init imx6q_map_io(void)
  271. {
  272. debug_ll_io_init();
  273. imx_scu_map_io();
  274. }
  275. #ifdef CONFIG_CACHE_L2X0
  276. static void __init imx6q_init_l2cache(void)
  277. {
  278. void __iomem *l2x0_base;
  279. struct device_node *np;
  280. unsigned int val;
  281. np = of_find_compatible_node(NULL, NULL, "arm,pl310-cache");
  282. if (!np)
  283. goto out;
  284. l2x0_base = of_iomap(np, 0);
  285. if (!l2x0_base) {
  286. of_node_put(np);
  287. goto out;
  288. }
  289. /* Configure the L2 PREFETCH and POWER registers */
  290. val = readl_relaxed(l2x0_base + L2X0_PREFETCH_CTRL);
  291. val |= 0x70800000;
  292. writel_relaxed(val, l2x0_base + L2X0_PREFETCH_CTRL);
  293. val = L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN;
  294. writel_relaxed(val, l2x0_base + L2X0_POWER_CTRL);
  295. iounmap(l2x0_base);
  296. of_node_put(np);
  297. out:
  298. l2x0_of_init(0, ~0UL);
  299. }
  300. #else
  301. static inline void imx6q_init_l2cache(void) {}
  302. #endif
  303. static void __init imx6q_init_irq(void)
  304. {
  305. imx6q_init_revision();
  306. imx6q_init_l2cache();
  307. imx_src_init();
  308. imx_gpc_init();
  309. irqchip_init();
  310. }
  311. static void __init imx6q_timer_init(void)
  312. {
  313. of_clk_init(NULL);
  314. clocksource_of_init();
  315. imx_print_silicon_rev(cpu_is_imx6dl() ? "i.MX6DL" : "i.MX6Q",
  316. imx6q_revision());
  317. }
  318. static const char *imx6q_dt_compat[] __initdata = {
  319. "fsl,imx6dl",
  320. "fsl,imx6q",
  321. NULL,
  322. };
  323. DT_MACHINE_START(IMX6Q, "Freescale i.MX6 Quad/DualLite (Device Tree)")
  324. .smp = smp_ops(imx_smp_ops),
  325. .map_io = imx6q_map_io,
  326. .init_irq = imx6q_init_irq,
  327. .init_time = imx6q_timer_init,
  328. .init_machine = imx6q_init_machine,
  329. .init_late = imx6q_init_late,
  330. .dt_compat = imx6q_dt_compat,
  331. .restart = imx6q_restart,
  332. MACHINE_END