intel_display.c 298 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/module.h>
  28. #include <linux/input.h>
  29. #include <linux/i2c.h>
  30. #include <linux/kernel.h>
  31. #include <linux/slab.h>
  32. #include <linux/vgaarb.h>
  33. #include <drm/drm_edid.h>
  34. #include <drm/drmP.h>
  35. #include "intel_drv.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #include "i915_trace.h"
  39. #include <drm/drm_dp_helper.h>
  40. #include <drm/drm_crtc_helper.h>
  41. #include <linux/dma_remapping.h>
  42. bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
  43. static void intel_increase_pllclock(struct drm_crtc *crtc);
  44. static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
  45. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  46. struct intel_crtc_config *pipe_config);
  47. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  48. struct intel_crtc_config *pipe_config);
  49. static int intel_set_mode(struct drm_crtc *crtc, struct drm_display_mode *mode,
  50. int x, int y, struct drm_framebuffer *old_fb);
  51. typedef struct {
  52. int min, max;
  53. } intel_range_t;
  54. typedef struct {
  55. int dot_limit;
  56. int p2_slow, p2_fast;
  57. } intel_p2_t;
  58. typedef struct intel_limit intel_limit_t;
  59. struct intel_limit {
  60. intel_range_t dot, vco, n, m, m1, m2, p, p1;
  61. intel_p2_t p2;
  62. };
  63. int
  64. intel_pch_rawclk(struct drm_device *dev)
  65. {
  66. struct drm_i915_private *dev_priv = dev->dev_private;
  67. WARN_ON(!HAS_PCH_SPLIT(dev));
  68. return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
  69. }
  70. static inline u32 /* units of 100MHz */
  71. intel_fdi_link_freq(struct drm_device *dev)
  72. {
  73. if (IS_GEN5(dev)) {
  74. struct drm_i915_private *dev_priv = dev->dev_private;
  75. return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
  76. } else
  77. return 27;
  78. }
  79. static const intel_limit_t intel_limits_i8xx_dac = {
  80. .dot = { .min = 25000, .max = 350000 },
  81. .vco = { .min = 930000, .max = 1400000 },
  82. .n = { .min = 3, .max = 16 },
  83. .m = { .min = 96, .max = 140 },
  84. .m1 = { .min = 18, .max = 26 },
  85. .m2 = { .min = 6, .max = 16 },
  86. .p = { .min = 4, .max = 128 },
  87. .p1 = { .min = 2, .max = 33 },
  88. .p2 = { .dot_limit = 165000,
  89. .p2_slow = 4, .p2_fast = 2 },
  90. };
  91. static const intel_limit_t intel_limits_i8xx_dvo = {
  92. .dot = { .min = 25000, .max = 350000 },
  93. .vco = { .min = 930000, .max = 1400000 },
  94. .n = { .min = 3, .max = 16 },
  95. .m = { .min = 96, .max = 140 },
  96. .m1 = { .min = 18, .max = 26 },
  97. .m2 = { .min = 6, .max = 16 },
  98. .p = { .min = 4, .max = 128 },
  99. .p1 = { .min = 2, .max = 33 },
  100. .p2 = { .dot_limit = 165000,
  101. .p2_slow = 4, .p2_fast = 4 },
  102. };
  103. static const intel_limit_t intel_limits_i8xx_lvds = {
  104. .dot = { .min = 25000, .max = 350000 },
  105. .vco = { .min = 930000, .max = 1400000 },
  106. .n = { .min = 3, .max = 16 },
  107. .m = { .min = 96, .max = 140 },
  108. .m1 = { .min = 18, .max = 26 },
  109. .m2 = { .min = 6, .max = 16 },
  110. .p = { .min = 4, .max = 128 },
  111. .p1 = { .min = 1, .max = 6 },
  112. .p2 = { .dot_limit = 165000,
  113. .p2_slow = 14, .p2_fast = 7 },
  114. };
  115. static const intel_limit_t intel_limits_i9xx_sdvo = {
  116. .dot = { .min = 20000, .max = 400000 },
  117. .vco = { .min = 1400000, .max = 2800000 },
  118. .n = { .min = 1, .max = 6 },
  119. .m = { .min = 70, .max = 120 },
  120. .m1 = { .min = 8, .max = 18 },
  121. .m2 = { .min = 3, .max = 7 },
  122. .p = { .min = 5, .max = 80 },
  123. .p1 = { .min = 1, .max = 8 },
  124. .p2 = { .dot_limit = 200000,
  125. .p2_slow = 10, .p2_fast = 5 },
  126. };
  127. static const intel_limit_t intel_limits_i9xx_lvds = {
  128. .dot = { .min = 20000, .max = 400000 },
  129. .vco = { .min = 1400000, .max = 2800000 },
  130. .n = { .min = 1, .max = 6 },
  131. .m = { .min = 70, .max = 120 },
  132. .m1 = { .min = 8, .max = 18 },
  133. .m2 = { .min = 3, .max = 7 },
  134. .p = { .min = 7, .max = 98 },
  135. .p1 = { .min = 1, .max = 8 },
  136. .p2 = { .dot_limit = 112000,
  137. .p2_slow = 14, .p2_fast = 7 },
  138. };
  139. static const intel_limit_t intel_limits_g4x_sdvo = {
  140. .dot = { .min = 25000, .max = 270000 },
  141. .vco = { .min = 1750000, .max = 3500000},
  142. .n = { .min = 1, .max = 4 },
  143. .m = { .min = 104, .max = 138 },
  144. .m1 = { .min = 17, .max = 23 },
  145. .m2 = { .min = 5, .max = 11 },
  146. .p = { .min = 10, .max = 30 },
  147. .p1 = { .min = 1, .max = 3},
  148. .p2 = { .dot_limit = 270000,
  149. .p2_slow = 10,
  150. .p2_fast = 10
  151. },
  152. };
  153. static const intel_limit_t intel_limits_g4x_hdmi = {
  154. .dot = { .min = 22000, .max = 400000 },
  155. .vco = { .min = 1750000, .max = 3500000},
  156. .n = { .min = 1, .max = 4 },
  157. .m = { .min = 104, .max = 138 },
  158. .m1 = { .min = 16, .max = 23 },
  159. .m2 = { .min = 5, .max = 11 },
  160. .p = { .min = 5, .max = 80 },
  161. .p1 = { .min = 1, .max = 8},
  162. .p2 = { .dot_limit = 165000,
  163. .p2_slow = 10, .p2_fast = 5 },
  164. };
  165. static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
  166. .dot = { .min = 20000, .max = 115000 },
  167. .vco = { .min = 1750000, .max = 3500000 },
  168. .n = { .min = 1, .max = 3 },
  169. .m = { .min = 104, .max = 138 },
  170. .m1 = { .min = 17, .max = 23 },
  171. .m2 = { .min = 5, .max = 11 },
  172. .p = { .min = 28, .max = 112 },
  173. .p1 = { .min = 2, .max = 8 },
  174. .p2 = { .dot_limit = 0,
  175. .p2_slow = 14, .p2_fast = 14
  176. },
  177. };
  178. static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
  179. .dot = { .min = 80000, .max = 224000 },
  180. .vco = { .min = 1750000, .max = 3500000 },
  181. .n = { .min = 1, .max = 3 },
  182. .m = { .min = 104, .max = 138 },
  183. .m1 = { .min = 17, .max = 23 },
  184. .m2 = { .min = 5, .max = 11 },
  185. .p = { .min = 14, .max = 42 },
  186. .p1 = { .min = 2, .max = 6 },
  187. .p2 = { .dot_limit = 0,
  188. .p2_slow = 7, .p2_fast = 7
  189. },
  190. };
  191. static const intel_limit_t intel_limits_pineview_sdvo = {
  192. .dot = { .min = 20000, .max = 400000},
  193. .vco = { .min = 1700000, .max = 3500000 },
  194. /* Pineview's Ncounter is a ring counter */
  195. .n = { .min = 3, .max = 6 },
  196. .m = { .min = 2, .max = 256 },
  197. /* Pineview only has one combined m divider, which we treat as m2. */
  198. .m1 = { .min = 0, .max = 0 },
  199. .m2 = { .min = 0, .max = 254 },
  200. .p = { .min = 5, .max = 80 },
  201. .p1 = { .min = 1, .max = 8 },
  202. .p2 = { .dot_limit = 200000,
  203. .p2_slow = 10, .p2_fast = 5 },
  204. };
  205. static const intel_limit_t intel_limits_pineview_lvds = {
  206. .dot = { .min = 20000, .max = 400000 },
  207. .vco = { .min = 1700000, .max = 3500000 },
  208. .n = { .min = 3, .max = 6 },
  209. .m = { .min = 2, .max = 256 },
  210. .m1 = { .min = 0, .max = 0 },
  211. .m2 = { .min = 0, .max = 254 },
  212. .p = { .min = 7, .max = 112 },
  213. .p1 = { .min = 1, .max = 8 },
  214. .p2 = { .dot_limit = 112000,
  215. .p2_slow = 14, .p2_fast = 14 },
  216. };
  217. /* Ironlake / Sandybridge
  218. *
  219. * We calculate clock using (register_value + 2) for N/M1/M2, so here
  220. * the range value for them is (actual_value - 2).
  221. */
  222. static const intel_limit_t intel_limits_ironlake_dac = {
  223. .dot = { .min = 25000, .max = 350000 },
  224. .vco = { .min = 1760000, .max = 3510000 },
  225. .n = { .min = 1, .max = 5 },
  226. .m = { .min = 79, .max = 127 },
  227. .m1 = { .min = 12, .max = 22 },
  228. .m2 = { .min = 5, .max = 9 },
  229. .p = { .min = 5, .max = 80 },
  230. .p1 = { .min = 1, .max = 8 },
  231. .p2 = { .dot_limit = 225000,
  232. .p2_slow = 10, .p2_fast = 5 },
  233. };
  234. static const intel_limit_t intel_limits_ironlake_single_lvds = {
  235. .dot = { .min = 25000, .max = 350000 },
  236. .vco = { .min = 1760000, .max = 3510000 },
  237. .n = { .min = 1, .max = 3 },
  238. .m = { .min = 79, .max = 118 },
  239. .m1 = { .min = 12, .max = 22 },
  240. .m2 = { .min = 5, .max = 9 },
  241. .p = { .min = 28, .max = 112 },
  242. .p1 = { .min = 2, .max = 8 },
  243. .p2 = { .dot_limit = 225000,
  244. .p2_slow = 14, .p2_fast = 14 },
  245. };
  246. static const intel_limit_t intel_limits_ironlake_dual_lvds = {
  247. .dot = { .min = 25000, .max = 350000 },
  248. .vco = { .min = 1760000, .max = 3510000 },
  249. .n = { .min = 1, .max = 3 },
  250. .m = { .min = 79, .max = 127 },
  251. .m1 = { .min = 12, .max = 22 },
  252. .m2 = { .min = 5, .max = 9 },
  253. .p = { .min = 14, .max = 56 },
  254. .p1 = { .min = 2, .max = 8 },
  255. .p2 = { .dot_limit = 225000,
  256. .p2_slow = 7, .p2_fast = 7 },
  257. };
  258. /* LVDS 100mhz refclk limits. */
  259. static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
  260. .dot = { .min = 25000, .max = 350000 },
  261. .vco = { .min = 1760000, .max = 3510000 },
  262. .n = { .min = 1, .max = 2 },
  263. .m = { .min = 79, .max = 126 },
  264. .m1 = { .min = 12, .max = 22 },
  265. .m2 = { .min = 5, .max = 9 },
  266. .p = { .min = 28, .max = 112 },
  267. .p1 = { .min = 2, .max = 8 },
  268. .p2 = { .dot_limit = 225000,
  269. .p2_slow = 14, .p2_fast = 14 },
  270. };
  271. static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
  272. .dot = { .min = 25000, .max = 350000 },
  273. .vco = { .min = 1760000, .max = 3510000 },
  274. .n = { .min = 1, .max = 3 },
  275. .m = { .min = 79, .max = 126 },
  276. .m1 = { .min = 12, .max = 22 },
  277. .m2 = { .min = 5, .max = 9 },
  278. .p = { .min = 14, .max = 42 },
  279. .p1 = { .min = 2, .max = 6 },
  280. .p2 = { .dot_limit = 225000,
  281. .p2_slow = 7, .p2_fast = 7 },
  282. };
  283. static const intel_limit_t intel_limits_vlv_dac = {
  284. .dot = { .min = 25000, .max = 270000 },
  285. .vco = { .min = 4000000, .max = 6000000 },
  286. .n = { .min = 1, .max = 7 },
  287. .m = { .min = 22, .max = 450 }, /* guess */
  288. .m1 = { .min = 2, .max = 3 },
  289. .m2 = { .min = 11, .max = 156 },
  290. .p = { .min = 10, .max = 30 },
  291. .p1 = { .min = 1, .max = 3 },
  292. .p2 = { .dot_limit = 270000,
  293. .p2_slow = 2, .p2_fast = 20 },
  294. };
  295. static const intel_limit_t intel_limits_vlv_hdmi = {
  296. .dot = { .min = 25000, .max = 270000 },
  297. .vco = { .min = 4000000, .max = 6000000 },
  298. .n = { .min = 1, .max = 7 },
  299. .m = { .min = 60, .max = 300 }, /* guess */
  300. .m1 = { .min = 2, .max = 3 },
  301. .m2 = { .min = 11, .max = 156 },
  302. .p = { .min = 10, .max = 30 },
  303. .p1 = { .min = 2, .max = 3 },
  304. .p2 = { .dot_limit = 270000,
  305. .p2_slow = 2, .p2_fast = 20 },
  306. };
  307. static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
  308. int refclk)
  309. {
  310. struct drm_device *dev = crtc->dev;
  311. const intel_limit_t *limit;
  312. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  313. if (intel_is_dual_link_lvds(dev)) {
  314. if (refclk == 100000)
  315. limit = &intel_limits_ironlake_dual_lvds_100m;
  316. else
  317. limit = &intel_limits_ironlake_dual_lvds;
  318. } else {
  319. if (refclk == 100000)
  320. limit = &intel_limits_ironlake_single_lvds_100m;
  321. else
  322. limit = &intel_limits_ironlake_single_lvds;
  323. }
  324. } else
  325. limit = &intel_limits_ironlake_dac;
  326. return limit;
  327. }
  328. static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
  329. {
  330. struct drm_device *dev = crtc->dev;
  331. const intel_limit_t *limit;
  332. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  333. if (intel_is_dual_link_lvds(dev))
  334. limit = &intel_limits_g4x_dual_channel_lvds;
  335. else
  336. limit = &intel_limits_g4x_single_channel_lvds;
  337. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
  338. intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  339. limit = &intel_limits_g4x_hdmi;
  340. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
  341. limit = &intel_limits_g4x_sdvo;
  342. } else /* The option is for other outputs */
  343. limit = &intel_limits_i9xx_sdvo;
  344. return limit;
  345. }
  346. static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
  347. {
  348. struct drm_device *dev = crtc->dev;
  349. const intel_limit_t *limit;
  350. if (HAS_PCH_SPLIT(dev))
  351. limit = intel_ironlake_limit(crtc, refclk);
  352. else if (IS_G4X(dev)) {
  353. limit = intel_g4x_limit(crtc);
  354. } else if (IS_PINEVIEW(dev)) {
  355. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  356. limit = &intel_limits_pineview_lvds;
  357. else
  358. limit = &intel_limits_pineview_sdvo;
  359. } else if (IS_VALLEYVIEW(dev)) {
  360. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
  361. limit = &intel_limits_vlv_dac;
  362. else
  363. limit = &intel_limits_vlv_hdmi;
  364. } else if (!IS_GEN2(dev)) {
  365. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  366. limit = &intel_limits_i9xx_lvds;
  367. else
  368. limit = &intel_limits_i9xx_sdvo;
  369. } else {
  370. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
  371. limit = &intel_limits_i8xx_lvds;
  372. else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DVO))
  373. limit = &intel_limits_i8xx_dvo;
  374. else
  375. limit = &intel_limits_i8xx_dac;
  376. }
  377. return limit;
  378. }
  379. /* m1 is reserved as 0 in Pineview, n is a ring counter */
  380. static void pineview_clock(int refclk, intel_clock_t *clock)
  381. {
  382. clock->m = clock->m2 + 2;
  383. clock->p = clock->p1 * clock->p2;
  384. clock->vco = refclk * clock->m / clock->n;
  385. clock->dot = clock->vco / clock->p;
  386. }
  387. static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
  388. {
  389. return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
  390. }
  391. static void i9xx_clock(int refclk, intel_clock_t *clock)
  392. {
  393. clock->m = i9xx_dpll_compute_m(clock);
  394. clock->p = clock->p1 * clock->p2;
  395. clock->vco = refclk * clock->m / (clock->n + 2);
  396. clock->dot = clock->vco / clock->p;
  397. }
  398. /**
  399. * Returns whether any output on the specified pipe is of the specified type
  400. */
  401. bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
  402. {
  403. struct drm_device *dev = crtc->dev;
  404. struct intel_encoder *encoder;
  405. for_each_encoder_on_crtc(dev, crtc, encoder)
  406. if (encoder->type == type)
  407. return true;
  408. return false;
  409. }
  410. #define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
  411. /**
  412. * Returns whether the given set of divisors are valid for a given refclk with
  413. * the given connectors.
  414. */
  415. static bool intel_PLL_is_valid(struct drm_device *dev,
  416. const intel_limit_t *limit,
  417. const intel_clock_t *clock)
  418. {
  419. if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
  420. INTELPllInvalid("p1 out of range\n");
  421. if (clock->p < limit->p.min || limit->p.max < clock->p)
  422. INTELPllInvalid("p out of range\n");
  423. if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
  424. INTELPllInvalid("m2 out of range\n");
  425. if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
  426. INTELPllInvalid("m1 out of range\n");
  427. if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
  428. INTELPllInvalid("m1 <= m2\n");
  429. if (clock->m < limit->m.min || limit->m.max < clock->m)
  430. INTELPllInvalid("m out of range\n");
  431. if (clock->n < limit->n.min || limit->n.max < clock->n)
  432. INTELPllInvalid("n out of range\n");
  433. if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
  434. INTELPllInvalid("vco out of range\n");
  435. /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
  436. * connector, etc., rather than just a single range.
  437. */
  438. if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
  439. INTELPllInvalid("dot out of range\n");
  440. return true;
  441. }
  442. static bool
  443. i9xx_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  444. int target, int refclk, intel_clock_t *match_clock,
  445. intel_clock_t *best_clock)
  446. {
  447. struct drm_device *dev = crtc->dev;
  448. intel_clock_t clock;
  449. int err = target;
  450. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  451. /*
  452. * For LVDS just rely on its current settings for dual-channel.
  453. * We haven't figured out how to reliably set up different
  454. * single/dual channel state, if we even can.
  455. */
  456. if (intel_is_dual_link_lvds(dev))
  457. clock.p2 = limit->p2.p2_fast;
  458. else
  459. clock.p2 = limit->p2.p2_slow;
  460. } else {
  461. if (target < limit->p2.dot_limit)
  462. clock.p2 = limit->p2.p2_slow;
  463. else
  464. clock.p2 = limit->p2.p2_fast;
  465. }
  466. memset(best_clock, 0, sizeof(*best_clock));
  467. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  468. clock.m1++) {
  469. for (clock.m2 = limit->m2.min;
  470. clock.m2 <= limit->m2.max; clock.m2++) {
  471. if (clock.m2 >= clock.m1)
  472. break;
  473. for (clock.n = limit->n.min;
  474. clock.n <= limit->n.max; clock.n++) {
  475. for (clock.p1 = limit->p1.min;
  476. clock.p1 <= limit->p1.max; clock.p1++) {
  477. int this_err;
  478. i9xx_clock(refclk, &clock);
  479. if (!intel_PLL_is_valid(dev, limit,
  480. &clock))
  481. continue;
  482. if (match_clock &&
  483. clock.p != match_clock->p)
  484. continue;
  485. this_err = abs(clock.dot - target);
  486. if (this_err < err) {
  487. *best_clock = clock;
  488. err = this_err;
  489. }
  490. }
  491. }
  492. }
  493. }
  494. return (err != target);
  495. }
  496. static bool
  497. pnv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  498. int target, int refclk, intel_clock_t *match_clock,
  499. intel_clock_t *best_clock)
  500. {
  501. struct drm_device *dev = crtc->dev;
  502. intel_clock_t clock;
  503. int err = target;
  504. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  505. /*
  506. * For LVDS just rely on its current settings for dual-channel.
  507. * We haven't figured out how to reliably set up different
  508. * single/dual channel state, if we even can.
  509. */
  510. if (intel_is_dual_link_lvds(dev))
  511. clock.p2 = limit->p2.p2_fast;
  512. else
  513. clock.p2 = limit->p2.p2_slow;
  514. } else {
  515. if (target < limit->p2.dot_limit)
  516. clock.p2 = limit->p2.p2_slow;
  517. else
  518. clock.p2 = limit->p2.p2_fast;
  519. }
  520. memset(best_clock, 0, sizeof(*best_clock));
  521. for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
  522. clock.m1++) {
  523. for (clock.m2 = limit->m2.min;
  524. clock.m2 <= limit->m2.max; clock.m2++) {
  525. for (clock.n = limit->n.min;
  526. clock.n <= limit->n.max; clock.n++) {
  527. for (clock.p1 = limit->p1.min;
  528. clock.p1 <= limit->p1.max; clock.p1++) {
  529. int this_err;
  530. pineview_clock(refclk, &clock);
  531. if (!intel_PLL_is_valid(dev, limit,
  532. &clock))
  533. continue;
  534. if (match_clock &&
  535. clock.p != match_clock->p)
  536. continue;
  537. this_err = abs(clock.dot - target);
  538. if (this_err < err) {
  539. *best_clock = clock;
  540. err = this_err;
  541. }
  542. }
  543. }
  544. }
  545. }
  546. return (err != target);
  547. }
  548. static bool
  549. g4x_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  550. int target, int refclk, intel_clock_t *match_clock,
  551. intel_clock_t *best_clock)
  552. {
  553. struct drm_device *dev = crtc->dev;
  554. intel_clock_t clock;
  555. int max_n;
  556. bool found;
  557. /* approximately equals target * 0.00585 */
  558. int err_most = (target >> 8) + (target >> 9);
  559. found = false;
  560. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  561. if (intel_is_dual_link_lvds(dev))
  562. clock.p2 = limit->p2.p2_fast;
  563. else
  564. clock.p2 = limit->p2.p2_slow;
  565. } else {
  566. if (target < limit->p2.dot_limit)
  567. clock.p2 = limit->p2.p2_slow;
  568. else
  569. clock.p2 = limit->p2.p2_fast;
  570. }
  571. memset(best_clock, 0, sizeof(*best_clock));
  572. max_n = limit->n.max;
  573. /* based on hardware requirement, prefer smaller n to precision */
  574. for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
  575. /* based on hardware requirement, prefere larger m1,m2 */
  576. for (clock.m1 = limit->m1.max;
  577. clock.m1 >= limit->m1.min; clock.m1--) {
  578. for (clock.m2 = limit->m2.max;
  579. clock.m2 >= limit->m2.min; clock.m2--) {
  580. for (clock.p1 = limit->p1.max;
  581. clock.p1 >= limit->p1.min; clock.p1--) {
  582. int this_err;
  583. i9xx_clock(refclk, &clock);
  584. if (!intel_PLL_is_valid(dev, limit,
  585. &clock))
  586. continue;
  587. this_err = abs(clock.dot - target);
  588. if (this_err < err_most) {
  589. *best_clock = clock;
  590. err_most = this_err;
  591. max_n = clock.n;
  592. found = true;
  593. }
  594. }
  595. }
  596. }
  597. }
  598. return found;
  599. }
  600. static bool
  601. vlv_find_best_dpll(const intel_limit_t *limit, struct drm_crtc *crtc,
  602. int target, int refclk, intel_clock_t *match_clock,
  603. intel_clock_t *best_clock)
  604. {
  605. u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
  606. u32 m, n, fastclk;
  607. u32 updrate, minupdate, p;
  608. unsigned long bestppm, ppm, absppm;
  609. int dotclk, flag;
  610. flag = 0;
  611. dotclk = target * 1000;
  612. bestppm = 1000000;
  613. ppm = absppm = 0;
  614. fastclk = dotclk / (2*100);
  615. updrate = 0;
  616. minupdate = 19200;
  617. n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
  618. bestm1 = bestm2 = bestp1 = bestp2 = 0;
  619. /* based on hardware requirement, prefer smaller n to precision */
  620. for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
  621. updrate = refclk / n;
  622. for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
  623. for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
  624. if (p2 > 10)
  625. p2 = p2 - 1;
  626. p = p1 * p2;
  627. /* based on hardware requirement, prefer bigger m1,m2 values */
  628. for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
  629. m2 = (((2*(fastclk * p * n / m1 )) +
  630. refclk) / (2*refclk));
  631. m = m1 * m2;
  632. vco = updrate * m;
  633. if (vco >= limit->vco.min && vco < limit->vco.max) {
  634. ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
  635. absppm = (ppm > 0) ? ppm : (-ppm);
  636. if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
  637. bestppm = 0;
  638. flag = 1;
  639. }
  640. if (absppm < bestppm - 10) {
  641. bestppm = absppm;
  642. flag = 1;
  643. }
  644. if (flag) {
  645. bestn = n;
  646. bestm1 = m1;
  647. bestm2 = m2;
  648. bestp1 = p1;
  649. bestp2 = p2;
  650. flag = 0;
  651. }
  652. }
  653. }
  654. }
  655. }
  656. }
  657. best_clock->n = bestn;
  658. best_clock->m1 = bestm1;
  659. best_clock->m2 = bestm2;
  660. best_clock->p1 = bestp1;
  661. best_clock->p2 = bestp2;
  662. return true;
  663. }
  664. enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
  665. enum pipe pipe)
  666. {
  667. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  668. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  669. return intel_crtc->config.cpu_transcoder;
  670. }
  671. static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
  672. {
  673. struct drm_i915_private *dev_priv = dev->dev_private;
  674. u32 frame, frame_reg = PIPEFRAME(pipe);
  675. frame = I915_READ(frame_reg);
  676. if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
  677. DRM_DEBUG_KMS("vblank wait timed out\n");
  678. }
  679. /**
  680. * intel_wait_for_vblank - wait for vblank on a given pipe
  681. * @dev: drm device
  682. * @pipe: pipe to wait for
  683. *
  684. * Wait for vblank to occur on a given pipe. Needed for various bits of
  685. * mode setting code.
  686. */
  687. void intel_wait_for_vblank(struct drm_device *dev, int pipe)
  688. {
  689. struct drm_i915_private *dev_priv = dev->dev_private;
  690. int pipestat_reg = PIPESTAT(pipe);
  691. if (INTEL_INFO(dev)->gen >= 5) {
  692. ironlake_wait_for_vblank(dev, pipe);
  693. return;
  694. }
  695. /* Clear existing vblank status. Note this will clear any other
  696. * sticky status fields as well.
  697. *
  698. * This races with i915_driver_irq_handler() with the result
  699. * that either function could miss a vblank event. Here it is not
  700. * fatal, as we will either wait upon the next vblank interrupt or
  701. * timeout. Generally speaking intel_wait_for_vblank() is only
  702. * called during modeset at which time the GPU should be idle and
  703. * should *not* be performing page flips and thus not waiting on
  704. * vblanks...
  705. * Currently, the result of us stealing a vblank from the irq
  706. * handler is that a single frame will be skipped during swapbuffers.
  707. */
  708. I915_WRITE(pipestat_reg,
  709. I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
  710. /* Wait for vblank interrupt bit to set */
  711. if (wait_for(I915_READ(pipestat_reg) &
  712. PIPE_VBLANK_INTERRUPT_STATUS,
  713. 50))
  714. DRM_DEBUG_KMS("vblank wait timed out\n");
  715. }
  716. /*
  717. * intel_wait_for_pipe_off - wait for pipe to turn off
  718. * @dev: drm device
  719. * @pipe: pipe to wait for
  720. *
  721. * After disabling a pipe, we can't wait for vblank in the usual way,
  722. * spinning on the vblank interrupt status bit, since we won't actually
  723. * see an interrupt when the pipe is disabled.
  724. *
  725. * On Gen4 and above:
  726. * wait for the pipe register state bit to turn off
  727. *
  728. * Otherwise:
  729. * wait for the display line value to settle (it usually
  730. * ends up stopping at the start of the next frame).
  731. *
  732. */
  733. void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
  734. {
  735. struct drm_i915_private *dev_priv = dev->dev_private;
  736. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  737. pipe);
  738. if (INTEL_INFO(dev)->gen >= 4) {
  739. int reg = PIPECONF(cpu_transcoder);
  740. /* Wait for the Pipe State to go off */
  741. if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
  742. 100))
  743. WARN(1, "pipe_off wait timed out\n");
  744. } else {
  745. u32 last_line, line_mask;
  746. int reg = PIPEDSL(pipe);
  747. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  748. if (IS_GEN2(dev))
  749. line_mask = DSL_LINEMASK_GEN2;
  750. else
  751. line_mask = DSL_LINEMASK_GEN3;
  752. /* Wait for the display line to settle */
  753. do {
  754. last_line = I915_READ(reg) & line_mask;
  755. mdelay(5);
  756. } while (((I915_READ(reg) & line_mask) != last_line) &&
  757. time_after(timeout, jiffies));
  758. if (time_after(jiffies, timeout))
  759. WARN(1, "pipe_off wait timed out\n");
  760. }
  761. }
  762. /*
  763. * ibx_digital_port_connected - is the specified port connected?
  764. * @dev_priv: i915 private structure
  765. * @port: the port to test
  766. *
  767. * Returns true if @port is connected, false otherwise.
  768. */
  769. bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
  770. struct intel_digital_port *port)
  771. {
  772. u32 bit;
  773. if (HAS_PCH_IBX(dev_priv->dev)) {
  774. switch(port->port) {
  775. case PORT_B:
  776. bit = SDE_PORTB_HOTPLUG;
  777. break;
  778. case PORT_C:
  779. bit = SDE_PORTC_HOTPLUG;
  780. break;
  781. case PORT_D:
  782. bit = SDE_PORTD_HOTPLUG;
  783. break;
  784. default:
  785. return true;
  786. }
  787. } else {
  788. switch(port->port) {
  789. case PORT_B:
  790. bit = SDE_PORTB_HOTPLUG_CPT;
  791. break;
  792. case PORT_C:
  793. bit = SDE_PORTC_HOTPLUG_CPT;
  794. break;
  795. case PORT_D:
  796. bit = SDE_PORTD_HOTPLUG_CPT;
  797. break;
  798. default:
  799. return true;
  800. }
  801. }
  802. return I915_READ(SDEISR) & bit;
  803. }
  804. static const char *state_string(bool enabled)
  805. {
  806. return enabled ? "on" : "off";
  807. }
  808. /* Only for pre-ILK configs */
  809. void assert_pll(struct drm_i915_private *dev_priv,
  810. enum pipe pipe, bool state)
  811. {
  812. int reg;
  813. u32 val;
  814. bool cur_state;
  815. reg = DPLL(pipe);
  816. val = I915_READ(reg);
  817. cur_state = !!(val & DPLL_VCO_ENABLE);
  818. WARN(cur_state != state,
  819. "PLL state assertion failure (expected %s, current %s)\n",
  820. state_string(state), state_string(cur_state));
  821. }
  822. /* XXX: the dsi pll is shared between MIPI DSI ports */
  823. static void assert_dsi_pll(struct drm_i915_private *dev_priv, bool state)
  824. {
  825. u32 val;
  826. bool cur_state;
  827. mutex_lock(&dev_priv->dpio_lock);
  828. val = vlv_cck_read(dev_priv, CCK_REG_DSI_PLL_CONTROL);
  829. mutex_unlock(&dev_priv->dpio_lock);
  830. cur_state = val & DSI_PLL_VCO_EN;
  831. WARN(cur_state != state,
  832. "DSI PLL state assertion failure (expected %s, current %s)\n",
  833. state_string(state), state_string(cur_state));
  834. }
  835. #define assert_dsi_pll_enabled(d) assert_dsi_pll(d, true)
  836. #define assert_dsi_pll_disabled(d) assert_dsi_pll(d, false)
  837. struct intel_shared_dpll *
  838. intel_crtc_to_shared_dpll(struct intel_crtc *crtc)
  839. {
  840. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  841. if (crtc->config.shared_dpll < 0)
  842. return NULL;
  843. return &dev_priv->shared_dplls[crtc->config.shared_dpll];
  844. }
  845. /* For ILK+ */
  846. void assert_shared_dpll(struct drm_i915_private *dev_priv,
  847. struct intel_shared_dpll *pll,
  848. bool state)
  849. {
  850. bool cur_state;
  851. struct intel_dpll_hw_state hw_state;
  852. if (HAS_PCH_LPT(dev_priv->dev)) {
  853. DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
  854. return;
  855. }
  856. if (WARN (!pll,
  857. "asserting DPLL %s with no DPLL\n", state_string(state)))
  858. return;
  859. cur_state = pll->get_hw_state(dev_priv, pll, &hw_state);
  860. WARN(cur_state != state,
  861. "%s assertion failure (expected %s, current %s)\n",
  862. pll->name, state_string(state), state_string(cur_state));
  863. }
  864. static void assert_fdi_tx(struct drm_i915_private *dev_priv,
  865. enum pipe pipe, bool state)
  866. {
  867. int reg;
  868. u32 val;
  869. bool cur_state;
  870. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  871. pipe);
  872. if (HAS_DDI(dev_priv->dev)) {
  873. /* DDI does not have a specific FDI_TX register */
  874. reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
  875. val = I915_READ(reg);
  876. cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
  877. } else {
  878. reg = FDI_TX_CTL(pipe);
  879. val = I915_READ(reg);
  880. cur_state = !!(val & FDI_TX_ENABLE);
  881. }
  882. WARN(cur_state != state,
  883. "FDI TX state assertion failure (expected %s, current %s)\n",
  884. state_string(state), state_string(cur_state));
  885. }
  886. #define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
  887. #define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
  888. static void assert_fdi_rx(struct drm_i915_private *dev_priv,
  889. enum pipe pipe, bool state)
  890. {
  891. int reg;
  892. u32 val;
  893. bool cur_state;
  894. reg = FDI_RX_CTL(pipe);
  895. val = I915_READ(reg);
  896. cur_state = !!(val & FDI_RX_ENABLE);
  897. WARN(cur_state != state,
  898. "FDI RX state assertion failure (expected %s, current %s)\n",
  899. state_string(state), state_string(cur_state));
  900. }
  901. #define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
  902. #define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
  903. static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
  904. enum pipe pipe)
  905. {
  906. int reg;
  907. u32 val;
  908. /* ILK FDI PLL is always enabled */
  909. if (dev_priv->info->gen == 5)
  910. return;
  911. /* On Haswell, DDI ports are responsible for the FDI PLL setup */
  912. if (HAS_DDI(dev_priv->dev))
  913. return;
  914. reg = FDI_TX_CTL(pipe);
  915. val = I915_READ(reg);
  916. WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
  917. }
  918. void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
  919. enum pipe pipe, bool state)
  920. {
  921. int reg;
  922. u32 val;
  923. bool cur_state;
  924. reg = FDI_RX_CTL(pipe);
  925. val = I915_READ(reg);
  926. cur_state = !!(val & FDI_RX_PLL_ENABLE);
  927. WARN(cur_state != state,
  928. "FDI RX PLL assertion failure (expected %s, current %s)\n",
  929. state_string(state), state_string(cur_state));
  930. }
  931. static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
  932. enum pipe pipe)
  933. {
  934. int pp_reg, lvds_reg;
  935. u32 val;
  936. enum pipe panel_pipe = PIPE_A;
  937. bool locked = true;
  938. if (HAS_PCH_SPLIT(dev_priv->dev)) {
  939. pp_reg = PCH_PP_CONTROL;
  940. lvds_reg = PCH_LVDS;
  941. } else {
  942. pp_reg = PP_CONTROL;
  943. lvds_reg = LVDS;
  944. }
  945. val = I915_READ(pp_reg);
  946. if (!(val & PANEL_POWER_ON) ||
  947. ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
  948. locked = false;
  949. if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
  950. panel_pipe = PIPE_B;
  951. WARN(panel_pipe == pipe && locked,
  952. "panel assertion failure, pipe %c regs locked\n",
  953. pipe_name(pipe));
  954. }
  955. static void assert_cursor(struct drm_i915_private *dev_priv,
  956. enum pipe pipe, bool state)
  957. {
  958. struct drm_device *dev = dev_priv->dev;
  959. bool cur_state;
  960. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  961. cur_state = I915_READ(CURCNTR_IVB(pipe)) & CURSOR_MODE;
  962. else if (IS_845G(dev) || IS_I865G(dev))
  963. cur_state = I915_READ(_CURACNTR) & CURSOR_ENABLE;
  964. else
  965. cur_state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
  966. WARN(cur_state != state,
  967. "cursor on pipe %c assertion failure (expected %s, current %s)\n",
  968. pipe_name(pipe), state_string(state), state_string(cur_state));
  969. }
  970. #define assert_cursor_enabled(d, p) assert_cursor(d, p, true)
  971. #define assert_cursor_disabled(d, p) assert_cursor(d, p, false)
  972. void assert_pipe(struct drm_i915_private *dev_priv,
  973. enum pipe pipe, bool state)
  974. {
  975. int reg;
  976. u32 val;
  977. bool cur_state;
  978. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  979. pipe);
  980. /* if we need the pipe A quirk it must be always on */
  981. if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  982. state = true;
  983. if (!intel_display_power_enabled(dev_priv->dev,
  984. POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
  985. cur_state = false;
  986. } else {
  987. reg = PIPECONF(cpu_transcoder);
  988. val = I915_READ(reg);
  989. cur_state = !!(val & PIPECONF_ENABLE);
  990. }
  991. WARN(cur_state != state,
  992. "pipe %c assertion failure (expected %s, current %s)\n",
  993. pipe_name(pipe), state_string(state), state_string(cur_state));
  994. }
  995. static void assert_plane(struct drm_i915_private *dev_priv,
  996. enum plane plane, bool state)
  997. {
  998. int reg;
  999. u32 val;
  1000. bool cur_state;
  1001. reg = DSPCNTR(plane);
  1002. val = I915_READ(reg);
  1003. cur_state = !!(val & DISPLAY_PLANE_ENABLE);
  1004. WARN(cur_state != state,
  1005. "plane %c assertion failure (expected %s, current %s)\n",
  1006. plane_name(plane), state_string(state), state_string(cur_state));
  1007. }
  1008. #define assert_plane_enabled(d, p) assert_plane(d, p, true)
  1009. #define assert_plane_disabled(d, p) assert_plane(d, p, false)
  1010. static void assert_planes_disabled(struct drm_i915_private *dev_priv,
  1011. enum pipe pipe)
  1012. {
  1013. struct drm_device *dev = dev_priv->dev;
  1014. int reg, i;
  1015. u32 val;
  1016. int cur_pipe;
  1017. /* Primary planes are fixed to pipes on gen4+ */
  1018. if (INTEL_INFO(dev)->gen >= 4) {
  1019. reg = DSPCNTR(pipe);
  1020. val = I915_READ(reg);
  1021. WARN((val & DISPLAY_PLANE_ENABLE),
  1022. "plane %c assertion failure, should be disabled but not\n",
  1023. plane_name(pipe));
  1024. return;
  1025. }
  1026. /* Need to check both planes against the pipe */
  1027. for_each_pipe(i) {
  1028. reg = DSPCNTR(i);
  1029. val = I915_READ(reg);
  1030. cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
  1031. DISPPLANE_SEL_PIPE_SHIFT;
  1032. WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
  1033. "plane %c assertion failure, should be off on pipe %c but is still active\n",
  1034. plane_name(i), pipe_name(pipe));
  1035. }
  1036. }
  1037. static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
  1038. enum pipe pipe)
  1039. {
  1040. struct drm_device *dev = dev_priv->dev;
  1041. int reg, i;
  1042. u32 val;
  1043. if (IS_VALLEYVIEW(dev)) {
  1044. for (i = 0; i < dev_priv->num_plane; i++) {
  1045. reg = SPCNTR(pipe, i);
  1046. val = I915_READ(reg);
  1047. WARN((val & SP_ENABLE),
  1048. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1049. sprite_name(pipe, i), pipe_name(pipe));
  1050. }
  1051. } else if (INTEL_INFO(dev)->gen >= 7) {
  1052. reg = SPRCTL(pipe);
  1053. val = I915_READ(reg);
  1054. WARN((val & SPRITE_ENABLE),
  1055. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1056. plane_name(pipe), pipe_name(pipe));
  1057. } else if (INTEL_INFO(dev)->gen >= 5) {
  1058. reg = DVSCNTR(pipe);
  1059. val = I915_READ(reg);
  1060. WARN((val & DVS_ENABLE),
  1061. "sprite %c assertion failure, should be off on pipe %c but is still active\n",
  1062. plane_name(pipe), pipe_name(pipe));
  1063. }
  1064. }
  1065. static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
  1066. {
  1067. u32 val;
  1068. bool enabled;
  1069. if (HAS_PCH_LPT(dev_priv->dev)) {
  1070. DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
  1071. return;
  1072. }
  1073. val = I915_READ(PCH_DREF_CONTROL);
  1074. enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
  1075. DREF_SUPERSPREAD_SOURCE_MASK));
  1076. WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
  1077. }
  1078. static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
  1079. enum pipe pipe)
  1080. {
  1081. int reg;
  1082. u32 val;
  1083. bool enabled;
  1084. reg = PCH_TRANSCONF(pipe);
  1085. val = I915_READ(reg);
  1086. enabled = !!(val & TRANS_ENABLE);
  1087. WARN(enabled,
  1088. "transcoder assertion failed, should be off on pipe %c but is still active\n",
  1089. pipe_name(pipe));
  1090. }
  1091. static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
  1092. enum pipe pipe, u32 port_sel, u32 val)
  1093. {
  1094. if ((val & DP_PORT_EN) == 0)
  1095. return false;
  1096. if (HAS_PCH_CPT(dev_priv->dev)) {
  1097. u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
  1098. u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
  1099. if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
  1100. return false;
  1101. } else {
  1102. if ((val & DP_PIPE_MASK) != (pipe << 30))
  1103. return false;
  1104. }
  1105. return true;
  1106. }
  1107. static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
  1108. enum pipe pipe, u32 val)
  1109. {
  1110. if ((val & SDVO_ENABLE) == 0)
  1111. return false;
  1112. if (HAS_PCH_CPT(dev_priv->dev)) {
  1113. if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
  1114. return false;
  1115. } else {
  1116. if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
  1117. return false;
  1118. }
  1119. return true;
  1120. }
  1121. static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
  1122. enum pipe pipe, u32 val)
  1123. {
  1124. if ((val & LVDS_PORT_EN) == 0)
  1125. return false;
  1126. if (HAS_PCH_CPT(dev_priv->dev)) {
  1127. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1128. return false;
  1129. } else {
  1130. if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
  1131. return false;
  1132. }
  1133. return true;
  1134. }
  1135. static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
  1136. enum pipe pipe, u32 val)
  1137. {
  1138. if ((val & ADPA_DAC_ENABLE) == 0)
  1139. return false;
  1140. if (HAS_PCH_CPT(dev_priv->dev)) {
  1141. if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
  1142. return false;
  1143. } else {
  1144. if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
  1145. return false;
  1146. }
  1147. return true;
  1148. }
  1149. static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
  1150. enum pipe pipe, int reg, u32 port_sel)
  1151. {
  1152. u32 val = I915_READ(reg);
  1153. WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
  1154. "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
  1155. reg, pipe_name(pipe));
  1156. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
  1157. && (val & DP_PIPEB_SELECT),
  1158. "IBX PCH dp port still using transcoder B\n");
  1159. }
  1160. static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
  1161. enum pipe pipe, int reg)
  1162. {
  1163. u32 val = I915_READ(reg);
  1164. WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
  1165. "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
  1166. reg, pipe_name(pipe));
  1167. WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
  1168. && (val & SDVO_PIPE_B_SELECT),
  1169. "IBX PCH hdmi port still using transcoder B\n");
  1170. }
  1171. static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
  1172. enum pipe pipe)
  1173. {
  1174. int reg;
  1175. u32 val;
  1176. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
  1177. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
  1178. assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
  1179. reg = PCH_ADPA;
  1180. val = I915_READ(reg);
  1181. WARN(adpa_pipe_enabled(dev_priv, pipe, val),
  1182. "PCH VGA enabled on transcoder %c, should be disabled\n",
  1183. pipe_name(pipe));
  1184. reg = PCH_LVDS;
  1185. val = I915_READ(reg);
  1186. WARN(lvds_pipe_enabled(dev_priv, pipe, val),
  1187. "PCH LVDS enabled on transcoder %c, should be disabled\n",
  1188. pipe_name(pipe));
  1189. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
  1190. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
  1191. assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
  1192. }
  1193. static void vlv_enable_pll(struct intel_crtc *crtc)
  1194. {
  1195. struct drm_device *dev = crtc->base.dev;
  1196. struct drm_i915_private *dev_priv = dev->dev_private;
  1197. int reg = DPLL(crtc->pipe);
  1198. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1199. assert_pipe_disabled(dev_priv, crtc->pipe);
  1200. /* No really, not for ILK+ */
  1201. BUG_ON(!IS_VALLEYVIEW(dev_priv->dev));
  1202. /* PLL is protected by panel, make sure we can write it */
  1203. if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
  1204. assert_panel_unlocked(dev_priv, crtc->pipe);
  1205. I915_WRITE(reg, dpll);
  1206. POSTING_READ(reg);
  1207. udelay(150);
  1208. if (wait_for(((I915_READ(reg) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
  1209. DRM_ERROR("DPLL %d failed to lock\n", crtc->pipe);
  1210. I915_WRITE(DPLL_MD(crtc->pipe), crtc->config.dpll_hw_state.dpll_md);
  1211. POSTING_READ(DPLL_MD(crtc->pipe));
  1212. /* We do this three times for luck */
  1213. I915_WRITE(reg, dpll);
  1214. POSTING_READ(reg);
  1215. udelay(150); /* wait for warmup */
  1216. I915_WRITE(reg, dpll);
  1217. POSTING_READ(reg);
  1218. udelay(150); /* wait for warmup */
  1219. I915_WRITE(reg, dpll);
  1220. POSTING_READ(reg);
  1221. udelay(150); /* wait for warmup */
  1222. }
  1223. static void i9xx_enable_pll(struct intel_crtc *crtc)
  1224. {
  1225. struct drm_device *dev = crtc->base.dev;
  1226. struct drm_i915_private *dev_priv = dev->dev_private;
  1227. int reg = DPLL(crtc->pipe);
  1228. u32 dpll = crtc->config.dpll_hw_state.dpll;
  1229. assert_pipe_disabled(dev_priv, crtc->pipe);
  1230. /* No really, not for ILK+ */
  1231. BUG_ON(dev_priv->info->gen >= 5);
  1232. /* PLL is protected by panel, make sure we can write it */
  1233. if (IS_MOBILE(dev) && !IS_I830(dev))
  1234. assert_panel_unlocked(dev_priv, crtc->pipe);
  1235. I915_WRITE(reg, dpll);
  1236. /* Wait for the clocks to stabilize. */
  1237. POSTING_READ(reg);
  1238. udelay(150);
  1239. if (INTEL_INFO(dev)->gen >= 4) {
  1240. I915_WRITE(DPLL_MD(crtc->pipe),
  1241. crtc->config.dpll_hw_state.dpll_md);
  1242. } else {
  1243. /* The pixel multiplier can only be updated once the
  1244. * DPLL is enabled and the clocks are stable.
  1245. *
  1246. * So write it again.
  1247. */
  1248. I915_WRITE(reg, dpll);
  1249. }
  1250. /* We do this three times for luck */
  1251. I915_WRITE(reg, dpll);
  1252. POSTING_READ(reg);
  1253. udelay(150); /* wait for warmup */
  1254. I915_WRITE(reg, dpll);
  1255. POSTING_READ(reg);
  1256. udelay(150); /* wait for warmup */
  1257. I915_WRITE(reg, dpll);
  1258. POSTING_READ(reg);
  1259. udelay(150); /* wait for warmup */
  1260. }
  1261. /**
  1262. * i9xx_disable_pll - disable a PLL
  1263. * @dev_priv: i915 private structure
  1264. * @pipe: pipe PLL to disable
  1265. *
  1266. * Disable the PLL for @pipe, making sure the pipe is off first.
  1267. *
  1268. * Note! This is for pre-ILK only.
  1269. */
  1270. static void i9xx_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
  1271. {
  1272. /* Don't disable pipe A or pipe A PLLs if needed */
  1273. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1274. return;
  1275. /* Make sure the pipe isn't still relying on us */
  1276. assert_pipe_disabled(dev_priv, pipe);
  1277. I915_WRITE(DPLL(pipe), 0);
  1278. POSTING_READ(DPLL(pipe));
  1279. }
  1280. void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
  1281. {
  1282. u32 port_mask;
  1283. if (!port)
  1284. port_mask = DPLL_PORTB_READY_MASK;
  1285. else
  1286. port_mask = DPLL_PORTC_READY_MASK;
  1287. if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
  1288. WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
  1289. 'B' + port, I915_READ(DPLL(0)));
  1290. }
  1291. /**
  1292. * ironlake_enable_shared_dpll - enable PCH PLL
  1293. * @dev_priv: i915 private structure
  1294. * @pipe: pipe PLL to enable
  1295. *
  1296. * The PCH PLL needs to be enabled before the PCH transcoder, since it
  1297. * drives the transcoder clock.
  1298. */
  1299. static void ironlake_enable_shared_dpll(struct intel_crtc *crtc)
  1300. {
  1301. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1302. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1303. /* PCH PLLs only available on ILK, SNB and IVB */
  1304. BUG_ON(dev_priv->info->gen < 5);
  1305. if (WARN_ON(pll == NULL))
  1306. return;
  1307. if (WARN_ON(pll->refcount == 0))
  1308. return;
  1309. DRM_DEBUG_KMS("enable %s (active %d, on? %d)for crtc %d\n",
  1310. pll->name, pll->active, pll->on,
  1311. crtc->base.base.id);
  1312. if (pll->active++) {
  1313. WARN_ON(!pll->on);
  1314. assert_shared_dpll_enabled(dev_priv, pll);
  1315. return;
  1316. }
  1317. WARN_ON(pll->on);
  1318. DRM_DEBUG_KMS("enabling %s\n", pll->name);
  1319. pll->enable(dev_priv, pll);
  1320. pll->on = true;
  1321. }
  1322. static void intel_disable_shared_dpll(struct intel_crtc *crtc)
  1323. {
  1324. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  1325. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  1326. /* PCH only available on ILK+ */
  1327. BUG_ON(dev_priv->info->gen < 5);
  1328. if (WARN_ON(pll == NULL))
  1329. return;
  1330. if (WARN_ON(pll->refcount == 0))
  1331. return;
  1332. DRM_DEBUG_KMS("disable %s (active %d, on? %d) for crtc %d\n",
  1333. pll->name, pll->active, pll->on,
  1334. crtc->base.base.id);
  1335. if (WARN_ON(pll->active == 0)) {
  1336. assert_shared_dpll_disabled(dev_priv, pll);
  1337. return;
  1338. }
  1339. assert_shared_dpll_enabled(dev_priv, pll);
  1340. WARN_ON(!pll->on);
  1341. if (--pll->active)
  1342. return;
  1343. DRM_DEBUG_KMS("disabling %s\n", pll->name);
  1344. pll->disable(dev_priv, pll);
  1345. pll->on = false;
  1346. }
  1347. static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1348. enum pipe pipe)
  1349. {
  1350. struct drm_device *dev = dev_priv->dev;
  1351. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1352. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1353. uint32_t reg, val, pipeconf_val;
  1354. /* PCH only available on ILK+ */
  1355. BUG_ON(dev_priv->info->gen < 5);
  1356. /* Make sure PCH DPLL is enabled */
  1357. assert_shared_dpll_enabled(dev_priv,
  1358. intel_crtc_to_shared_dpll(intel_crtc));
  1359. /* FDI must be feeding us bits for PCH ports */
  1360. assert_fdi_tx_enabled(dev_priv, pipe);
  1361. assert_fdi_rx_enabled(dev_priv, pipe);
  1362. if (HAS_PCH_CPT(dev)) {
  1363. /* Workaround: Set the timing override bit before enabling the
  1364. * pch transcoder. */
  1365. reg = TRANS_CHICKEN2(pipe);
  1366. val = I915_READ(reg);
  1367. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1368. I915_WRITE(reg, val);
  1369. }
  1370. reg = PCH_TRANSCONF(pipe);
  1371. val = I915_READ(reg);
  1372. pipeconf_val = I915_READ(PIPECONF(pipe));
  1373. if (HAS_PCH_IBX(dev_priv->dev)) {
  1374. /*
  1375. * make the BPC in transcoder be consistent with
  1376. * that in pipeconf reg.
  1377. */
  1378. val &= ~PIPECONF_BPC_MASK;
  1379. val |= pipeconf_val & PIPECONF_BPC_MASK;
  1380. }
  1381. val &= ~TRANS_INTERLACE_MASK;
  1382. if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
  1383. if (HAS_PCH_IBX(dev_priv->dev) &&
  1384. intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
  1385. val |= TRANS_LEGACY_INTERLACED_ILK;
  1386. else
  1387. val |= TRANS_INTERLACED;
  1388. else
  1389. val |= TRANS_PROGRESSIVE;
  1390. I915_WRITE(reg, val | TRANS_ENABLE);
  1391. if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
  1392. DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
  1393. }
  1394. static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
  1395. enum transcoder cpu_transcoder)
  1396. {
  1397. u32 val, pipeconf_val;
  1398. /* PCH only available on ILK+ */
  1399. BUG_ON(dev_priv->info->gen < 5);
  1400. /* FDI must be feeding us bits for PCH ports */
  1401. assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
  1402. assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
  1403. /* Workaround: set timing override bit. */
  1404. val = I915_READ(_TRANSA_CHICKEN2);
  1405. val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
  1406. I915_WRITE(_TRANSA_CHICKEN2, val);
  1407. val = TRANS_ENABLE;
  1408. pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
  1409. if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
  1410. PIPECONF_INTERLACED_ILK)
  1411. val |= TRANS_INTERLACED;
  1412. else
  1413. val |= TRANS_PROGRESSIVE;
  1414. I915_WRITE(LPT_TRANSCONF, val);
  1415. if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
  1416. DRM_ERROR("Failed to enable PCH transcoder\n");
  1417. }
  1418. static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
  1419. enum pipe pipe)
  1420. {
  1421. struct drm_device *dev = dev_priv->dev;
  1422. uint32_t reg, val;
  1423. /* FDI relies on the transcoder */
  1424. assert_fdi_tx_disabled(dev_priv, pipe);
  1425. assert_fdi_rx_disabled(dev_priv, pipe);
  1426. /* Ports must be off as well */
  1427. assert_pch_ports_disabled(dev_priv, pipe);
  1428. reg = PCH_TRANSCONF(pipe);
  1429. val = I915_READ(reg);
  1430. val &= ~TRANS_ENABLE;
  1431. I915_WRITE(reg, val);
  1432. /* wait for PCH transcoder off, transcoder state */
  1433. if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
  1434. DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
  1435. if (!HAS_PCH_IBX(dev)) {
  1436. /* Workaround: Clear the timing override chicken bit again. */
  1437. reg = TRANS_CHICKEN2(pipe);
  1438. val = I915_READ(reg);
  1439. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1440. I915_WRITE(reg, val);
  1441. }
  1442. }
  1443. static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
  1444. {
  1445. u32 val;
  1446. val = I915_READ(LPT_TRANSCONF);
  1447. val &= ~TRANS_ENABLE;
  1448. I915_WRITE(LPT_TRANSCONF, val);
  1449. /* wait for PCH transcoder off, transcoder state */
  1450. if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
  1451. DRM_ERROR("Failed to disable PCH transcoder\n");
  1452. /* Workaround: clear timing override bit. */
  1453. val = I915_READ(_TRANSA_CHICKEN2);
  1454. val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
  1455. I915_WRITE(_TRANSA_CHICKEN2, val);
  1456. }
  1457. /**
  1458. * intel_enable_pipe - enable a pipe, asserting requirements
  1459. * @dev_priv: i915 private structure
  1460. * @pipe: pipe to enable
  1461. * @pch_port: on ILK+, is this pipe driving a PCH port or not
  1462. *
  1463. * Enable @pipe, making sure that various hardware specific requirements
  1464. * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
  1465. *
  1466. * @pipe should be %PIPE_A or %PIPE_B.
  1467. *
  1468. * Will wait until the pipe is actually running (i.e. first vblank) before
  1469. * returning.
  1470. */
  1471. static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
  1472. bool pch_port, bool dsi)
  1473. {
  1474. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1475. pipe);
  1476. enum pipe pch_transcoder;
  1477. int reg;
  1478. u32 val;
  1479. assert_planes_disabled(dev_priv, pipe);
  1480. assert_cursor_disabled(dev_priv, pipe);
  1481. assert_sprites_disabled(dev_priv, pipe);
  1482. if (HAS_PCH_LPT(dev_priv->dev))
  1483. pch_transcoder = TRANSCODER_A;
  1484. else
  1485. pch_transcoder = pipe;
  1486. /*
  1487. * A pipe without a PLL won't actually be able to drive bits from
  1488. * a plane. On ILK+ the pipe PLLs are integrated, so we don't
  1489. * need the check.
  1490. */
  1491. if (!HAS_PCH_SPLIT(dev_priv->dev))
  1492. if (dsi)
  1493. assert_dsi_pll_enabled(dev_priv);
  1494. else
  1495. assert_pll_enabled(dev_priv, pipe);
  1496. else {
  1497. if (pch_port) {
  1498. /* if driving the PCH, we need FDI enabled */
  1499. assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
  1500. assert_fdi_tx_pll_enabled(dev_priv,
  1501. (enum pipe) cpu_transcoder);
  1502. }
  1503. /* FIXME: assert CPU port conditions for SNB+ */
  1504. }
  1505. reg = PIPECONF(cpu_transcoder);
  1506. val = I915_READ(reg);
  1507. if (val & PIPECONF_ENABLE)
  1508. return;
  1509. I915_WRITE(reg, val | PIPECONF_ENABLE);
  1510. intel_wait_for_vblank(dev_priv->dev, pipe);
  1511. }
  1512. /**
  1513. * intel_disable_pipe - disable a pipe, asserting requirements
  1514. * @dev_priv: i915 private structure
  1515. * @pipe: pipe to disable
  1516. *
  1517. * Disable @pipe, making sure that various hardware specific requirements
  1518. * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
  1519. *
  1520. * @pipe should be %PIPE_A or %PIPE_B.
  1521. *
  1522. * Will wait until the pipe has shut down before returning.
  1523. */
  1524. static void intel_disable_pipe(struct drm_i915_private *dev_priv,
  1525. enum pipe pipe)
  1526. {
  1527. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  1528. pipe);
  1529. int reg;
  1530. u32 val;
  1531. /*
  1532. * Make sure planes won't keep trying to pump pixels to us,
  1533. * or we might hang the display.
  1534. */
  1535. assert_planes_disabled(dev_priv, pipe);
  1536. assert_cursor_disabled(dev_priv, pipe);
  1537. assert_sprites_disabled(dev_priv, pipe);
  1538. /* Don't disable pipe A or pipe A PLLs if needed */
  1539. if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
  1540. return;
  1541. reg = PIPECONF(cpu_transcoder);
  1542. val = I915_READ(reg);
  1543. if ((val & PIPECONF_ENABLE) == 0)
  1544. return;
  1545. I915_WRITE(reg, val & ~PIPECONF_ENABLE);
  1546. intel_wait_for_pipe_off(dev_priv->dev, pipe);
  1547. }
  1548. /*
  1549. * Plane regs are double buffered, going from enabled->disabled needs a
  1550. * trigger in order to latch. The display address reg provides this.
  1551. */
  1552. void intel_flush_display_plane(struct drm_i915_private *dev_priv,
  1553. enum plane plane)
  1554. {
  1555. if (dev_priv->info->gen >= 4)
  1556. I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
  1557. else
  1558. I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
  1559. }
  1560. /**
  1561. * intel_enable_plane - enable a display plane on a given pipe
  1562. * @dev_priv: i915 private structure
  1563. * @plane: plane to enable
  1564. * @pipe: pipe being fed
  1565. *
  1566. * Enable @plane on @pipe, making sure that @pipe is running first.
  1567. */
  1568. static void intel_enable_plane(struct drm_i915_private *dev_priv,
  1569. enum plane plane, enum pipe pipe)
  1570. {
  1571. int reg;
  1572. u32 val;
  1573. /* If the pipe isn't enabled, we can't pump pixels and may hang */
  1574. assert_pipe_enabled(dev_priv, pipe);
  1575. reg = DSPCNTR(plane);
  1576. val = I915_READ(reg);
  1577. if (val & DISPLAY_PLANE_ENABLE)
  1578. return;
  1579. I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
  1580. intel_flush_display_plane(dev_priv, plane);
  1581. intel_wait_for_vblank(dev_priv->dev, pipe);
  1582. }
  1583. /**
  1584. * intel_disable_plane - disable a display plane
  1585. * @dev_priv: i915 private structure
  1586. * @plane: plane to disable
  1587. * @pipe: pipe consuming the data
  1588. *
  1589. * Disable @plane; should be an independent operation.
  1590. */
  1591. static void intel_disable_plane(struct drm_i915_private *dev_priv,
  1592. enum plane plane, enum pipe pipe)
  1593. {
  1594. int reg;
  1595. u32 val;
  1596. reg = DSPCNTR(plane);
  1597. val = I915_READ(reg);
  1598. if ((val & DISPLAY_PLANE_ENABLE) == 0)
  1599. return;
  1600. I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
  1601. intel_flush_display_plane(dev_priv, plane);
  1602. intel_wait_for_vblank(dev_priv->dev, pipe);
  1603. }
  1604. static bool need_vtd_wa(struct drm_device *dev)
  1605. {
  1606. #ifdef CONFIG_INTEL_IOMMU
  1607. if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
  1608. return true;
  1609. #endif
  1610. return false;
  1611. }
  1612. int
  1613. intel_pin_and_fence_fb_obj(struct drm_device *dev,
  1614. struct drm_i915_gem_object *obj,
  1615. struct intel_ring_buffer *pipelined)
  1616. {
  1617. struct drm_i915_private *dev_priv = dev->dev_private;
  1618. u32 alignment;
  1619. int ret;
  1620. switch (obj->tiling_mode) {
  1621. case I915_TILING_NONE:
  1622. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1623. alignment = 128 * 1024;
  1624. else if (INTEL_INFO(dev)->gen >= 4)
  1625. alignment = 4 * 1024;
  1626. else
  1627. alignment = 64 * 1024;
  1628. break;
  1629. case I915_TILING_X:
  1630. /* pin() will align the object as required by fence */
  1631. alignment = 0;
  1632. break;
  1633. case I915_TILING_Y:
  1634. /* Despite that we check this in framebuffer_init userspace can
  1635. * screw us over and change the tiling after the fact. Only
  1636. * pinned buffers can't change their tiling. */
  1637. DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
  1638. return -EINVAL;
  1639. default:
  1640. BUG();
  1641. }
  1642. /* Note that the w/a also requires 64 PTE of padding following the
  1643. * bo. We currently fill all unused PTE with the shadow page and so
  1644. * we should always have valid PTE following the scanout preventing
  1645. * the VT-d warning.
  1646. */
  1647. if (need_vtd_wa(dev) && alignment < 256 * 1024)
  1648. alignment = 256 * 1024;
  1649. dev_priv->mm.interruptible = false;
  1650. ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
  1651. if (ret)
  1652. goto err_interruptible;
  1653. /* Install a fence for tiled scan-out. Pre-i965 always needs a
  1654. * fence, whereas 965+ only requires a fence if using
  1655. * framebuffer compression. For simplicity, we always install
  1656. * a fence as the cost is not that onerous.
  1657. */
  1658. ret = i915_gem_object_get_fence(obj);
  1659. if (ret)
  1660. goto err_unpin;
  1661. i915_gem_object_pin_fence(obj);
  1662. dev_priv->mm.interruptible = true;
  1663. return 0;
  1664. err_unpin:
  1665. i915_gem_object_unpin_from_display_plane(obj);
  1666. err_interruptible:
  1667. dev_priv->mm.interruptible = true;
  1668. return ret;
  1669. }
  1670. void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
  1671. {
  1672. i915_gem_object_unpin_fence(obj);
  1673. i915_gem_object_unpin_from_display_plane(obj);
  1674. }
  1675. /* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
  1676. * is assumed to be a power-of-two. */
  1677. unsigned long intel_gen4_compute_page_offset(int *x, int *y,
  1678. unsigned int tiling_mode,
  1679. unsigned int cpp,
  1680. unsigned int pitch)
  1681. {
  1682. if (tiling_mode != I915_TILING_NONE) {
  1683. unsigned int tile_rows, tiles;
  1684. tile_rows = *y / 8;
  1685. *y %= 8;
  1686. tiles = *x / (512/cpp);
  1687. *x %= 512/cpp;
  1688. return tile_rows * pitch * 8 + tiles * 4096;
  1689. } else {
  1690. unsigned int offset;
  1691. offset = *y * pitch + *x * cpp;
  1692. *y = 0;
  1693. *x = (offset & 4095) / cpp;
  1694. return offset & -4096;
  1695. }
  1696. }
  1697. static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1698. int x, int y)
  1699. {
  1700. struct drm_device *dev = crtc->dev;
  1701. struct drm_i915_private *dev_priv = dev->dev_private;
  1702. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1703. struct intel_framebuffer *intel_fb;
  1704. struct drm_i915_gem_object *obj;
  1705. int plane = intel_crtc->plane;
  1706. unsigned long linear_offset;
  1707. u32 dspcntr;
  1708. u32 reg;
  1709. switch (plane) {
  1710. case 0:
  1711. case 1:
  1712. break;
  1713. default:
  1714. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1715. return -EINVAL;
  1716. }
  1717. intel_fb = to_intel_framebuffer(fb);
  1718. obj = intel_fb->obj;
  1719. reg = DSPCNTR(plane);
  1720. dspcntr = I915_READ(reg);
  1721. /* Mask out pixel format bits in case we change it */
  1722. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1723. switch (fb->pixel_format) {
  1724. case DRM_FORMAT_C8:
  1725. dspcntr |= DISPPLANE_8BPP;
  1726. break;
  1727. case DRM_FORMAT_XRGB1555:
  1728. case DRM_FORMAT_ARGB1555:
  1729. dspcntr |= DISPPLANE_BGRX555;
  1730. break;
  1731. case DRM_FORMAT_RGB565:
  1732. dspcntr |= DISPPLANE_BGRX565;
  1733. break;
  1734. case DRM_FORMAT_XRGB8888:
  1735. case DRM_FORMAT_ARGB8888:
  1736. dspcntr |= DISPPLANE_BGRX888;
  1737. break;
  1738. case DRM_FORMAT_XBGR8888:
  1739. case DRM_FORMAT_ABGR8888:
  1740. dspcntr |= DISPPLANE_RGBX888;
  1741. break;
  1742. case DRM_FORMAT_XRGB2101010:
  1743. case DRM_FORMAT_ARGB2101010:
  1744. dspcntr |= DISPPLANE_BGRX101010;
  1745. break;
  1746. case DRM_FORMAT_XBGR2101010:
  1747. case DRM_FORMAT_ABGR2101010:
  1748. dspcntr |= DISPPLANE_RGBX101010;
  1749. break;
  1750. default:
  1751. BUG();
  1752. }
  1753. if (INTEL_INFO(dev)->gen >= 4) {
  1754. if (obj->tiling_mode != I915_TILING_NONE)
  1755. dspcntr |= DISPPLANE_TILED;
  1756. else
  1757. dspcntr &= ~DISPPLANE_TILED;
  1758. }
  1759. if (IS_G4X(dev))
  1760. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1761. I915_WRITE(reg, dspcntr);
  1762. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1763. if (INTEL_INFO(dev)->gen >= 4) {
  1764. intel_crtc->dspaddr_offset =
  1765. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1766. fb->bits_per_pixel / 8,
  1767. fb->pitches[0]);
  1768. linear_offset -= intel_crtc->dspaddr_offset;
  1769. } else {
  1770. intel_crtc->dspaddr_offset = linear_offset;
  1771. }
  1772. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1773. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1774. fb->pitches[0]);
  1775. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1776. if (INTEL_INFO(dev)->gen >= 4) {
  1777. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1778. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1779. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1780. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1781. } else
  1782. I915_WRITE(DSPADDR(plane), i915_gem_obj_ggtt_offset(obj) + linear_offset);
  1783. POSTING_READ(reg);
  1784. return 0;
  1785. }
  1786. static int ironlake_update_plane(struct drm_crtc *crtc,
  1787. struct drm_framebuffer *fb, int x, int y)
  1788. {
  1789. struct drm_device *dev = crtc->dev;
  1790. struct drm_i915_private *dev_priv = dev->dev_private;
  1791. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1792. struct intel_framebuffer *intel_fb;
  1793. struct drm_i915_gem_object *obj;
  1794. int plane = intel_crtc->plane;
  1795. unsigned long linear_offset;
  1796. u32 dspcntr;
  1797. u32 reg;
  1798. switch (plane) {
  1799. case 0:
  1800. case 1:
  1801. case 2:
  1802. break;
  1803. default:
  1804. DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
  1805. return -EINVAL;
  1806. }
  1807. intel_fb = to_intel_framebuffer(fb);
  1808. obj = intel_fb->obj;
  1809. reg = DSPCNTR(plane);
  1810. dspcntr = I915_READ(reg);
  1811. /* Mask out pixel format bits in case we change it */
  1812. dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
  1813. switch (fb->pixel_format) {
  1814. case DRM_FORMAT_C8:
  1815. dspcntr |= DISPPLANE_8BPP;
  1816. break;
  1817. case DRM_FORMAT_RGB565:
  1818. dspcntr |= DISPPLANE_BGRX565;
  1819. break;
  1820. case DRM_FORMAT_XRGB8888:
  1821. case DRM_FORMAT_ARGB8888:
  1822. dspcntr |= DISPPLANE_BGRX888;
  1823. break;
  1824. case DRM_FORMAT_XBGR8888:
  1825. case DRM_FORMAT_ABGR8888:
  1826. dspcntr |= DISPPLANE_RGBX888;
  1827. break;
  1828. case DRM_FORMAT_XRGB2101010:
  1829. case DRM_FORMAT_ARGB2101010:
  1830. dspcntr |= DISPPLANE_BGRX101010;
  1831. break;
  1832. case DRM_FORMAT_XBGR2101010:
  1833. case DRM_FORMAT_ABGR2101010:
  1834. dspcntr |= DISPPLANE_RGBX101010;
  1835. break;
  1836. default:
  1837. BUG();
  1838. }
  1839. if (obj->tiling_mode != I915_TILING_NONE)
  1840. dspcntr |= DISPPLANE_TILED;
  1841. else
  1842. dspcntr &= ~DISPPLANE_TILED;
  1843. if (IS_HASWELL(dev))
  1844. dspcntr &= ~DISPPLANE_TRICKLE_FEED_DISABLE;
  1845. else
  1846. dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
  1847. I915_WRITE(reg, dspcntr);
  1848. linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
  1849. intel_crtc->dspaddr_offset =
  1850. intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
  1851. fb->bits_per_pixel / 8,
  1852. fb->pitches[0]);
  1853. linear_offset -= intel_crtc->dspaddr_offset;
  1854. DRM_DEBUG_KMS("Writing base %08lX %08lX %d %d %d\n",
  1855. i915_gem_obj_ggtt_offset(obj), linear_offset, x, y,
  1856. fb->pitches[0]);
  1857. I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
  1858. I915_MODIFY_DISPBASE(DSPSURF(plane),
  1859. i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  1860. if (IS_HASWELL(dev)) {
  1861. I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
  1862. } else {
  1863. I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
  1864. I915_WRITE(DSPLINOFF(plane), linear_offset);
  1865. }
  1866. POSTING_READ(reg);
  1867. return 0;
  1868. }
  1869. /* Assume fb object is pinned & idle & fenced and just update base pointers */
  1870. static int
  1871. intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1872. int x, int y, enum mode_set_atomic state)
  1873. {
  1874. struct drm_device *dev = crtc->dev;
  1875. struct drm_i915_private *dev_priv = dev->dev_private;
  1876. if (dev_priv->display.disable_fbc)
  1877. dev_priv->display.disable_fbc(dev);
  1878. intel_increase_pllclock(crtc);
  1879. return dev_priv->display.update_plane(crtc, fb, x, y);
  1880. }
  1881. void intel_display_handle_reset(struct drm_device *dev)
  1882. {
  1883. struct drm_i915_private *dev_priv = dev->dev_private;
  1884. struct drm_crtc *crtc;
  1885. /*
  1886. * Flips in the rings have been nuked by the reset,
  1887. * so complete all pending flips so that user space
  1888. * will get its events and not get stuck.
  1889. *
  1890. * Also update the base address of all primary
  1891. * planes to the the last fb to make sure we're
  1892. * showing the correct fb after a reset.
  1893. *
  1894. * Need to make two loops over the crtcs so that we
  1895. * don't try to grab a crtc mutex before the
  1896. * pending_flip_queue really got woken up.
  1897. */
  1898. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1899. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1900. enum plane plane = intel_crtc->plane;
  1901. intel_prepare_page_flip(dev, plane);
  1902. intel_finish_page_flip_plane(dev, plane);
  1903. }
  1904. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1905. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1906. mutex_lock(&crtc->mutex);
  1907. if (intel_crtc->active)
  1908. dev_priv->display.update_plane(crtc, crtc->fb,
  1909. crtc->x, crtc->y);
  1910. mutex_unlock(&crtc->mutex);
  1911. }
  1912. }
  1913. static int
  1914. intel_finish_fb(struct drm_framebuffer *old_fb)
  1915. {
  1916. struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
  1917. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1918. bool was_interruptible = dev_priv->mm.interruptible;
  1919. int ret;
  1920. /* Big Hammer, we also need to ensure that any pending
  1921. * MI_WAIT_FOR_EVENT inside a user batch buffer on the
  1922. * current scanout is retired before unpinning the old
  1923. * framebuffer.
  1924. *
  1925. * This should only fail upon a hung GPU, in which case we
  1926. * can safely continue.
  1927. */
  1928. dev_priv->mm.interruptible = false;
  1929. ret = i915_gem_object_finish_gpu(obj);
  1930. dev_priv->mm.interruptible = was_interruptible;
  1931. return ret;
  1932. }
  1933. static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
  1934. {
  1935. struct drm_device *dev = crtc->dev;
  1936. struct drm_i915_master_private *master_priv;
  1937. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1938. if (!dev->primary->master)
  1939. return;
  1940. master_priv = dev->primary->master->driver_priv;
  1941. if (!master_priv->sarea_priv)
  1942. return;
  1943. switch (intel_crtc->pipe) {
  1944. case 0:
  1945. master_priv->sarea_priv->pipeA_x = x;
  1946. master_priv->sarea_priv->pipeA_y = y;
  1947. break;
  1948. case 1:
  1949. master_priv->sarea_priv->pipeB_x = x;
  1950. master_priv->sarea_priv->pipeB_y = y;
  1951. break;
  1952. default:
  1953. break;
  1954. }
  1955. }
  1956. static int
  1957. intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  1958. struct drm_framebuffer *fb)
  1959. {
  1960. struct drm_device *dev = crtc->dev;
  1961. struct drm_i915_private *dev_priv = dev->dev_private;
  1962. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1963. struct drm_framebuffer *old_fb;
  1964. int ret;
  1965. /* no fb bound */
  1966. if (!fb) {
  1967. DRM_ERROR("No FB bound\n");
  1968. return 0;
  1969. }
  1970. if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
  1971. DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
  1972. plane_name(intel_crtc->plane),
  1973. INTEL_INFO(dev)->num_pipes);
  1974. return -EINVAL;
  1975. }
  1976. mutex_lock(&dev->struct_mutex);
  1977. ret = intel_pin_and_fence_fb_obj(dev,
  1978. to_intel_framebuffer(fb)->obj,
  1979. NULL);
  1980. if (ret != 0) {
  1981. mutex_unlock(&dev->struct_mutex);
  1982. DRM_ERROR("pin & fence failed\n");
  1983. return ret;
  1984. }
  1985. /* Update pipe size and adjust fitter if needed */
  1986. if (i915_fastboot) {
  1987. I915_WRITE(PIPESRC(intel_crtc->pipe),
  1988. ((crtc->mode.hdisplay - 1) << 16) |
  1989. (crtc->mode.vdisplay - 1));
  1990. if (!intel_crtc->config.pch_pfit.size &&
  1991. (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) ||
  1992. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  1993. I915_WRITE(PF_CTL(intel_crtc->pipe), 0);
  1994. I915_WRITE(PF_WIN_POS(intel_crtc->pipe), 0);
  1995. I915_WRITE(PF_WIN_SZ(intel_crtc->pipe), 0);
  1996. }
  1997. }
  1998. ret = dev_priv->display.update_plane(crtc, fb, x, y);
  1999. if (ret) {
  2000. intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
  2001. mutex_unlock(&dev->struct_mutex);
  2002. DRM_ERROR("failed to update base address\n");
  2003. return ret;
  2004. }
  2005. old_fb = crtc->fb;
  2006. crtc->fb = fb;
  2007. crtc->x = x;
  2008. crtc->y = y;
  2009. if (old_fb) {
  2010. if (intel_crtc->active && old_fb != fb)
  2011. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2012. intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
  2013. }
  2014. intel_update_fbc(dev);
  2015. intel_edp_psr_update(dev);
  2016. mutex_unlock(&dev->struct_mutex);
  2017. intel_crtc_update_sarea_pos(crtc, x, y);
  2018. return 0;
  2019. }
  2020. static void intel_fdi_normal_train(struct drm_crtc *crtc)
  2021. {
  2022. struct drm_device *dev = crtc->dev;
  2023. struct drm_i915_private *dev_priv = dev->dev_private;
  2024. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2025. int pipe = intel_crtc->pipe;
  2026. u32 reg, temp;
  2027. /* enable normal train */
  2028. reg = FDI_TX_CTL(pipe);
  2029. temp = I915_READ(reg);
  2030. if (IS_IVYBRIDGE(dev)) {
  2031. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2032. temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
  2033. } else {
  2034. temp &= ~FDI_LINK_TRAIN_NONE;
  2035. temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
  2036. }
  2037. I915_WRITE(reg, temp);
  2038. reg = FDI_RX_CTL(pipe);
  2039. temp = I915_READ(reg);
  2040. if (HAS_PCH_CPT(dev)) {
  2041. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2042. temp |= FDI_LINK_TRAIN_NORMAL_CPT;
  2043. } else {
  2044. temp &= ~FDI_LINK_TRAIN_NONE;
  2045. temp |= FDI_LINK_TRAIN_NONE;
  2046. }
  2047. I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
  2048. /* wait one idle pattern time */
  2049. POSTING_READ(reg);
  2050. udelay(1000);
  2051. /* IVB wants error correction enabled */
  2052. if (IS_IVYBRIDGE(dev))
  2053. I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
  2054. FDI_FE_ERRC_ENABLE);
  2055. }
  2056. static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
  2057. {
  2058. return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
  2059. }
  2060. static void ivb_modeset_global_resources(struct drm_device *dev)
  2061. {
  2062. struct drm_i915_private *dev_priv = dev->dev_private;
  2063. struct intel_crtc *pipe_B_crtc =
  2064. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  2065. struct intel_crtc *pipe_C_crtc =
  2066. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
  2067. uint32_t temp;
  2068. /*
  2069. * When everything is off disable fdi C so that we could enable fdi B
  2070. * with all lanes. Note that we don't care about enabled pipes without
  2071. * an enabled pch encoder.
  2072. */
  2073. if (!pipe_has_enabled_pch(pipe_B_crtc) &&
  2074. !pipe_has_enabled_pch(pipe_C_crtc)) {
  2075. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  2076. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  2077. temp = I915_READ(SOUTH_CHICKEN1);
  2078. temp &= ~FDI_BC_BIFURCATION_SELECT;
  2079. DRM_DEBUG_KMS("disabling fdi C rx\n");
  2080. I915_WRITE(SOUTH_CHICKEN1, temp);
  2081. }
  2082. }
  2083. /* The FDI link training functions for ILK/Ibexpeak. */
  2084. static void ironlake_fdi_link_train(struct drm_crtc *crtc)
  2085. {
  2086. struct drm_device *dev = crtc->dev;
  2087. struct drm_i915_private *dev_priv = dev->dev_private;
  2088. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2089. int pipe = intel_crtc->pipe;
  2090. int plane = intel_crtc->plane;
  2091. u32 reg, temp, tries;
  2092. /* FDI needs bits from pipe & plane first */
  2093. assert_pipe_enabled(dev_priv, pipe);
  2094. assert_plane_enabled(dev_priv, plane);
  2095. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2096. for train result */
  2097. reg = FDI_RX_IMR(pipe);
  2098. temp = I915_READ(reg);
  2099. temp &= ~FDI_RX_SYMBOL_LOCK;
  2100. temp &= ~FDI_RX_BIT_LOCK;
  2101. I915_WRITE(reg, temp);
  2102. I915_READ(reg);
  2103. udelay(150);
  2104. /* enable CPU FDI TX and PCH FDI RX */
  2105. reg = FDI_TX_CTL(pipe);
  2106. temp = I915_READ(reg);
  2107. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2108. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2109. temp &= ~FDI_LINK_TRAIN_NONE;
  2110. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2111. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2112. reg = FDI_RX_CTL(pipe);
  2113. temp = I915_READ(reg);
  2114. temp &= ~FDI_LINK_TRAIN_NONE;
  2115. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2116. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2117. POSTING_READ(reg);
  2118. udelay(150);
  2119. /* Ironlake workaround, enable clock pointer after FDI enable*/
  2120. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2121. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
  2122. FDI_RX_PHASE_SYNC_POINTER_EN);
  2123. reg = FDI_RX_IIR(pipe);
  2124. for (tries = 0; tries < 5; tries++) {
  2125. temp = I915_READ(reg);
  2126. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2127. if ((temp & FDI_RX_BIT_LOCK)) {
  2128. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2129. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2130. break;
  2131. }
  2132. }
  2133. if (tries == 5)
  2134. DRM_ERROR("FDI train 1 fail!\n");
  2135. /* Train 2 */
  2136. reg = FDI_TX_CTL(pipe);
  2137. temp = I915_READ(reg);
  2138. temp &= ~FDI_LINK_TRAIN_NONE;
  2139. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2140. I915_WRITE(reg, temp);
  2141. reg = FDI_RX_CTL(pipe);
  2142. temp = I915_READ(reg);
  2143. temp &= ~FDI_LINK_TRAIN_NONE;
  2144. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2145. I915_WRITE(reg, temp);
  2146. POSTING_READ(reg);
  2147. udelay(150);
  2148. reg = FDI_RX_IIR(pipe);
  2149. for (tries = 0; tries < 5; tries++) {
  2150. temp = I915_READ(reg);
  2151. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2152. if (temp & FDI_RX_SYMBOL_LOCK) {
  2153. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2154. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2155. break;
  2156. }
  2157. }
  2158. if (tries == 5)
  2159. DRM_ERROR("FDI train 2 fail!\n");
  2160. DRM_DEBUG_KMS("FDI train done\n");
  2161. }
  2162. static const int snb_b_fdi_train_param[] = {
  2163. FDI_LINK_TRAIN_400MV_0DB_SNB_B,
  2164. FDI_LINK_TRAIN_400MV_6DB_SNB_B,
  2165. FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
  2166. FDI_LINK_TRAIN_800MV_0DB_SNB_B,
  2167. };
  2168. /* The FDI link training functions for SNB/Cougarpoint. */
  2169. static void gen6_fdi_link_train(struct drm_crtc *crtc)
  2170. {
  2171. struct drm_device *dev = crtc->dev;
  2172. struct drm_i915_private *dev_priv = dev->dev_private;
  2173. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2174. int pipe = intel_crtc->pipe;
  2175. u32 reg, temp, i, retry;
  2176. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2177. for train result */
  2178. reg = FDI_RX_IMR(pipe);
  2179. temp = I915_READ(reg);
  2180. temp &= ~FDI_RX_SYMBOL_LOCK;
  2181. temp &= ~FDI_RX_BIT_LOCK;
  2182. I915_WRITE(reg, temp);
  2183. POSTING_READ(reg);
  2184. udelay(150);
  2185. /* enable CPU FDI TX and PCH FDI RX */
  2186. reg = FDI_TX_CTL(pipe);
  2187. temp = I915_READ(reg);
  2188. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2189. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2190. temp &= ~FDI_LINK_TRAIN_NONE;
  2191. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2192. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2193. /* SNB-B */
  2194. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2195. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2196. I915_WRITE(FDI_RX_MISC(pipe),
  2197. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2198. reg = FDI_RX_CTL(pipe);
  2199. temp = I915_READ(reg);
  2200. if (HAS_PCH_CPT(dev)) {
  2201. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2202. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2203. } else {
  2204. temp &= ~FDI_LINK_TRAIN_NONE;
  2205. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2206. }
  2207. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2208. POSTING_READ(reg);
  2209. udelay(150);
  2210. for (i = 0; i < 4; i++) {
  2211. reg = FDI_TX_CTL(pipe);
  2212. temp = I915_READ(reg);
  2213. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2214. temp |= snb_b_fdi_train_param[i];
  2215. I915_WRITE(reg, temp);
  2216. POSTING_READ(reg);
  2217. udelay(500);
  2218. for (retry = 0; retry < 5; retry++) {
  2219. reg = FDI_RX_IIR(pipe);
  2220. temp = I915_READ(reg);
  2221. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2222. if (temp & FDI_RX_BIT_LOCK) {
  2223. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2224. DRM_DEBUG_KMS("FDI train 1 done.\n");
  2225. break;
  2226. }
  2227. udelay(50);
  2228. }
  2229. if (retry < 5)
  2230. break;
  2231. }
  2232. if (i == 4)
  2233. DRM_ERROR("FDI train 1 fail!\n");
  2234. /* Train 2 */
  2235. reg = FDI_TX_CTL(pipe);
  2236. temp = I915_READ(reg);
  2237. temp &= ~FDI_LINK_TRAIN_NONE;
  2238. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2239. if (IS_GEN6(dev)) {
  2240. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2241. /* SNB-B */
  2242. temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
  2243. }
  2244. I915_WRITE(reg, temp);
  2245. reg = FDI_RX_CTL(pipe);
  2246. temp = I915_READ(reg);
  2247. if (HAS_PCH_CPT(dev)) {
  2248. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2249. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2250. } else {
  2251. temp &= ~FDI_LINK_TRAIN_NONE;
  2252. temp |= FDI_LINK_TRAIN_PATTERN_2;
  2253. }
  2254. I915_WRITE(reg, temp);
  2255. POSTING_READ(reg);
  2256. udelay(150);
  2257. for (i = 0; i < 4; i++) {
  2258. reg = FDI_TX_CTL(pipe);
  2259. temp = I915_READ(reg);
  2260. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2261. temp |= snb_b_fdi_train_param[i];
  2262. I915_WRITE(reg, temp);
  2263. POSTING_READ(reg);
  2264. udelay(500);
  2265. for (retry = 0; retry < 5; retry++) {
  2266. reg = FDI_RX_IIR(pipe);
  2267. temp = I915_READ(reg);
  2268. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2269. if (temp & FDI_RX_SYMBOL_LOCK) {
  2270. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2271. DRM_DEBUG_KMS("FDI train 2 done.\n");
  2272. break;
  2273. }
  2274. udelay(50);
  2275. }
  2276. if (retry < 5)
  2277. break;
  2278. }
  2279. if (i == 4)
  2280. DRM_ERROR("FDI train 2 fail!\n");
  2281. DRM_DEBUG_KMS("FDI train done.\n");
  2282. }
  2283. /* Manual link training for Ivy Bridge A0 parts */
  2284. static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
  2285. {
  2286. struct drm_device *dev = crtc->dev;
  2287. struct drm_i915_private *dev_priv = dev->dev_private;
  2288. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2289. int pipe = intel_crtc->pipe;
  2290. u32 reg, temp, i, j;
  2291. /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
  2292. for train result */
  2293. reg = FDI_RX_IMR(pipe);
  2294. temp = I915_READ(reg);
  2295. temp &= ~FDI_RX_SYMBOL_LOCK;
  2296. temp &= ~FDI_RX_BIT_LOCK;
  2297. I915_WRITE(reg, temp);
  2298. POSTING_READ(reg);
  2299. udelay(150);
  2300. DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
  2301. I915_READ(FDI_RX_IIR(pipe)));
  2302. /* Try each vswing and preemphasis setting twice before moving on */
  2303. for (j = 0; j < ARRAY_SIZE(snb_b_fdi_train_param) * 2; j++) {
  2304. /* disable first in case we need to retry */
  2305. reg = FDI_TX_CTL(pipe);
  2306. temp = I915_READ(reg);
  2307. temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
  2308. temp &= ~FDI_TX_ENABLE;
  2309. I915_WRITE(reg, temp);
  2310. reg = FDI_RX_CTL(pipe);
  2311. temp = I915_READ(reg);
  2312. temp &= ~FDI_LINK_TRAIN_AUTO;
  2313. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2314. temp &= ~FDI_RX_ENABLE;
  2315. I915_WRITE(reg, temp);
  2316. /* enable CPU FDI TX and PCH FDI RX */
  2317. reg = FDI_TX_CTL(pipe);
  2318. temp = I915_READ(reg);
  2319. temp &= ~FDI_DP_PORT_WIDTH_MASK;
  2320. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2321. temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
  2322. temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
  2323. temp |= snb_b_fdi_train_param[j/2];
  2324. temp |= FDI_COMPOSITE_SYNC;
  2325. I915_WRITE(reg, temp | FDI_TX_ENABLE);
  2326. I915_WRITE(FDI_RX_MISC(pipe),
  2327. FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
  2328. reg = FDI_RX_CTL(pipe);
  2329. temp = I915_READ(reg);
  2330. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2331. temp |= FDI_COMPOSITE_SYNC;
  2332. I915_WRITE(reg, temp | FDI_RX_ENABLE);
  2333. POSTING_READ(reg);
  2334. udelay(1); /* should be 0.5us */
  2335. for (i = 0; i < 4; i++) {
  2336. reg = FDI_RX_IIR(pipe);
  2337. temp = I915_READ(reg);
  2338. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2339. if (temp & FDI_RX_BIT_LOCK ||
  2340. (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
  2341. I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
  2342. DRM_DEBUG_KMS("FDI train 1 done, level %i.\n",
  2343. i);
  2344. break;
  2345. }
  2346. udelay(1); /* should be 0.5us */
  2347. }
  2348. if (i == 4) {
  2349. DRM_DEBUG_KMS("FDI train 1 fail on vswing %d\n", j / 2);
  2350. continue;
  2351. }
  2352. /* Train 2 */
  2353. reg = FDI_TX_CTL(pipe);
  2354. temp = I915_READ(reg);
  2355. temp &= ~FDI_LINK_TRAIN_NONE_IVB;
  2356. temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
  2357. I915_WRITE(reg, temp);
  2358. reg = FDI_RX_CTL(pipe);
  2359. temp = I915_READ(reg);
  2360. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2361. temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
  2362. I915_WRITE(reg, temp);
  2363. POSTING_READ(reg);
  2364. udelay(2); /* should be 1.5us */
  2365. for (i = 0; i < 4; i++) {
  2366. reg = FDI_RX_IIR(pipe);
  2367. temp = I915_READ(reg);
  2368. DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
  2369. if (temp & FDI_RX_SYMBOL_LOCK ||
  2370. (I915_READ(reg) & FDI_RX_SYMBOL_LOCK)) {
  2371. I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
  2372. DRM_DEBUG_KMS("FDI train 2 done, level %i.\n",
  2373. i);
  2374. goto train_done;
  2375. }
  2376. udelay(2); /* should be 1.5us */
  2377. }
  2378. if (i == 4)
  2379. DRM_DEBUG_KMS("FDI train 2 fail on vswing %d\n", j / 2);
  2380. }
  2381. train_done:
  2382. DRM_DEBUG_KMS("FDI train done.\n");
  2383. }
  2384. static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
  2385. {
  2386. struct drm_device *dev = intel_crtc->base.dev;
  2387. struct drm_i915_private *dev_priv = dev->dev_private;
  2388. int pipe = intel_crtc->pipe;
  2389. u32 reg, temp;
  2390. /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
  2391. reg = FDI_RX_CTL(pipe);
  2392. temp = I915_READ(reg);
  2393. temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
  2394. temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
  2395. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2396. I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
  2397. POSTING_READ(reg);
  2398. udelay(200);
  2399. /* Switch from Rawclk to PCDclk */
  2400. temp = I915_READ(reg);
  2401. I915_WRITE(reg, temp | FDI_PCDCLK);
  2402. POSTING_READ(reg);
  2403. udelay(200);
  2404. /* Enable CPU FDI TX PLL, always on for Ironlake */
  2405. reg = FDI_TX_CTL(pipe);
  2406. temp = I915_READ(reg);
  2407. if ((temp & FDI_TX_PLL_ENABLE) == 0) {
  2408. I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
  2409. POSTING_READ(reg);
  2410. udelay(100);
  2411. }
  2412. }
  2413. static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
  2414. {
  2415. struct drm_device *dev = intel_crtc->base.dev;
  2416. struct drm_i915_private *dev_priv = dev->dev_private;
  2417. int pipe = intel_crtc->pipe;
  2418. u32 reg, temp;
  2419. /* Switch from PCDclk to Rawclk */
  2420. reg = FDI_RX_CTL(pipe);
  2421. temp = I915_READ(reg);
  2422. I915_WRITE(reg, temp & ~FDI_PCDCLK);
  2423. /* Disable CPU FDI TX PLL */
  2424. reg = FDI_TX_CTL(pipe);
  2425. temp = I915_READ(reg);
  2426. I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
  2427. POSTING_READ(reg);
  2428. udelay(100);
  2429. reg = FDI_RX_CTL(pipe);
  2430. temp = I915_READ(reg);
  2431. I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
  2432. /* Wait for the clocks to turn off. */
  2433. POSTING_READ(reg);
  2434. udelay(100);
  2435. }
  2436. static void ironlake_fdi_disable(struct drm_crtc *crtc)
  2437. {
  2438. struct drm_device *dev = crtc->dev;
  2439. struct drm_i915_private *dev_priv = dev->dev_private;
  2440. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2441. int pipe = intel_crtc->pipe;
  2442. u32 reg, temp;
  2443. /* disable CPU FDI tx and PCH FDI rx */
  2444. reg = FDI_TX_CTL(pipe);
  2445. temp = I915_READ(reg);
  2446. I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
  2447. POSTING_READ(reg);
  2448. reg = FDI_RX_CTL(pipe);
  2449. temp = I915_READ(reg);
  2450. temp &= ~(0x7 << 16);
  2451. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2452. I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
  2453. POSTING_READ(reg);
  2454. udelay(100);
  2455. /* Ironlake workaround, disable clock pointer after downing FDI */
  2456. if (HAS_PCH_IBX(dev)) {
  2457. I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
  2458. }
  2459. /* still set train pattern 1 */
  2460. reg = FDI_TX_CTL(pipe);
  2461. temp = I915_READ(reg);
  2462. temp &= ~FDI_LINK_TRAIN_NONE;
  2463. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2464. I915_WRITE(reg, temp);
  2465. reg = FDI_RX_CTL(pipe);
  2466. temp = I915_READ(reg);
  2467. if (HAS_PCH_CPT(dev)) {
  2468. temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
  2469. temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
  2470. } else {
  2471. temp &= ~FDI_LINK_TRAIN_NONE;
  2472. temp |= FDI_LINK_TRAIN_PATTERN_1;
  2473. }
  2474. /* BPC in FDI rx is consistent with that in PIPECONF */
  2475. temp &= ~(0x07 << 16);
  2476. temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
  2477. I915_WRITE(reg, temp);
  2478. POSTING_READ(reg);
  2479. udelay(100);
  2480. }
  2481. static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
  2482. {
  2483. struct drm_device *dev = crtc->dev;
  2484. struct drm_i915_private *dev_priv = dev->dev_private;
  2485. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2486. unsigned long flags;
  2487. bool pending;
  2488. if (i915_reset_in_progress(&dev_priv->gpu_error) ||
  2489. intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
  2490. return false;
  2491. spin_lock_irqsave(&dev->event_lock, flags);
  2492. pending = to_intel_crtc(crtc)->unpin_work != NULL;
  2493. spin_unlock_irqrestore(&dev->event_lock, flags);
  2494. return pending;
  2495. }
  2496. static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
  2497. {
  2498. struct drm_device *dev = crtc->dev;
  2499. struct drm_i915_private *dev_priv = dev->dev_private;
  2500. if (crtc->fb == NULL)
  2501. return;
  2502. WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
  2503. wait_event(dev_priv->pending_flip_queue,
  2504. !intel_crtc_has_pending_flip(crtc));
  2505. mutex_lock(&dev->struct_mutex);
  2506. intel_finish_fb(crtc->fb);
  2507. mutex_unlock(&dev->struct_mutex);
  2508. }
  2509. /* Program iCLKIP clock to the desired frequency */
  2510. static void lpt_program_iclkip(struct drm_crtc *crtc)
  2511. {
  2512. struct drm_device *dev = crtc->dev;
  2513. struct drm_i915_private *dev_priv = dev->dev_private;
  2514. int clock = to_intel_crtc(crtc)->config.adjusted_mode.clock;
  2515. u32 divsel, phaseinc, auxdiv, phasedir = 0;
  2516. u32 temp;
  2517. mutex_lock(&dev_priv->dpio_lock);
  2518. /* It is necessary to ungate the pixclk gate prior to programming
  2519. * the divisors, and gate it back when it is done.
  2520. */
  2521. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
  2522. /* Disable SSCCTL */
  2523. intel_sbi_write(dev_priv, SBI_SSCCTL6,
  2524. intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
  2525. SBI_SSCCTL_DISABLE,
  2526. SBI_ICLK);
  2527. /* 20MHz is a corner case which is out of range for the 7-bit divisor */
  2528. if (clock == 20000) {
  2529. auxdiv = 1;
  2530. divsel = 0x41;
  2531. phaseinc = 0x20;
  2532. } else {
  2533. /* The iCLK virtual clock root frequency is in MHz,
  2534. * but the adjusted_mode->clock in in KHz. To get the divisors,
  2535. * it is necessary to divide one by another, so we
  2536. * convert the virtual clock precision to KHz here for higher
  2537. * precision.
  2538. */
  2539. u32 iclk_virtual_root_freq = 172800 * 1000;
  2540. u32 iclk_pi_range = 64;
  2541. u32 desired_divisor, msb_divisor_value, pi_value;
  2542. desired_divisor = (iclk_virtual_root_freq / clock);
  2543. msb_divisor_value = desired_divisor / iclk_pi_range;
  2544. pi_value = desired_divisor % iclk_pi_range;
  2545. auxdiv = 0;
  2546. divsel = msb_divisor_value - 2;
  2547. phaseinc = pi_value;
  2548. }
  2549. /* This should not happen with any sane values */
  2550. WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
  2551. ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
  2552. WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
  2553. ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
  2554. DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
  2555. clock,
  2556. auxdiv,
  2557. divsel,
  2558. phasedir,
  2559. phaseinc);
  2560. /* Program SSCDIVINTPHASE6 */
  2561. temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
  2562. temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
  2563. temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
  2564. temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
  2565. temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
  2566. temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
  2567. temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
  2568. intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
  2569. /* Program SSCAUXDIV */
  2570. temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
  2571. temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
  2572. temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
  2573. intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
  2574. /* Enable modulator and associated divider */
  2575. temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
  2576. temp &= ~SBI_SSCCTL_DISABLE;
  2577. intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
  2578. /* Wait for initialization time */
  2579. udelay(24);
  2580. I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
  2581. mutex_unlock(&dev_priv->dpio_lock);
  2582. }
  2583. static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
  2584. enum pipe pch_transcoder)
  2585. {
  2586. struct drm_device *dev = crtc->base.dev;
  2587. struct drm_i915_private *dev_priv = dev->dev_private;
  2588. enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
  2589. I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
  2590. I915_READ(HTOTAL(cpu_transcoder)));
  2591. I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
  2592. I915_READ(HBLANK(cpu_transcoder)));
  2593. I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
  2594. I915_READ(HSYNC(cpu_transcoder)));
  2595. I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
  2596. I915_READ(VTOTAL(cpu_transcoder)));
  2597. I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
  2598. I915_READ(VBLANK(cpu_transcoder)));
  2599. I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
  2600. I915_READ(VSYNC(cpu_transcoder)));
  2601. I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
  2602. I915_READ(VSYNCSHIFT(cpu_transcoder)));
  2603. }
  2604. /*
  2605. * Enable PCH resources required for PCH ports:
  2606. * - PCH PLLs
  2607. * - FDI training & RX/TX
  2608. * - update transcoder timings
  2609. * - DP transcoding bits
  2610. * - transcoder
  2611. */
  2612. static void ironlake_pch_enable(struct drm_crtc *crtc)
  2613. {
  2614. struct drm_device *dev = crtc->dev;
  2615. struct drm_i915_private *dev_priv = dev->dev_private;
  2616. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2617. int pipe = intel_crtc->pipe;
  2618. u32 reg, temp;
  2619. assert_pch_transcoder_disabled(dev_priv, pipe);
  2620. /* Write the TU size bits before fdi link training, so that error
  2621. * detection works. */
  2622. I915_WRITE(FDI_RX_TUSIZE1(pipe),
  2623. I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
  2624. /* For PCH output, training FDI link */
  2625. dev_priv->display.fdi_link_train(crtc);
  2626. /* We need to program the right clock selection before writing the pixel
  2627. * mutliplier into the DPLL. */
  2628. if (HAS_PCH_CPT(dev)) {
  2629. u32 sel;
  2630. temp = I915_READ(PCH_DPLL_SEL);
  2631. temp |= TRANS_DPLL_ENABLE(pipe);
  2632. sel = TRANS_DPLLB_SEL(pipe);
  2633. if (intel_crtc->config.shared_dpll == DPLL_ID_PCH_PLL_B)
  2634. temp |= sel;
  2635. else
  2636. temp &= ~sel;
  2637. I915_WRITE(PCH_DPLL_SEL, temp);
  2638. }
  2639. /* XXX: pch pll's can be enabled any time before we enable the PCH
  2640. * transcoder, and we actually should do this to not upset any PCH
  2641. * transcoder that already use the clock when we share it.
  2642. *
  2643. * Note that enable_shared_dpll tries to do the right thing, but
  2644. * get_shared_dpll unconditionally resets the pll - we need that to have
  2645. * the right LVDS enable sequence. */
  2646. ironlake_enable_shared_dpll(intel_crtc);
  2647. /* set transcoder timing, panel must allow it */
  2648. assert_panel_unlocked(dev_priv, pipe);
  2649. ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
  2650. intel_fdi_normal_train(crtc);
  2651. /* For PCH DP, enable TRANS_DP_CTL */
  2652. if (HAS_PCH_CPT(dev) &&
  2653. (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
  2654. intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
  2655. u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
  2656. reg = TRANS_DP_CTL(pipe);
  2657. temp = I915_READ(reg);
  2658. temp &= ~(TRANS_DP_PORT_SEL_MASK |
  2659. TRANS_DP_SYNC_MASK |
  2660. TRANS_DP_BPC_MASK);
  2661. temp |= (TRANS_DP_OUTPUT_ENABLE |
  2662. TRANS_DP_ENH_FRAMING);
  2663. temp |= bpc << 9; /* same format but at 11:9 */
  2664. if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
  2665. temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
  2666. if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
  2667. temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
  2668. switch (intel_trans_dp_port_sel(crtc)) {
  2669. case PCH_DP_B:
  2670. temp |= TRANS_DP_PORT_SEL_B;
  2671. break;
  2672. case PCH_DP_C:
  2673. temp |= TRANS_DP_PORT_SEL_C;
  2674. break;
  2675. case PCH_DP_D:
  2676. temp |= TRANS_DP_PORT_SEL_D;
  2677. break;
  2678. default:
  2679. BUG();
  2680. }
  2681. I915_WRITE(reg, temp);
  2682. }
  2683. ironlake_enable_pch_transcoder(dev_priv, pipe);
  2684. }
  2685. static void lpt_pch_enable(struct drm_crtc *crtc)
  2686. {
  2687. struct drm_device *dev = crtc->dev;
  2688. struct drm_i915_private *dev_priv = dev->dev_private;
  2689. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2690. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  2691. assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
  2692. lpt_program_iclkip(crtc);
  2693. /* Set transcoder timing. */
  2694. ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
  2695. lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
  2696. }
  2697. static void intel_put_shared_dpll(struct intel_crtc *crtc)
  2698. {
  2699. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2700. if (pll == NULL)
  2701. return;
  2702. if (pll->refcount == 0) {
  2703. WARN(1, "bad %s refcount\n", pll->name);
  2704. return;
  2705. }
  2706. if (--pll->refcount == 0) {
  2707. WARN_ON(pll->on);
  2708. WARN_ON(pll->active);
  2709. }
  2710. crtc->config.shared_dpll = DPLL_ID_PRIVATE;
  2711. }
  2712. static struct intel_shared_dpll *intel_get_shared_dpll(struct intel_crtc *crtc)
  2713. {
  2714. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2715. struct intel_shared_dpll *pll = intel_crtc_to_shared_dpll(crtc);
  2716. enum intel_dpll_id i;
  2717. if (pll) {
  2718. DRM_DEBUG_KMS("CRTC:%d dropping existing %s\n",
  2719. crtc->base.base.id, pll->name);
  2720. intel_put_shared_dpll(crtc);
  2721. }
  2722. if (HAS_PCH_IBX(dev_priv->dev)) {
  2723. /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
  2724. i = (enum intel_dpll_id) crtc->pipe;
  2725. pll = &dev_priv->shared_dplls[i];
  2726. DRM_DEBUG_KMS("CRTC:%d using pre-allocated %s\n",
  2727. crtc->base.base.id, pll->name);
  2728. goto found;
  2729. }
  2730. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2731. pll = &dev_priv->shared_dplls[i];
  2732. /* Only want to check enabled timings first */
  2733. if (pll->refcount == 0)
  2734. continue;
  2735. if (memcmp(&crtc->config.dpll_hw_state, &pll->hw_state,
  2736. sizeof(pll->hw_state)) == 0) {
  2737. DRM_DEBUG_KMS("CRTC:%d sharing existing %s (refcount %d, ative %d)\n",
  2738. crtc->base.base.id,
  2739. pll->name, pll->refcount, pll->active);
  2740. goto found;
  2741. }
  2742. }
  2743. /* Ok no matching timings, maybe there's a free one? */
  2744. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  2745. pll = &dev_priv->shared_dplls[i];
  2746. if (pll->refcount == 0) {
  2747. DRM_DEBUG_KMS("CRTC:%d allocated %s\n",
  2748. crtc->base.base.id, pll->name);
  2749. goto found;
  2750. }
  2751. }
  2752. return NULL;
  2753. found:
  2754. crtc->config.shared_dpll = i;
  2755. DRM_DEBUG_DRIVER("using %s for pipe %c\n", pll->name,
  2756. pipe_name(crtc->pipe));
  2757. if (pll->active == 0) {
  2758. memcpy(&pll->hw_state, &crtc->config.dpll_hw_state,
  2759. sizeof(pll->hw_state));
  2760. DRM_DEBUG_DRIVER("setting up %s\n", pll->name);
  2761. WARN_ON(pll->on);
  2762. assert_shared_dpll_disabled(dev_priv, pll);
  2763. pll->mode_set(dev_priv, pll);
  2764. }
  2765. pll->refcount++;
  2766. return pll;
  2767. }
  2768. static void cpt_verify_modeset(struct drm_device *dev, int pipe)
  2769. {
  2770. struct drm_i915_private *dev_priv = dev->dev_private;
  2771. int dslreg = PIPEDSL(pipe);
  2772. u32 temp;
  2773. temp = I915_READ(dslreg);
  2774. udelay(500);
  2775. if (wait_for(I915_READ(dslreg) != temp, 5)) {
  2776. if (wait_for(I915_READ(dslreg) != temp, 5))
  2777. DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
  2778. }
  2779. }
  2780. static void ironlake_pfit_enable(struct intel_crtc *crtc)
  2781. {
  2782. struct drm_device *dev = crtc->base.dev;
  2783. struct drm_i915_private *dev_priv = dev->dev_private;
  2784. int pipe = crtc->pipe;
  2785. if (crtc->config.pch_pfit.size) {
  2786. /* Force use of hard-coded filter coefficients
  2787. * as some pre-programmed values are broken,
  2788. * e.g. x201.
  2789. */
  2790. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  2791. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
  2792. PF_PIPE_SEL_IVB(pipe));
  2793. else
  2794. I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
  2795. I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
  2796. I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
  2797. }
  2798. }
  2799. static void intel_enable_planes(struct drm_crtc *crtc)
  2800. {
  2801. struct drm_device *dev = crtc->dev;
  2802. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2803. struct intel_plane *intel_plane;
  2804. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2805. if (intel_plane->pipe == pipe)
  2806. intel_plane_restore(&intel_plane->base);
  2807. }
  2808. static void intel_disable_planes(struct drm_crtc *crtc)
  2809. {
  2810. struct drm_device *dev = crtc->dev;
  2811. enum pipe pipe = to_intel_crtc(crtc)->pipe;
  2812. struct intel_plane *intel_plane;
  2813. list_for_each_entry(intel_plane, &dev->mode_config.plane_list, base.head)
  2814. if (intel_plane->pipe == pipe)
  2815. intel_plane_disable(&intel_plane->base);
  2816. }
  2817. static void ironlake_crtc_enable(struct drm_crtc *crtc)
  2818. {
  2819. struct drm_device *dev = crtc->dev;
  2820. struct drm_i915_private *dev_priv = dev->dev_private;
  2821. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2822. struct intel_encoder *encoder;
  2823. int pipe = intel_crtc->pipe;
  2824. int plane = intel_crtc->plane;
  2825. WARN_ON(!crtc->enabled);
  2826. if (intel_crtc->active)
  2827. return;
  2828. intel_crtc->active = true;
  2829. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2830. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  2831. for_each_encoder_on_crtc(dev, crtc, encoder)
  2832. if (encoder->pre_enable)
  2833. encoder->pre_enable(encoder);
  2834. if (intel_crtc->config.has_pch_encoder) {
  2835. /* Note: FDI PLL enabling _must_ be done before we enable the
  2836. * cpu pipes, hence this is separate from all the other fdi/pch
  2837. * enabling. */
  2838. ironlake_fdi_pll_enable(intel_crtc);
  2839. } else {
  2840. assert_fdi_tx_disabled(dev_priv, pipe);
  2841. assert_fdi_rx_disabled(dev_priv, pipe);
  2842. }
  2843. ironlake_pfit_enable(intel_crtc);
  2844. /*
  2845. * On ILK+ LUT must be loaded before the pipe is running but with
  2846. * clocks enabled
  2847. */
  2848. intel_crtc_load_lut(crtc);
  2849. intel_update_watermarks(crtc);
  2850. intel_enable_pipe(dev_priv, pipe,
  2851. intel_crtc->config.has_pch_encoder, false);
  2852. intel_enable_plane(dev_priv, plane, pipe);
  2853. intel_enable_planes(crtc);
  2854. intel_crtc_update_cursor(crtc, true);
  2855. if (intel_crtc->config.has_pch_encoder)
  2856. ironlake_pch_enable(crtc);
  2857. mutex_lock(&dev->struct_mutex);
  2858. intel_update_fbc(dev);
  2859. mutex_unlock(&dev->struct_mutex);
  2860. for_each_encoder_on_crtc(dev, crtc, encoder)
  2861. encoder->enable(encoder);
  2862. if (HAS_PCH_CPT(dev))
  2863. cpt_verify_modeset(dev, intel_crtc->pipe);
  2864. /*
  2865. * There seems to be a race in PCH platform hw (at least on some
  2866. * outputs) where an enabled pipe still completes any pageflip right
  2867. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2868. * as the first vblank happend, everything works as expected. Hence just
  2869. * wait for one vblank before returning to avoid strange things
  2870. * happening.
  2871. */
  2872. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2873. }
  2874. /* IPS only exists on ULT machines and is tied to pipe A. */
  2875. static bool hsw_crtc_supports_ips(struct intel_crtc *crtc)
  2876. {
  2877. return HAS_IPS(crtc->base.dev) && crtc->pipe == PIPE_A;
  2878. }
  2879. static void hsw_enable_ips(struct intel_crtc *crtc)
  2880. {
  2881. struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
  2882. if (!crtc->config.ips_enabled)
  2883. return;
  2884. /* We can only enable IPS after we enable a plane and wait for a vblank.
  2885. * We guarantee that the plane is enabled by calling intel_enable_ips
  2886. * only after intel_enable_plane. And intel_enable_plane already waits
  2887. * for a vblank, so all we need to do here is to enable the IPS bit. */
  2888. assert_plane_enabled(dev_priv, crtc->plane);
  2889. I915_WRITE(IPS_CTL, IPS_ENABLE);
  2890. }
  2891. static void hsw_disable_ips(struct intel_crtc *crtc)
  2892. {
  2893. struct drm_device *dev = crtc->base.dev;
  2894. struct drm_i915_private *dev_priv = dev->dev_private;
  2895. if (!crtc->config.ips_enabled)
  2896. return;
  2897. assert_plane_enabled(dev_priv, crtc->plane);
  2898. I915_WRITE(IPS_CTL, 0);
  2899. /* We need to wait for a vblank before we can disable the plane. */
  2900. intel_wait_for_vblank(dev, crtc->pipe);
  2901. }
  2902. static void haswell_crtc_enable(struct drm_crtc *crtc)
  2903. {
  2904. struct drm_device *dev = crtc->dev;
  2905. struct drm_i915_private *dev_priv = dev->dev_private;
  2906. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2907. struct intel_encoder *encoder;
  2908. int pipe = intel_crtc->pipe;
  2909. int plane = intel_crtc->plane;
  2910. WARN_ON(!crtc->enabled);
  2911. if (intel_crtc->active)
  2912. return;
  2913. intel_crtc->active = true;
  2914. intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
  2915. if (intel_crtc->config.has_pch_encoder)
  2916. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  2917. if (intel_crtc->config.has_pch_encoder)
  2918. dev_priv->display.fdi_link_train(crtc);
  2919. for_each_encoder_on_crtc(dev, crtc, encoder)
  2920. if (encoder->pre_enable)
  2921. encoder->pre_enable(encoder);
  2922. intel_ddi_enable_pipe_clock(intel_crtc);
  2923. ironlake_pfit_enable(intel_crtc);
  2924. /*
  2925. * On ILK+ LUT must be loaded before the pipe is running but with
  2926. * clocks enabled
  2927. */
  2928. intel_crtc_load_lut(crtc);
  2929. intel_ddi_set_pipe_settings(crtc);
  2930. intel_ddi_enable_transcoder_func(crtc);
  2931. intel_update_watermarks(crtc);
  2932. intel_enable_pipe(dev_priv, pipe,
  2933. intel_crtc->config.has_pch_encoder, false);
  2934. intel_enable_plane(dev_priv, plane, pipe);
  2935. intel_enable_planes(crtc);
  2936. intel_crtc_update_cursor(crtc, true);
  2937. hsw_enable_ips(intel_crtc);
  2938. if (intel_crtc->config.has_pch_encoder)
  2939. lpt_pch_enable(crtc);
  2940. mutex_lock(&dev->struct_mutex);
  2941. intel_update_fbc(dev);
  2942. mutex_unlock(&dev->struct_mutex);
  2943. for_each_encoder_on_crtc(dev, crtc, encoder) {
  2944. encoder->enable(encoder);
  2945. intel_opregion_notify_encoder(encoder, true);
  2946. }
  2947. /*
  2948. * There seems to be a race in PCH platform hw (at least on some
  2949. * outputs) where an enabled pipe still completes any pageflip right
  2950. * away (as if the pipe is off) instead of waiting for vblank. As soon
  2951. * as the first vblank happend, everything works as expected. Hence just
  2952. * wait for one vblank before returning to avoid strange things
  2953. * happening.
  2954. */
  2955. intel_wait_for_vblank(dev, intel_crtc->pipe);
  2956. }
  2957. static void ironlake_pfit_disable(struct intel_crtc *crtc)
  2958. {
  2959. struct drm_device *dev = crtc->base.dev;
  2960. struct drm_i915_private *dev_priv = dev->dev_private;
  2961. int pipe = crtc->pipe;
  2962. /* To avoid upsetting the power well on haswell only disable the pfit if
  2963. * it's in use. The hw state code will make sure we get this right. */
  2964. if (crtc->config.pch_pfit.size) {
  2965. I915_WRITE(PF_CTL(pipe), 0);
  2966. I915_WRITE(PF_WIN_POS(pipe), 0);
  2967. I915_WRITE(PF_WIN_SZ(pipe), 0);
  2968. }
  2969. }
  2970. static void ironlake_crtc_disable(struct drm_crtc *crtc)
  2971. {
  2972. struct drm_device *dev = crtc->dev;
  2973. struct drm_i915_private *dev_priv = dev->dev_private;
  2974. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  2975. struct intel_encoder *encoder;
  2976. int pipe = intel_crtc->pipe;
  2977. int plane = intel_crtc->plane;
  2978. u32 reg, temp;
  2979. if (!intel_crtc->active)
  2980. return;
  2981. for_each_encoder_on_crtc(dev, crtc, encoder)
  2982. encoder->disable(encoder);
  2983. intel_crtc_wait_for_pending_flips(crtc);
  2984. drm_vblank_off(dev, pipe);
  2985. if (dev_priv->fbc.plane == plane)
  2986. intel_disable_fbc(dev);
  2987. intel_crtc_update_cursor(crtc, false);
  2988. intel_disable_planes(crtc);
  2989. intel_disable_plane(dev_priv, plane, pipe);
  2990. if (intel_crtc->config.has_pch_encoder)
  2991. intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
  2992. intel_disable_pipe(dev_priv, pipe);
  2993. ironlake_pfit_disable(intel_crtc);
  2994. for_each_encoder_on_crtc(dev, crtc, encoder)
  2995. if (encoder->post_disable)
  2996. encoder->post_disable(encoder);
  2997. if (intel_crtc->config.has_pch_encoder) {
  2998. ironlake_fdi_disable(crtc);
  2999. ironlake_disable_pch_transcoder(dev_priv, pipe);
  3000. intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
  3001. if (HAS_PCH_CPT(dev)) {
  3002. /* disable TRANS_DP_CTL */
  3003. reg = TRANS_DP_CTL(pipe);
  3004. temp = I915_READ(reg);
  3005. temp &= ~(TRANS_DP_OUTPUT_ENABLE |
  3006. TRANS_DP_PORT_SEL_MASK);
  3007. temp |= TRANS_DP_PORT_SEL_NONE;
  3008. I915_WRITE(reg, temp);
  3009. /* disable DPLL_SEL */
  3010. temp = I915_READ(PCH_DPLL_SEL);
  3011. temp &= ~(TRANS_DPLL_ENABLE(pipe) | TRANS_DPLLB_SEL(pipe));
  3012. I915_WRITE(PCH_DPLL_SEL, temp);
  3013. }
  3014. /* disable PCH DPLL */
  3015. intel_disable_shared_dpll(intel_crtc);
  3016. ironlake_fdi_pll_disable(intel_crtc);
  3017. }
  3018. intel_crtc->active = false;
  3019. intel_update_watermarks(crtc);
  3020. mutex_lock(&dev->struct_mutex);
  3021. intel_update_fbc(dev);
  3022. mutex_unlock(&dev->struct_mutex);
  3023. }
  3024. static void haswell_crtc_disable(struct drm_crtc *crtc)
  3025. {
  3026. struct drm_device *dev = crtc->dev;
  3027. struct drm_i915_private *dev_priv = dev->dev_private;
  3028. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3029. struct intel_encoder *encoder;
  3030. int pipe = intel_crtc->pipe;
  3031. int plane = intel_crtc->plane;
  3032. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3033. if (!intel_crtc->active)
  3034. return;
  3035. for_each_encoder_on_crtc(dev, crtc, encoder) {
  3036. intel_opregion_notify_encoder(encoder, false);
  3037. encoder->disable(encoder);
  3038. }
  3039. intel_crtc_wait_for_pending_flips(crtc);
  3040. drm_vblank_off(dev, pipe);
  3041. /* FBC must be disabled before disabling the plane on HSW. */
  3042. if (dev_priv->fbc.plane == plane)
  3043. intel_disable_fbc(dev);
  3044. hsw_disable_ips(intel_crtc);
  3045. intel_crtc_update_cursor(crtc, false);
  3046. intel_disable_planes(crtc);
  3047. intel_disable_plane(dev_priv, plane, pipe);
  3048. if (intel_crtc->config.has_pch_encoder)
  3049. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
  3050. intel_disable_pipe(dev_priv, pipe);
  3051. intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
  3052. ironlake_pfit_disable(intel_crtc);
  3053. intel_ddi_disable_pipe_clock(intel_crtc);
  3054. for_each_encoder_on_crtc(dev, crtc, encoder)
  3055. if (encoder->post_disable)
  3056. encoder->post_disable(encoder);
  3057. if (intel_crtc->config.has_pch_encoder) {
  3058. lpt_disable_pch_transcoder(dev_priv);
  3059. intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
  3060. intel_ddi_fdi_disable(crtc);
  3061. }
  3062. intel_crtc->active = false;
  3063. intel_update_watermarks(crtc);
  3064. mutex_lock(&dev->struct_mutex);
  3065. intel_update_fbc(dev);
  3066. mutex_unlock(&dev->struct_mutex);
  3067. }
  3068. static void ironlake_crtc_off(struct drm_crtc *crtc)
  3069. {
  3070. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3071. intel_put_shared_dpll(intel_crtc);
  3072. }
  3073. static void haswell_crtc_off(struct drm_crtc *crtc)
  3074. {
  3075. intel_ddi_put_crtc_pll(crtc);
  3076. }
  3077. static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
  3078. {
  3079. if (!enable && intel_crtc->overlay) {
  3080. struct drm_device *dev = intel_crtc->base.dev;
  3081. struct drm_i915_private *dev_priv = dev->dev_private;
  3082. mutex_lock(&dev->struct_mutex);
  3083. dev_priv->mm.interruptible = false;
  3084. (void) intel_overlay_switch_off(intel_crtc->overlay);
  3085. dev_priv->mm.interruptible = true;
  3086. mutex_unlock(&dev->struct_mutex);
  3087. }
  3088. /* Let userspace switch the overlay on again. In most cases userspace
  3089. * has to recompute where to put it anyway.
  3090. */
  3091. }
  3092. /**
  3093. * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
  3094. * cursor plane briefly if not already running after enabling the display
  3095. * plane.
  3096. * This workaround avoids occasional blank screens when self refresh is
  3097. * enabled.
  3098. */
  3099. static void
  3100. g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
  3101. {
  3102. u32 cntl = I915_READ(CURCNTR(pipe));
  3103. if ((cntl & CURSOR_MODE) == 0) {
  3104. u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
  3105. I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
  3106. I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
  3107. intel_wait_for_vblank(dev_priv->dev, pipe);
  3108. I915_WRITE(CURCNTR(pipe), cntl);
  3109. I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
  3110. I915_WRITE(FW_BLC_SELF, fw_bcl_self);
  3111. }
  3112. }
  3113. static void i9xx_pfit_enable(struct intel_crtc *crtc)
  3114. {
  3115. struct drm_device *dev = crtc->base.dev;
  3116. struct drm_i915_private *dev_priv = dev->dev_private;
  3117. struct intel_crtc_config *pipe_config = &crtc->config;
  3118. if (!crtc->config.gmch_pfit.control)
  3119. return;
  3120. /*
  3121. * The panel fitter should only be adjusted whilst the pipe is disabled,
  3122. * according to register description and PRM.
  3123. */
  3124. WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
  3125. assert_pipe_disabled(dev_priv, crtc->pipe);
  3126. I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
  3127. I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
  3128. /* Border color in case we don't scale up to the full screen. Black by
  3129. * default, change to something else for debugging. */
  3130. I915_WRITE(BCLRPAT(crtc->pipe), 0);
  3131. }
  3132. static void valleyview_crtc_enable(struct drm_crtc *crtc)
  3133. {
  3134. struct drm_device *dev = crtc->dev;
  3135. struct drm_i915_private *dev_priv = dev->dev_private;
  3136. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3137. struct intel_encoder *encoder;
  3138. int pipe = intel_crtc->pipe;
  3139. int plane = intel_crtc->plane;
  3140. bool is_dsi;
  3141. WARN_ON(!crtc->enabled);
  3142. if (intel_crtc->active)
  3143. return;
  3144. intel_crtc->active = true;
  3145. for_each_encoder_on_crtc(dev, crtc, encoder)
  3146. if (encoder->pre_pll_enable)
  3147. encoder->pre_pll_enable(encoder);
  3148. is_dsi = intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI);
  3149. if (!is_dsi)
  3150. vlv_enable_pll(intel_crtc);
  3151. for_each_encoder_on_crtc(dev, crtc, encoder)
  3152. if (encoder->pre_enable)
  3153. encoder->pre_enable(encoder);
  3154. i9xx_pfit_enable(intel_crtc);
  3155. intel_crtc_load_lut(crtc);
  3156. intel_update_watermarks(crtc);
  3157. intel_enable_pipe(dev_priv, pipe, false, is_dsi);
  3158. intel_enable_plane(dev_priv, plane, pipe);
  3159. intel_enable_planes(crtc);
  3160. intel_crtc_update_cursor(crtc, true);
  3161. intel_update_fbc(dev);
  3162. for_each_encoder_on_crtc(dev, crtc, encoder)
  3163. encoder->enable(encoder);
  3164. }
  3165. static void i9xx_crtc_enable(struct drm_crtc *crtc)
  3166. {
  3167. struct drm_device *dev = crtc->dev;
  3168. struct drm_i915_private *dev_priv = dev->dev_private;
  3169. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3170. struct intel_encoder *encoder;
  3171. int pipe = intel_crtc->pipe;
  3172. int plane = intel_crtc->plane;
  3173. WARN_ON(!crtc->enabled);
  3174. if (intel_crtc->active)
  3175. return;
  3176. intel_crtc->active = true;
  3177. for_each_encoder_on_crtc(dev, crtc, encoder)
  3178. if (encoder->pre_enable)
  3179. encoder->pre_enable(encoder);
  3180. i9xx_enable_pll(intel_crtc);
  3181. i9xx_pfit_enable(intel_crtc);
  3182. intel_crtc_load_lut(crtc);
  3183. intel_update_watermarks(crtc);
  3184. intel_enable_pipe(dev_priv, pipe, false, false);
  3185. intel_enable_plane(dev_priv, plane, pipe);
  3186. intel_enable_planes(crtc);
  3187. /* The fixup needs to happen before cursor is enabled */
  3188. if (IS_G4X(dev))
  3189. g4x_fixup_plane(dev_priv, pipe);
  3190. intel_crtc_update_cursor(crtc, true);
  3191. /* Give the overlay scaler a chance to enable if it's on this pipe */
  3192. intel_crtc_dpms_overlay(intel_crtc, true);
  3193. intel_update_fbc(dev);
  3194. for_each_encoder_on_crtc(dev, crtc, encoder)
  3195. encoder->enable(encoder);
  3196. }
  3197. static void i9xx_pfit_disable(struct intel_crtc *crtc)
  3198. {
  3199. struct drm_device *dev = crtc->base.dev;
  3200. struct drm_i915_private *dev_priv = dev->dev_private;
  3201. if (!crtc->config.gmch_pfit.control)
  3202. return;
  3203. assert_pipe_disabled(dev_priv, crtc->pipe);
  3204. DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
  3205. I915_READ(PFIT_CONTROL));
  3206. I915_WRITE(PFIT_CONTROL, 0);
  3207. }
  3208. static void i9xx_crtc_disable(struct drm_crtc *crtc)
  3209. {
  3210. struct drm_device *dev = crtc->dev;
  3211. struct drm_i915_private *dev_priv = dev->dev_private;
  3212. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3213. struct intel_encoder *encoder;
  3214. int pipe = intel_crtc->pipe;
  3215. int plane = intel_crtc->plane;
  3216. if (!intel_crtc->active)
  3217. return;
  3218. for_each_encoder_on_crtc(dev, crtc, encoder)
  3219. encoder->disable(encoder);
  3220. /* Give the overlay scaler a chance to disable if it's on this pipe */
  3221. intel_crtc_wait_for_pending_flips(crtc);
  3222. drm_vblank_off(dev, pipe);
  3223. if (dev_priv->fbc.plane == plane)
  3224. intel_disable_fbc(dev);
  3225. intel_crtc_dpms_overlay(intel_crtc, false);
  3226. intel_crtc_update_cursor(crtc, false);
  3227. intel_disable_planes(crtc);
  3228. intel_disable_plane(dev_priv, plane, pipe);
  3229. intel_disable_pipe(dev_priv, pipe);
  3230. i9xx_pfit_disable(intel_crtc);
  3231. for_each_encoder_on_crtc(dev, crtc, encoder)
  3232. if (encoder->post_disable)
  3233. encoder->post_disable(encoder);
  3234. if (!intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  3235. i9xx_disable_pll(dev_priv, pipe);
  3236. intel_crtc->active = false;
  3237. intel_update_watermarks(crtc);
  3238. intel_update_fbc(dev);
  3239. }
  3240. static void i9xx_crtc_off(struct drm_crtc *crtc)
  3241. {
  3242. }
  3243. static void intel_crtc_update_sarea(struct drm_crtc *crtc,
  3244. bool enabled)
  3245. {
  3246. struct drm_device *dev = crtc->dev;
  3247. struct drm_i915_master_private *master_priv;
  3248. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3249. int pipe = intel_crtc->pipe;
  3250. if (!dev->primary->master)
  3251. return;
  3252. master_priv = dev->primary->master->driver_priv;
  3253. if (!master_priv->sarea_priv)
  3254. return;
  3255. switch (pipe) {
  3256. case 0:
  3257. master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
  3258. master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
  3259. break;
  3260. case 1:
  3261. master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
  3262. master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
  3263. break;
  3264. default:
  3265. DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
  3266. break;
  3267. }
  3268. }
  3269. /**
  3270. * Sets the power management mode of the pipe and plane.
  3271. */
  3272. void intel_crtc_update_dpms(struct drm_crtc *crtc)
  3273. {
  3274. struct drm_device *dev = crtc->dev;
  3275. struct drm_i915_private *dev_priv = dev->dev_private;
  3276. struct intel_encoder *intel_encoder;
  3277. bool enable = false;
  3278. for_each_encoder_on_crtc(dev, crtc, intel_encoder)
  3279. enable |= intel_encoder->connectors_active;
  3280. if (enable)
  3281. dev_priv->display.crtc_enable(crtc);
  3282. else
  3283. dev_priv->display.crtc_disable(crtc);
  3284. intel_crtc_update_sarea(crtc, enable);
  3285. }
  3286. static void intel_crtc_disable(struct drm_crtc *crtc)
  3287. {
  3288. struct drm_device *dev = crtc->dev;
  3289. struct drm_connector *connector;
  3290. struct drm_i915_private *dev_priv = dev->dev_private;
  3291. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  3292. /* crtc should still be enabled when we disable it. */
  3293. WARN_ON(!crtc->enabled);
  3294. dev_priv->display.crtc_disable(crtc);
  3295. intel_crtc->eld_vld = false;
  3296. intel_crtc_update_sarea(crtc, false);
  3297. dev_priv->display.off(crtc);
  3298. assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
  3299. assert_cursor_disabled(dev_priv, to_intel_crtc(crtc)->pipe);
  3300. assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
  3301. if (crtc->fb) {
  3302. mutex_lock(&dev->struct_mutex);
  3303. intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
  3304. mutex_unlock(&dev->struct_mutex);
  3305. crtc->fb = NULL;
  3306. }
  3307. /* Update computed state. */
  3308. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  3309. if (!connector->encoder || !connector->encoder->crtc)
  3310. continue;
  3311. if (connector->encoder->crtc != crtc)
  3312. continue;
  3313. connector->dpms = DRM_MODE_DPMS_OFF;
  3314. to_intel_encoder(connector->encoder)->connectors_active = false;
  3315. }
  3316. }
  3317. void intel_encoder_destroy(struct drm_encoder *encoder)
  3318. {
  3319. struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
  3320. drm_encoder_cleanup(encoder);
  3321. kfree(intel_encoder);
  3322. }
  3323. /* Simple dpms helper for encoders with just one connector, no cloning and only
  3324. * one kind of off state. It clamps all !ON modes to fully OFF and changes the
  3325. * state of the entire output pipe. */
  3326. static void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
  3327. {
  3328. if (mode == DRM_MODE_DPMS_ON) {
  3329. encoder->connectors_active = true;
  3330. intel_crtc_update_dpms(encoder->base.crtc);
  3331. } else {
  3332. encoder->connectors_active = false;
  3333. intel_crtc_update_dpms(encoder->base.crtc);
  3334. }
  3335. }
  3336. /* Cross check the actual hw state with our own modeset state tracking (and it's
  3337. * internal consistency). */
  3338. static void intel_connector_check_state(struct intel_connector *connector)
  3339. {
  3340. if (connector->get_hw_state(connector)) {
  3341. struct intel_encoder *encoder = connector->encoder;
  3342. struct drm_crtc *crtc;
  3343. bool encoder_enabled;
  3344. enum pipe pipe;
  3345. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  3346. connector->base.base.id,
  3347. drm_get_connector_name(&connector->base));
  3348. WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
  3349. "wrong connector dpms state\n");
  3350. WARN(connector->base.encoder != &encoder->base,
  3351. "active connector not linked to encoder\n");
  3352. WARN(!encoder->connectors_active,
  3353. "encoder->connectors_active not set\n");
  3354. encoder_enabled = encoder->get_hw_state(encoder, &pipe);
  3355. WARN(!encoder_enabled, "encoder not enabled\n");
  3356. if (WARN_ON(!encoder->base.crtc))
  3357. return;
  3358. crtc = encoder->base.crtc;
  3359. WARN(!crtc->enabled, "crtc not enabled\n");
  3360. WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
  3361. WARN(pipe != to_intel_crtc(crtc)->pipe,
  3362. "encoder active on the wrong pipe\n");
  3363. }
  3364. }
  3365. /* Even simpler default implementation, if there's really no special case to
  3366. * consider. */
  3367. void intel_connector_dpms(struct drm_connector *connector, int mode)
  3368. {
  3369. struct intel_encoder *encoder = intel_attached_encoder(connector);
  3370. /* All the simple cases only support two dpms states. */
  3371. if (mode != DRM_MODE_DPMS_ON)
  3372. mode = DRM_MODE_DPMS_OFF;
  3373. if (mode == connector->dpms)
  3374. return;
  3375. connector->dpms = mode;
  3376. /* Only need to change hw state when actually enabled */
  3377. if (encoder->base.crtc)
  3378. intel_encoder_dpms(encoder, mode);
  3379. else
  3380. WARN_ON(encoder->connectors_active != false);
  3381. intel_modeset_check_state(connector->dev);
  3382. }
  3383. /* Simple connector->get_hw_state implementation for encoders that support only
  3384. * one connector and no cloning and hence the encoder state determines the state
  3385. * of the connector. */
  3386. bool intel_connector_get_hw_state(struct intel_connector *connector)
  3387. {
  3388. enum pipe pipe = 0;
  3389. struct intel_encoder *encoder = connector->encoder;
  3390. return encoder->get_hw_state(encoder, &pipe);
  3391. }
  3392. static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
  3393. struct intel_crtc_config *pipe_config)
  3394. {
  3395. struct drm_i915_private *dev_priv = dev->dev_private;
  3396. struct intel_crtc *pipe_B_crtc =
  3397. to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
  3398. DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
  3399. pipe_name(pipe), pipe_config->fdi_lanes);
  3400. if (pipe_config->fdi_lanes > 4) {
  3401. DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
  3402. pipe_name(pipe), pipe_config->fdi_lanes);
  3403. return false;
  3404. }
  3405. if (IS_HASWELL(dev)) {
  3406. if (pipe_config->fdi_lanes > 2) {
  3407. DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
  3408. pipe_config->fdi_lanes);
  3409. return false;
  3410. } else {
  3411. return true;
  3412. }
  3413. }
  3414. if (INTEL_INFO(dev)->num_pipes == 2)
  3415. return true;
  3416. /* Ivybridge 3 pipe is really complicated */
  3417. switch (pipe) {
  3418. case PIPE_A:
  3419. return true;
  3420. case PIPE_B:
  3421. if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
  3422. pipe_config->fdi_lanes > 2) {
  3423. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3424. pipe_name(pipe), pipe_config->fdi_lanes);
  3425. return false;
  3426. }
  3427. return true;
  3428. case PIPE_C:
  3429. if (!pipe_has_enabled_pch(pipe_B_crtc) ||
  3430. pipe_B_crtc->config.fdi_lanes <= 2) {
  3431. if (pipe_config->fdi_lanes > 2) {
  3432. DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
  3433. pipe_name(pipe), pipe_config->fdi_lanes);
  3434. return false;
  3435. }
  3436. } else {
  3437. DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
  3438. return false;
  3439. }
  3440. return true;
  3441. default:
  3442. BUG();
  3443. }
  3444. }
  3445. #define RETRY 1
  3446. static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
  3447. struct intel_crtc_config *pipe_config)
  3448. {
  3449. struct drm_device *dev = intel_crtc->base.dev;
  3450. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3451. int lane, link_bw, fdi_dotclock;
  3452. bool setup_ok, needs_recompute = false;
  3453. retry:
  3454. /* FDI is a binary signal running at ~2.7GHz, encoding
  3455. * each output octet as 10 bits. The actual frequency
  3456. * is stored as a divider into a 100MHz clock, and the
  3457. * mode pixel clock is stored in units of 1KHz.
  3458. * Hence the bw of each lane in terms of the mode signal
  3459. * is:
  3460. */
  3461. link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
  3462. fdi_dotclock = adjusted_mode->clock;
  3463. lane = ironlake_get_lanes_required(fdi_dotclock, link_bw,
  3464. pipe_config->pipe_bpp);
  3465. pipe_config->fdi_lanes = lane;
  3466. intel_link_compute_m_n(pipe_config->pipe_bpp, lane, fdi_dotclock,
  3467. link_bw, &pipe_config->fdi_m_n);
  3468. setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
  3469. intel_crtc->pipe, pipe_config);
  3470. if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
  3471. pipe_config->pipe_bpp -= 2*3;
  3472. DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
  3473. pipe_config->pipe_bpp);
  3474. needs_recompute = true;
  3475. pipe_config->bw_constrained = true;
  3476. goto retry;
  3477. }
  3478. if (needs_recompute)
  3479. return RETRY;
  3480. return setup_ok ? 0 : -EINVAL;
  3481. }
  3482. static void hsw_compute_ips_config(struct intel_crtc *crtc,
  3483. struct intel_crtc_config *pipe_config)
  3484. {
  3485. pipe_config->ips_enabled = i915_enable_ips &&
  3486. hsw_crtc_supports_ips(crtc) &&
  3487. pipe_config->pipe_bpp <= 24;
  3488. }
  3489. static int intel_crtc_compute_config(struct intel_crtc *crtc,
  3490. struct intel_crtc_config *pipe_config)
  3491. {
  3492. struct drm_device *dev = crtc->base.dev;
  3493. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  3494. /* Cantiga+ cannot handle modes with a hsync front porch of 0.
  3495. * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
  3496. */
  3497. if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
  3498. adjusted_mode->hsync_start == adjusted_mode->hdisplay)
  3499. return -EINVAL;
  3500. if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
  3501. pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
  3502. } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
  3503. /* only a 8bpc pipe, with 6bpc dither through the panel fitter
  3504. * for lvds. */
  3505. pipe_config->pipe_bpp = 8*3;
  3506. }
  3507. if (HAS_IPS(dev))
  3508. hsw_compute_ips_config(crtc, pipe_config);
  3509. /* XXX: PCH clock sharing is done in ->mode_set, so make sure the old
  3510. * clock survives for now. */
  3511. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  3512. pipe_config->shared_dpll = crtc->config.shared_dpll;
  3513. if (pipe_config->has_pch_encoder)
  3514. return ironlake_fdi_compute_config(crtc, pipe_config);
  3515. return 0;
  3516. }
  3517. static int valleyview_get_display_clock_speed(struct drm_device *dev)
  3518. {
  3519. return 400000; /* FIXME */
  3520. }
  3521. static int i945_get_display_clock_speed(struct drm_device *dev)
  3522. {
  3523. return 400000;
  3524. }
  3525. static int i915_get_display_clock_speed(struct drm_device *dev)
  3526. {
  3527. return 333000;
  3528. }
  3529. static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
  3530. {
  3531. return 200000;
  3532. }
  3533. static int pnv_get_display_clock_speed(struct drm_device *dev)
  3534. {
  3535. u16 gcfgc = 0;
  3536. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3537. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3538. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  3539. return 267000;
  3540. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  3541. return 333000;
  3542. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  3543. return 444000;
  3544. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  3545. return 200000;
  3546. default:
  3547. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  3548. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  3549. return 133000;
  3550. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  3551. return 167000;
  3552. }
  3553. }
  3554. static int i915gm_get_display_clock_speed(struct drm_device *dev)
  3555. {
  3556. u16 gcfgc = 0;
  3557. pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
  3558. if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
  3559. return 133000;
  3560. else {
  3561. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  3562. case GC_DISPLAY_CLOCK_333_MHZ:
  3563. return 333000;
  3564. default:
  3565. case GC_DISPLAY_CLOCK_190_200_MHZ:
  3566. return 190000;
  3567. }
  3568. }
  3569. }
  3570. static int i865_get_display_clock_speed(struct drm_device *dev)
  3571. {
  3572. return 266000;
  3573. }
  3574. static int i855_get_display_clock_speed(struct drm_device *dev)
  3575. {
  3576. u16 hpllcc = 0;
  3577. /* Assume that the hardware is in the high speed state. This
  3578. * should be the default.
  3579. */
  3580. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  3581. case GC_CLOCK_133_200:
  3582. case GC_CLOCK_100_200:
  3583. return 200000;
  3584. case GC_CLOCK_166_250:
  3585. return 250000;
  3586. case GC_CLOCK_100_133:
  3587. return 133000;
  3588. }
  3589. /* Shouldn't happen */
  3590. return 0;
  3591. }
  3592. static int i830_get_display_clock_speed(struct drm_device *dev)
  3593. {
  3594. return 133000;
  3595. }
  3596. static void
  3597. intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
  3598. {
  3599. while (*num > DATA_LINK_M_N_MASK ||
  3600. *den > DATA_LINK_M_N_MASK) {
  3601. *num >>= 1;
  3602. *den >>= 1;
  3603. }
  3604. }
  3605. static void compute_m_n(unsigned int m, unsigned int n,
  3606. uint32_t *ret_m, uint32_t *ret_n)
  3607. {
  3608. *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
  3609. *ret_m = div_u64((uint64_t) m * *ret_n, n);
  3610. intel_reduce_m_n_ratio(ret_m, ret_n);
  3611. }
  3612. void
  3613. intel_link_compute_m_n(int bits_per_pixel, int nlanes,
  3614. int pixel_clock, int link_clock,
  3615. struct intel_link_m_n *m_n)
  3616. {
  3617. m_n->tu = 64;
  3618. compute_m_n(bits_per_pixel * pixel_clock,
  3619. link_clock * nlanes * 8,
  3620. &m_n->gmch_m, &m_n->gmch_n);
  3621. compute_m_n(pixel_clock, link_clock,
  3622. &m_n->link_m, &m_n->link_n);
  3623. }
  3624. static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
  3625. {
  3626. if (i915_panel_use_ssc >= 0)
  3627. return i915_panel_use_ssc != 0;
  3628. return dev_priv->vbt.lvds_use_ssc
  3629. && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
  3630. }
  3631. static int vlv_get_refclk(struct drm_crtc *crtc)
  3632. {
  3633. struct drm_device *dev = crtc->dev;
  3634. struct drm_i915_private *dev_priv = dev->dev_private;
  3635. int refclk = 27000; /* for DP & HDMI */
  3636. return 100000; /* only one validated so far */
  3637. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
  3638. refclk = 96000;
  3639. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
  3640. if (intel_panel_use_ssc(dev_priv))
  3641. refclk = 100000;
  3642. else
  3643. refclk = 96000;
  3644. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
  3645. refclk = 100000;
  3646. }
  3647. return refclk;
  3648. }
  3649. static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
  3650. {
  3651. struct drm_device *dev = crtc->dev;
  3652. struct drm_i915_private *dev_priv = dev->dev_private;
  3653. int refclk;
  3654. if (IS_VALLEYVIEW(dev)) {
  3655. refclk = vlv_get_refclk(crtc);
  3656. } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
  3657. intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  3658. refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
  3659. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  3660. refclk / 1000);
  3661. } else if (!IS_GEN2(dev)) {
  3662. refclk = 96000;
  3663. } else {
  3664. refclk = 48000;
  3665. }
  3666. return refclk;
  3667. }
  3668. static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
  3669. {
  3670. return (1 << dpll->n) << 16 | dpll->m2;
  3671. }
  3672. static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
  3673. {
  3674. return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
  3675. }
  3676. static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
  3677. intel_clock_t *reduced_clock)
  3678. {
  3679. struct drm_device *dev = crtc->base.dev;
  3680. struct drm_i915_private *dev_priv = dev->dev_private;
  3681. int pipe = crtc->pipe;
  3682. u32 fp, fp2 = 0;
  3683. if (IS_PINEVIEW(dev)) {
  3684. fp = pnv_dpll_compute_fp(&crtc->config.dpll);
  3685. if (reduced_clock)
  3686. fp2 = pnv_dpll_compute_fp(reduced_clock);
  3687. } else {
  3688. fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
  3689. if (reduced_clock)
  3690. fp2 = i9xx_dpll_compute_fp(reduced_clock);
  3691. }
  3692. I915_WRITE(FP0(pipe), fp);
  3693. crtc->config.dpll_hw_state.fp0 = fp;
  3694. crtc->lowfreq_avail = false;
  3695. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3696. reduced_clock && i915_powersave) {
  3697. I915_WRITE(FP1(pipe), fp2);
  3698. crtc->config.dpll_hw_state.fp1 = fp2;
  3699. crtc->lowfreq_avail = true;
  3700. } else {
  3701. I915_WRITE(FP1(pipe), fp);
  3702. crtc->config.dpll_hw_state.fp1 = fp;
  3703. }
  3704. }
  3705. static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv, enum pipe
  3706. pipe)
  3707. {
  3708. u32 reg_val;
  3709. /*
  3710. * PLLB opamp always calibrates to max value of 0x3f, force enable it
  3711. * and set it to a reasonable value instead.
  3712. */
  3713. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3714. reg_val &= 0xffffff00;
  3715. reg_val |= 0x00000030;
  3716. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3717. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3718. reg_val &= 0x8cffffff;
  3719. reg_val = 0x8c000000;
  3720. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3721. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF(1));
  3722. reg_val &= 0xffffff00;
  3723. vlv_dpio_write(dev_priv, pipe, DPIO_IREF(1), reg_val);
  3724. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_CALIBRATION);
  3725. reg_val &= 0x00ffffff;
  3726. reg_val |= 0xb0000000;
  3727. vlv_dpio_write(dev_priv, pipe, DPIO_CALIBRATION, reg_val);
  3728. }
  3729. static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
  3730. struct intel_link_m_n *m_n)
  3731. {
  3732. struct drm_device *dev = crtc->base.dev;
  3733. struct drm_i915_private *dev_priv = dev->dev_private;
  3734. int pipe = crtc->pipe;
  3735. I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3736. I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
  3737. I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
  3738. I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
  3739. }
  3740. static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
  3741. struct intel_link_m_n *m_n)
  3742. {
  3743. struct drm_device *dev = crtc->base.dev;
  3744. struct drm_i915_private *dev_priv = dev->dev_private;
  3745. int pipe = crtc->pipe;
  3746. enum transcoder transcoder = crtc->config.cpu_transcoder;
  3747. if (INTEL_INFO(dev)->gen >= 5) {
  3748. I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3749. I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
  3750. I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
  3751. I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
  3752. } else {
  3753. I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
  3754. I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
  3755. I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
  3756. I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
  3757. }
  3758. }
  3759. static void intel_dp_set_m_n(struct intel_crtc *crtc)
  3760. {
  3761. if (crtc->config.has_pch_encoder)
  3762. intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3763. else
  3764. intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
  3765. }
  3766. static void vlv_update_pll(struct intel_crtc *crtc)
  3767. {
  3768. struct drm_device *dev = crtc->base.dev;
  3769. struct drm_i915_private *dev_priv = dev->dev_private;
  3770. int pipe = crtc->pipe;
  3771. u32 dpll, mdiv;
  3772. u32 bestn, bestm1, bestm2, bestp1, bestp2;
  3773. u32 coreclk, reg_val, dpll_md;
  3774. mutex_lock(&dev_priv->dpio_lock);
  3775. bestn = crtc->config.dpll.n;
  3776. bestm1 = crtc->config.dpll.m1;
  3777. bestm2 = crtc->config.dpll.m2;
  3778. bestp1 = crtc->config.dpll.p1;
  3779. bestp2 = crtc->config.dpll.p2;
  3780. /* See eDP HDMI DPIO driver vbios notes doc */
  3781. /* PLL B needs special handling */
  3782. if (pipe)
  3783. vlv_pllb_recal_opamp(dev_priv, pipe);
  3784. /* Set up Tx target for periodic Rcomp update */
  3785. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_BCAST, 0x0100000f);
  3786. /* Disable target IRef on PLL */
  3787. reg_val = vlv_dpio_read(dev_priv, pipe, DPIO_IREF_CTL(pipe));
  3788. reg_val &= 0x00ffffff;
  3789. vlv_dpio_write(dev_priv, pipe, DPIO_IREF_CTL(pipe), reg_val);
  3790. /* Disable fast lock */
  3791. vlv_dpio_write(dev_priv, pipe, DPIO_FASTCLK_DISABLE, 0x610);
  3792. /* Set idtafcrecal before PLL is enabled */
  3793. mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
  3794. mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
  3795. mdiv |= ((bestn << DPIO_N_SHIFT));
  3796. mdiv |= (1 << DPIO_K_SHIFT);
  3797. /*
  3798. * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
  3799. * but we don't support that).
  3800. * Note: don't use the DAC post divider as it seems unstable.
  3801. */
  3802. mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
  3803. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  3804. mdiv |= DPIO_ENABLE_CALIBRATION;
  3805. vlv_dpio_write(dev_priv, pipe, DPIO_DIV(pipe), mdiv);
  3806. /* Set HBR and RBR LPF coefficients */
  3807. if (crtc->config.port_clock == 162000 ||
  3808. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_ANALOG) ||
  3809. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
  3810. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  3811. 0x009f0003);
  3812. else
  3813. vlv_dpio_write(dev_priv, pipe, DPIO_LPF_COEFF(pipe),
  3814. 0x00d0000f);
  3815. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
  3816. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
  3817. /* Use SSC source */
  3818. if (!pipe)
  3819. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3820. 0x0df40000);
  3821. else
  3822. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3823. 0x0df70000);
  3824. } else { /* HDMI or VGA */
  3825. /* Use bend source */
  3826. if (!pipe)
  3827. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3828. 0x0df70000);
  3829. else
  3830. vlv_dpio_write(dev_priv, pipe, DPIO_REFSFR(pipe),
  3831. 0x0df40000);
  3832. }
  3833. coreclk = vlv_dpio_read(dev_priv, pipe, DPIO_CORE_CLK(pipe));
  3834. coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
  3835. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
  3836. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
  3837. coreclk |= 0x01000000;
  3838. vlv_dpio_write(dev_priv, pipe, DPIO_CORE_CLK(pipe), coreclk);
  3839. vlv_dpio_write(dev_priv, pipe, DPIO_PLL_CML(pipe), 0x87871000);
  3840. /* Enable DPIO clock input */
  3841. dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
  3842. DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
  3843. if (pipe)
  3844. dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
  3845. dpll |= DPLL_VCO_ENABLE;
  3846. crtc->config.dpll_hw_state.dpll = dpll;
  3847. dpll_md = (crtc->config.pixel_multiplier - 1)
  3848. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3849. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3850. if (crtc->config.has_dp_encoder)
  3851. intel_dp_set_m_n(crtc);
  3852. mutex_unlock(&dev_priv->dpio_lock);
  3853. }
  3854. static void i9xx_update_pll(struct intel_crtc *crtc,
  3855. intel_clock_t *reduced_clock,
  3856. int num_connectors)
  3857. {
  3858. struct drm_device *dev = crtc->base.dev;
  3859. struct drm_i915_private *dev_priv = dev->dev_private;
  3860. u32 dpll;
  3861. bool is_sdvo;
  3862. struct dpll *clock = &crtc->config.dpll;
  3863. i9xx_update_pll_dividers(crtc, reduced_clock);
  3864. is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
  3865. intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
  3866. dpll = DPLL_VGA_MODE_DIS;
  3867. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
  3868. dpll |= DPLLB_MODE_LVDS;
  3869. else
  3870. dpll |= DPLLB_MODE_DAC_SERIAL;
  3871. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  3872. dpll |= (crtc->config.pixel_multiplier - 1)
  3873. << SDVO_MULTIPLIER_SHIFT_HIRES;
  3874. }
  3875. if (is_sdvo)
  3876. dpll |= DPLL_SDVO_HIGH_SPEED;
  3877. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
  3878. dpll |= DPLL_SDVO_HIGH_SPEED;
  3879. /* compute bitmask from p1 value */
  3880. if (IS_PINEVIEW(dev))
  3881. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
  3882. else {
  3883. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3884. if (IS_G4X(dev) && reduced_clock)
  3885. dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  3886. }
  3887. switch (clock->p2) {
  3888. case 5:
  3889. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  3890. break;
  3891. case 7:
  3892. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  3893. break;
  3894. case 10:
  3895. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  3896. break;
  3897. case 14:
  3898. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  3899. break;
  3900. }
  3901. if (INTEL_INFO(dev)->gen >= 4)
  3902. dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
  3903. if (crtc->config.sdvo_tv_clock)
  3904. dpll |= PLL_REF_INPUT_TVCLKINBC;
  3905. else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3906. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3907. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3908. else
  3909. dpll |= PLL_REF_INPUT_DREFCLK;
  3910. dpll |= DPLL_VCO_ENABLE;
  3911. crtc->config.dpll_hw_state.dpll = dpll;
  3912. if (INTEL_INFO(dev)->gen >= 4) {
  3913. u32 dpll_md = (crtc->config.pixel_multiplier - 1)
  3914. << DPLL_MD_UDI_MULTIPLIER_SHIFT;
  3915. crtc->config.dpll_hw_state.dpll_md = dpll_md;
  3916. }
  3917. if (crtc->config.has_dp_encoder)
  3918. intel_dp_set_m_n(crtc);
  3919. }
  3920. static void i8xx_update_pll(struct intel_crtc *crtc,
  3921. intel_clock_t *reduced_clock,
  3922. int num_connectors)
  3923. {
  3924. struct drm_device *dev = crtc->base.dev;
  3925. struct drm_i915_private *dev_priv = dev->dev_private;
  3926. u32 dpll;
  3927. struct dpll *clock = &crtc->config.dpll;
  3928. i9xx_update_pll_dividers(crtc, reduced_clock);
  3929. dpll = DPLL_VGA_MODE_DIS;
  3930. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
  3931. dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3932. } else {
  3933. if (clock->p1 == 2)
  3934. dpll |= PLL_P1_DIVIDE_BY_TWO;
  3935. else
  3936. dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  3937. if (clock->p2 == 4)
  3938. dpll |= PLL_P2_DIVIDE_BY_4;
  3939. }
  3940. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DVO))
  3941. dpll |= DPLL_DVO_2X_MODE;
  3942. if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
  3943. intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  3944. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  3945. else
  3946. dpll |= PLL_REF_INPUT_DREFCLK;
  3947. dpll |= DPLL_VCO_ENABLE;
  3948. crtc->config.dpll_hw_state.dpll = dpll;
  3949. }
  3950. static void intel_set_pipe_timings(struct intel_crtc *intel_crtc)
  3951. {
  3952. struct drm_device *dev = intel_crtc->base.dev;
  3953. struct drm_i915_private *dev_priv = dev->dev_private;
  3954. enum pipe pipe = intel_crtc->pipe;
  3955. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  3956. struct drm_display_mode *adjusted_mode =
  3957. &intel_crtc->config.adjusted_mode;
  3958. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  3959. uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
  3960. /* We need to be careful not to changed the adjusted mode, for otherwise
  3961. * the hw state checker will get angry at the mismatch. */
  3962. crtc_vtotal = adjusted_mode->crtc_vtotal;
  3963. crtc_vblank_end = adjusted_mode->crtc_vblank_end;
  3964. if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
  3965. /* the chip adds 2 halflines automatically */
  3966. crtc_vtotal -= 1;
  3967. crtc_vblank_end -= 1;
  3968. vsyncshift = adjusted_mode->crtc_hsync_start
  3969. - adjusted_mode->crtc_htotal / 2;
  3970. } else {
  3971. vsyncshift = 0;
  3972. }
  3973. if (INTEL_INFO(dev)->gen > 3)
  3974. I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
  3975. I915_WRITE(HTOTAL(cpu_transcoder),
  3976. (adjusted_mode->crtc_hdisplay - 1) |
  3977. ((adjusted_mode->crtc_htotal - 1) << 16));
  3978. I915_WRITE(HBLANK(cpu_transcoder),
  3979. (adjusted_mode->crtc_hblank_start - 1) |
  3980. ((adjusted_mode->crtc_hblank_end - 1) << 16));
  3981. I915_WRITE(HSYNC(cpu_transcoder),
  3982. (adjusted_mode->crtc_hsync_start - 1) |
  3983. ((adjusted_mode->crtc_hsync_end - 1) << 16));
  3984. I915_WRITE(VTOTAL(cpu_transcoder),
  3985. (adjusted_mode->crtc_vdisplay - 1) |
  3986. ((crtc_vtotal - 1) << 16));
  3987. I915_WRITE(VBLANK(cpu_transcoder),
  3988. (adjusted_mode->crtc_vblank_start - 1) |
  3989. ((crtc_vblank_end - 1) << 16));
  3990. I915_WRITE(VSYNC(cpu_transcoder),
  3991. (adjusted_mode->crtc_vsync_start - 1) |
  3992. ((adjusted_mode->crtc_vsync_end - 1) << 16));
  3993. /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
  3994. * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
  3995. * documented on the DDI_FUNC_CTL register description, EDP Input Select
  3996. * bits. */
  3997. if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
  3998. (pipe == PIPE_B || pipe == PIPE_C))
  3999. I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
  4000. /* pipesrc controls the size that is scaled from, which should
  4001. * always be the user's requested size.
  4002. */
  4003. I915_WRITE(PIPESRC(pipe),
  4004. ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
  4005. }
  4006. static void intel_get_pipe_timings(struct intel_crtc *crtc,
  4007. struct intel_crtc_config *pipe_config)
  4008. {
  4009. struct drm_device *dev = crtc->base.dev;
  4010. struct drm_i915_private *dev_priv = dev->dev_private;
  4011. enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
  4012. uint32_t tmp;
  4013. tmp = I915_READ(HTOTAL(cpu_transcoder));
  4014. pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
  4015. pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
  4016. tmp = I915_READ(HBLANK(cpu_transcoder));
  4017. pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
  4018. pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
  4019. tmp = I915_READ(HSYNC(cpu_transcoder));
  4020. pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
  4021. pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
  4022. tmp = I915_READ(VTOTAL(cpu_transcoder));
  4023. pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
  4024. pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
  4025. tmp = I915_READ(VBLANK(cpu_transcoder));
  4026. pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
  4027. pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
  4028. tmp = I915_READ(VSYNC(cpu_transcoder));
  4029. pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
  4030. pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
  4031. if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
  4032. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
  4033. pipe_config->adjusted_mode.crtc_vtotal += 1;
  4034. pipe_config->adjusted_mode.crtc_vblank_end += 1;
  4035. }
  4036. tmp = I915_READ(PIPESRC(crtc->pipe));
  4037. pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
  4038. pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
  4039. }
  4040. static void intel_crtc_mode_from_pipe_config(struct intel_crtc *intel_crtc,
  4041. struct intel_crtc_config *pipe_config)
  4042. {
  4043. struct drm_crtc *crtc = &intel_crtc->base;
  4044. crtc->mode.hdisplay = pipe_config->adjusted_mode.crtc_hdisplay;
  4045. crtc->mode.htotal = pipe_config->adjusted_mode.crtc_htotal;
  4046. crtc->mode.hsync_start = pipe_config->adjusted_mode.crtc_hsync_start;
  4047. crtc->mode.hsync_end = pipe_config->adjusted_mode.crtc_hsync_end;
  4048. crtc->mode.vdisplay = pipe_config->adjusted_mode.crtc_vdisplay;
  4049. crtc->mode.vtotal = pipe_config->adjusted_mode.crtc_vtotal;
  4050. crtc->mode.vsync_start = pipe_config->adjusted_mode.crtc_vsync_start;
  4051. crtc->mode.vsync_end = pipe_config->adjusted_mode.crtc_vsync_end;
  4052. crtc->mode.flags = pipe_config->adjusted_mode.flags;
  4053. crtc->mode.clock = pipe_config->adjusted_mode.clock;
  4054. crtc->mode.flags |= pipe_config->adjusted_mode.flags;
  4055. }
  4056. static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
  4057. {
  4058. struct drm_device *dev = intel_crtc->base.dev;
  4059. struct drm_i915_private *dev_priv = dev->dev_private;
  4060. uint32_t pipeconf;
  4061. pipeconf = 0;
  4062. if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
  4063. /* Enable pixel doubling when the dot clock is > 90% of the (display)
  4064. * core speed.
  4065. *
  4066. * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
  4067. * pipe == 0 check?
  4068. */
  4069. if (intel_crtc->config.adjusted_mode.clock >
  4070. dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
  4071. pipeconf |= PIPECONF_DOUBLE_WIDE;
  4072. }
  4073. /* only g4x and later have fancy bpc/dither controls */
  4074. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4075. /* Bspec claims that we can't use dithering for 30bpp pipes. */
  4076. if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
  4077. pipeconf |= PIPECONF_DITHER_EN |
  4078. PIPECONF_DITHER_TYPE_SP;
  4079. switch (intel_crtc->config.pipe_bpp) {
  4080. case 18:
  4081. pipeconf |= PIPECONF_6BPC;
  4082. break;
  4083. case 24:
  4084. pipeconf |= PIPECONF_8BPC;
  4085. break;
  4086. case 30:
  4087. pipeconf |= PIPECONF_10BPC;
  4088. break;
  4089. default:
  4090. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4091. BUG();
  4092. }
  4093. }
  4094. if (HAS_PIPE_CXSR(dev)) {
  4095. if (intel_crtc->lowfreq_avail) {
  4096. DRM_DEBUG_KMS("enabling CxSR downclocking\n");
  4097. pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
  4098. } else {
  4099. DRM_DEBUG_KMS("disabling CxSR downclocking\n");
  4100. }
  4101. }
  4102. if (!IS_GEN2(dev) &&
  4103. intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4104. pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
  4105. else
  4106. pipeconf |= PIPECONF_PROGRESSIVE;
  4107. if (IS_VALLEYVIEW(dev) && intel_crtc->config.limited_color_range)
  4108. pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
  4109. I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
  4110. POSTING_READ(PIPECONF(intel_crtc->pipe));
  4111. }
  4112. static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
  4113. int x, int y,
  4114. struct drm_framebuffer *fb)
  4115. {
  4116. struct drm_device *dev = crtc->dev;
  4117. struct drm_i915_private *dev_priv = dev->dev_private;
  4118. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4119. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  4120. int pipe = intel_crtc->pipe;
  4121. int plane = intel_crtc->plane;
  4122. int refclk, num_connectors = 0;
  4123. intel_clock_t clock, reduced_clock;
  4124. u32 dspcntr;
  4125. bool ok, has_reduced_clock = false;
  4126. bool is_lvds = false, is_dsi = false;
  4127. struct intel_encoder *encoder;
  4128. const intel_limit_t *limit;
  4129. int ret;
  4130. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4131. switch (encoder->type) {
  4132. case INTEL_OUTPUT_LVDS:
  4133. is_lvds = true;
  4134. break;
  4135. case INTEL_OUTPUT_DSI:
  4136. is_dsi = true;
  4137. break;
  4138. }
  4139. num_connectors++;
  4140. }
  4141. refclk = i9xx_get_refclk(crtc, num_connectors);
  4142. if (!is_dsi && !intel_crtc->config.clock_set) {
  4143. /*
  4144. * Returns a set of divisors for the desired target clock with
  4145. * the given refclk, or FALSE. The returned values represent
  4146. * the clock equation: reflck * (5 * (m1 + 2) + (m2 + 2)) / (n +
  4147. * 2) / p1 / p2.
  4148. */
  4149. limit = intel_limit(crtc, refclk);
  4150. ok = dev_priv->display.find_dpll(limit, crtc,
  4151. intel_crtc->config.port_clock,
  4152. refclk, NULL, &clock);
  4153. if (!ok && !intel_crtc->config.clock_set) {
  4154. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4155. return -EINVAL;
  4156. }
  4157. }
  4158. /* Ensure that the cursor is valid for the new mode before changing... */
  4159. intel_crtc_update_cursor(crtc, true);
  4160. if (!is_dsi && is_lvds && dev_priv->lvds_downclock_avail) {
  4161. /*
  4162. * Ensure we match the reduced clock's P to the target clock.
  4163. * If the clocks don't match, we can't switch the display clock
  4164. * by using the FP0/FP1. In such case we will disable the LVDS
  4165. * downclock feature.
  4166. */
  4167. limit = intel_limit(crtc, refclk);
  4168. has_reduced_clock =
  4169. dev_priv->display.find_dpll(limit, crtc,
  4170. dev_priv->lvds_downclock,
  4171. refclk, &clock,
  4172. &reduced_clock);
  4173. }
  4174. /* Compat-code for transition, will disappear. */
  4175. if (!intel_crtc->config.clock_set) {
  4176. intel_crtc->config.dpll.n = clock.n;
  4177. intel_crtc->config.dpll.m1 = clock.m1;
  4178. intel_crtc->config.dpll.m2 = clock.m2;
  4179. intel_crtc->config.dpll.p1 = clock.p1;
  4180. intel_crtc->config.dpll.p2 = clock.p2;
  4181. }
  4182. if (IS_GEN2(dev)) {
  4183. i8xx_update_pll(intel_crtc,
  4184. has_reduced_clock ? &reduced_clock : NULL,
  4185. num_connectors);
  4186. } else if (IS_VALLEYVIEW(dev)) {
  4187. if (!is_dsi)
  4188. vlv_update_pll(intel_crtc);
  4189. } else {
  4190. i9xx_update_pll(intel_crtc,
  4191. has_reduced_clock ? &reduced_clock : NULL,
  4192. num_connectors);
  4193. }
  4194. /* Set up the display plane register */
  4195. dspcntr = DISPPLANE_GAMMA_ENABLE;
  4196. if (!IS_VALLEYVIEW(dev)) {
  4197. if (pipe == 0)
  4198. dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
  4199. else
  4200. dspcntr |= DISPPLANE_SEL_PIPE_B;
  4201. }
  4202. intel_set_pipe_timings(intel_crtc);
  4203. /* pipesrc and dspsize control the size that is scaled from,
  4204. * which should always be the user's requested size.
  4205. */
  4206. I915_WRITE(DSPSIZE(plane),
  4207. ((mode->vdisplay - 1) << 16) |
  4208. (mode->hdisplay - 1));
  4209. I915_WRITE(DSPPOS(plane), 0);
  4210. i9xx_set_pipeconf(intel_crtc);
  4211. I915_WRITE(DSPCNTR(plane), dspcntr);
  4212. POSTING_READ(DSPCNTR(plane));
  4213. ret = intel_pipe_set_base(crtc, x, y, fb);
  4214. return ret;
  4215. }
  4216. static void i9xx_get_pfit_config(struct intel_crtc *crtc,
  4217. struct intel_crtc_config *pipe_config)
  4218. {
  4219. struct drm_device *dev = crtc->base.dev;
  4220. struct drm_i915_private *dev_priv = dev->dev_private;
  4221. uint32_t tmp;
  4222. tmp = I915_READ(PFIT_CONTROL);
  4223. if (!(tmp & PFIT_ENABLE))
  4224. return;
  4225. /* Check whether the pfit is attached to our pipe. */
  4226. if (INTEL_INFO(dev)->gen < 4) {
  4227. if (crtc->pipe != PIPE_B)
  4228. return;
  4229. } else {
  4230. if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
  4231. return;
  4232. }
  4233. pipe_config->gmch_pfit.control = tmp;
  4234. pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
  4235. if (INTEL_INFO(dev)->gen < 5)
  4236. pipe_config->gmch_pfit.lvds_border_bits =
  4237. I915_READ(LVDS) & LVDS_BORDER_ENABLE;
  4238. }
  4239. static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
  4240. struct intel_crtc_config *pipe_config)
  4241. {
  4242. struct drm_device *dev = crtc->base.dev;
  4243. struct drm_i915_private *dev_priv = dev->dev_private;
  4244. uint32_t tmp;
  4245. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  4246. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  4247. tmp = I915_READ(PIPECONF(crtc->pipe));
  4248. if (!(tmp & PIPECONF_ENABLE))
  4249. return false;
  4250. if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
  4251. switch (tmp & PIPECONF_BPC_MASK) {
  4252. case PIPECONF_6BPC:
  4253. pipe_config->pipe_bpp = 18;
  4254. break;
  4255. case PIPECONF_8BPC:
  4256. pipe_config->pipe_bpp = 24;
  4257. break;
  4258. case PIPECONF_10BPC:
  4259. pipe_config->pipe_bpp = 30;
  4260. break;
  4261. default:
  4262. break;
  4263. }
  4264. }
  4265. intel_get_pipe_timings(crtc, pipe_config);
  4266. i9xx_get_pfit_config(crtc, pipe_config);
  4267. if (INTEL_INFO(dev)->gen >= 4) {
  4268. tmp = I915_READ(DPLL_MD(crtc->pipe));
  4269. pipe_config->pixel_multiplier =
  4270. ((tmp & DPLL_MD_UDI_MULTIPLIER_MASK)
  4271. >> DPLL_MD_UDI_MULTIPLIER_SHIFT) + 1;
  4272. pipe_config->dpll_hw_state.dpll_md = tmp;
  4273. } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
  4274. tmp = I915_READ(DPLL(crtc->pipe));
  4275. pipe_config->pixel_multiplier =
  4276. ((tmp & SDVO_MULTIPLIER_MASK)
  4277. >> SDVO_MULTIPLIER_SHIFT_HIRES) + 1;
  4278. } else {
  4279. /* Note that on i915G/GM the pixel multiplier is in the sdvo
  4280. * port and will be fixed up in the encoder->get_config
  4281. * function. */
  4282. pipe_config->pixel_multiplier = 1;
  4283. }
  4284. pipe_config->dpll_hw_state.dpll = I915_READ(DPLL(crtc->pipe));
  4285. if (!IS_VALLEYVIEW(dev)) {
  4286. pipe_config->dpll_hw_state.fp0 = I915_READ(FP0(crtc->pipe));
  4287. pipe_config->dpll_hw_state.fp1 = I915_READ(FP1(crtc->pipe));
  4288. } else {
  4289. /* Mask out read-only status bits. */
  4290. pipe_config->dpll_hw_state.dpll &= ~(DPLL_LOCK_VLV |
  4291. DPLL_PORTC_READY_MASK |
  4292. DPLL_PORTB_READY_MASK);
  4293. }
  4294. i9xx_crtc_clock_get(crtc, pipe_config);
  4295. return true;
  4296. }
  4297. static void ironlake_init_pch_refclk(struct drm_device *dev)
  4298. {
  4299. struct drm_i915_private *dev_priv = dev->dev_private;
  4300. struct drm_mode_config *mode_config = &dev->mode_config;
  4301. struct intel_encoder *encoder;
  4302. u32 val, final;
  4303. bool has_lvds = false;
  4304. bool has_cpu_edp = false;
  4305. bool has_panel = false;
  4306. bool has_ck505 = false;
  4307. bool can_ssc = false;
  4308. /* We need to take the global config into account */
  4309. list_for_each_entry(encoder, &mode_config->encoder_list,
  4310. base.head) {
  4311. switch (encoder->type) {
  4312. case INTEL_OUTPUT_LVDS:
  4313. has_panel = true;
  4314. has_lvds = true;
  4315. break;
  4316. case INTEL_OUTPUT_EDP:
  4317. has_panel = true;
  4318. if (enc_to_dig_port(&encoder->base)->port == PORT_A)
  4319. has_cpu_edp = true;
  4320. break;
  4321. }
  4322. }
  4323. if (HAS_PCH_IBX(dev)) {
  4324. has_ck505 = dev_priv->vbt.display_clock_mode;
  4325. can_ssc = has_ck505;
  4326. } else {
  4327. has_ck505 = false;
  4328. can_ssc = true;
  4329. }
  4330. DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
  4331. has_panel, has_lvds, has_ck505);
  4332. /* Ironlake: try to setup display ref clock before DPLL
  4333. * enabling. This is only under driver's control after
  4334. * PCH B stepping, previous chipset stepping should be
  4335. * ignoring this setting.
  4336. */
  4337. val = I915_READ(PCH_DREF_CONTROL);
  4338. /* As we must carefully and slowly disable/enable each source in turn,
  4339. * compute the final state we want first and check if we need to
  4340. * make any changes at all.
  4341. */
  4342. final = val;
  4343. final &= ~DREF_NONSPREAD_SOURCE_MASK;
  4344. if (has_ck505)
  4345. final |= DREF_NONSPREAD_CK505_ENABLE;
  4346. else
  4347. final |= DREF_NONSPREAD_SOURCE_ENABLE;
  4348. final &= ~DREF_SSC_SOURCE_MASK;
  4349. final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4350. final &= ~DREF_SSC1_ENABLE;
  4351. if (has_panel) {
  4352. final |= DREF_SSC_SOURCE_ENABLE;
  4353. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4354. final |= DREF_SSC1_ENABLE;
  4355. if (has_cpu_edp) {
  4356. if (intel_panel_use_ssc(dev_priv) && can_ssc)
  4357. final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4358. else
  4359. final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4360. } else
  4361. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4362. } else {
  4363. final |= DREF_SSC_SOURCE_DISABLE;
  4364. final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4365. }
  4366. if (final == val)
  4367. return;
  4368. /* Always enable nonspread source */
  4369. val &= ~DREF_NONSPREAD_SOURCE_MASK;
  4370. if (has_ck505)
  4371. val |= DREF_NONSPREAD_CK505_ENABLE;
  4372. else
  4373. val |= DREF_NONSPREAD_SOURCE_ENABLE;
  4374. if (has_panel) {
  4375. val &= ~DREF_SSC_SOURCE_MASK;
  4376. val |= DREF_SSC_SOURCE_ENABLE;
  4377. /* SSC must be turned on before enabling the CPU output */
  4378. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4379. DRM_DEBUG_KMS("Using SSC on panel\n");
  4380. val |= DREF_SSC1_ENABLE;
  4381. } else
  4382. val &= ~DREF_SSC1_ENABLE;
  4383. /* Get SSC going before enabling the outputs */
  4384. I915_WRITE(PCH_DREF_CONTROL, val);
  4385. POSTING_READ(PCH_DREF_CONTROL);
  4386. udelay(200);
  4387. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4388. /* Enable CPU source on CPU attached eDP */
  4389. if (has_cpu_edp) {
  4390. if (intel_panel_use_ssc(dev_priv) && can_ssc) {
  4391. DRM_DEBUG_KMS("Using SSC on eDP\n");
  4392. val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
  4393. }
  4394. else
  4395. val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
  4396. } else
  4397. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4398. I915_WRITE(PCH_DREF_CONTROL, val);
  4399. POSTING_READ(PCH_DREF_CONTROL);
  4400. udelay(200);
  4401. } else {
  4402. DRM_DEBUG_KMS("Disabling SSC entirely\n");
  4403. val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
  4404. /* Turn off CPU output */
  4405. val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
  4406. I915_WRITE(PCH_DREF_CONTROL, val);
  4407. POSTING_READ(PCH_DREF_CONTROL);
  4408. udelay(200);
  4409. /* Turn off the SSC source */
  4410. val &= ~DREF_SSC_SOURCE_MASK;
  4411. val |= DREF_SSC_SOURCE_DISABLE;
  4412. /* Turn off SSC1 */
  4413. val &= ~DREF_SSC1_ENABLE;
  4414. I915_WRITE(PCH_DREF_CONTROL, val);
  4415. POSTING_READ(PCH_DREF_CONTROL);
  4416. udelay(200);
  4417. }
  4418. BUG_ON(val != final);
  4419. }
  4420. static void lpt_reset_fdi_mphy(struct drm_i915_private *dev_priv)
  4421. {
  4422. uint32_t tmp;
  4423. tmp = I915_READ(SOUTH_CHICKEN2);
  4424. tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
  4425. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4426. if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
  4427. FDI_MPHY_IOSFSB_RESET_STATUS, 100))
  4428. DRM_ERROR("FDI mPHY reset assert timeout\n");
  4429. tmp = I915_READ(SOUTH_CHICKEN2);
  4430. tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
  4431. I915_WRITE(SOUTH_CHICKEN2, tmp);
  4432. if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
  4433. FDI_MPHY_IOSFSB_RESET_STATUS) == 0, 100))
  4434. DRM_ERROR("FDI mPHY reset de-assert timeout\n");
  4435. }
  4436. /* WaMPhyProgramming:hsw */
  4437. static void lpt_program_fdi_mphy(struct drm_i915_private *dev_priv)
  4438. {
  4439. uint32_t tmp;
  4440. tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
  4441. tmp &= ~(0xFF << 24);
  4442. tmp |= (0x12 << 24);
  4443. intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
  4444. tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
  4445. tmp |= (1 << 11);
  4446. intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
  4447. tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
  4448. tmp |= (1 << 11);
  4449. intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
  4450. tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
  4451. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4452. intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
  4453. tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
  4454. tmp |= (1 << 24) | (1 << 21) | (1 << 18);
  4455. intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
  4456. tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
  4457. tmp &= ~(7 << 13);
  4458. tmp |= (5 << 13);
  4459. intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
  4460. tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
  4461. tmp &= ~(7 << 13);
  4462. tmp |= (5 << 13);
  4463. intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
  4464. tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
  4465. tmp &= ~0xFF;
  4466. tmp |= 0x1C;
  4467. intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
  4468. tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
  4469. tmp &= ~0xFF;
  4470. tmp |= 0x1C;
  4471. intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
  4472. tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
  4473. tmp &= ~(0xFF << 16);
  4474. tmp |= (0x1C << 16);
  4475. intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
  4476. tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
  4477. tmp &= ~(0xFF << 16);
  4478. tmp |= (0x1C << 16);
  4479. intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
  4480. tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
  4481. tmp |= (1 << 27);
  4482. intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
  4483. tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
  4484. tmp |= (1 << 27);
  4485. intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
  4486. tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
  4487. tmp &= ~(0xF << 28);
  4488. tmp |= (4 << 28);
  4489. intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
  4490. tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
  4491. tmp &= ~(0xF << 28);
  4492. tmp |= (4 << 28);
  4493. intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
  4494. }
  4495. /* Implements 3 different sequences from BSpec chapter "Display iCLK
  4496. * Programming" based on the parameters passed:
  4497. * - Sequence to enable CLKOUT_DP
  4498. * - Sequence to enable CLKOUT_DP without spread
  4499. * - Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O
  4500. */
  4501. static void lpt_enable_clkout_dp(struct drm_device *dev, bool with_spread,
  4502. bool with_fdi)
  4503. {
  4504. struct drm_i915_private *dev_priv = dev->dev_private;
  4505. uint32_t reg, tmp;
  4506. if (WARN(with_fdi && !with_spread, "FDI requires downspread\n"))
  4507. with_spread = true;
  4508. if (WARN(dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE &&
  4509. with_fdi, "LP PCH doesn't have FDI\n"))
  4510. with_fdi = false;
  4511. mutex_lock(&dev_priv->dpio_lock);
  4512. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4513. tmp &= ~SBI_SSCCTL_DISABLE;
  4514. tmp |= SBI_SSCCTL_PATHALT;
  4515. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4516. udelay(24);
  4517. if (with_spread) {
  4518. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4519. tmp &= ~SBI_SSCCTL_PATHALT;
  4520. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4521. if (with_fdi) {
  4522. lpt_reset_fdi_mphy(dev_priv);
  4523. lpt_program_fdi_mphy(dev_priv);
  4524. }
  4525. }
  4526. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4527. SBI_GEN0 : SBI_DBUFF0;
  4528. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4529. tmp |= SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4530. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4531. mutex_unlock(&dev_priv->dpio_lock);
  4532. }
  4533. /* Sequence to disable CLKOUT_DP */
  4534. static void lpt_disable_clkout_dp(struct drm_device *dev)
  4535. {
  4536. struct drm_i915_private *dev_priv = dev->dev_private;
  4537. uint32_t reg, tmp;
  4538. mutex_lock(&dev_priv->dpio_lock);
  4539. reg = (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) ?
  4540. SBI_GEN0 : SBI_DBUFF0;
  4541. tmp = intel_sbi_read(dev_priv, reg, SBI_ICLK);
  4542. tmp &= ~SBI_GEN0_CFG_BUFFENABLE_DISABLE;
  4543. intel_sbi_write(dev_priv, reg, tmp, SBI_ICLK);
  4544. tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
  4545. if (!(tmp & SBI_SSCCTL_DISABLE)) {
  4546. if (!(tmp & SBI_SSCCTL_PATHALT)) {
  4547. tmp |= SBI_SSCCTL_PATHALT;
  4548. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4549. udelay(32);
  4550. }
  4551. tmp |= SBI_SSCCTL_DISABLE;
  4552. intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
  4553. }
  4554. mutex_unlock(&dev_priv->dpio_lock);
  4555. }
  4556. static void lpt_init_pch_refclk(struct drm_device *dev)
  4557. {
  4558. struct drm_mode_config *mode_config = &dev->mode_config;
  4559. struct intel_encoder *encoder;
  4560. bool has_vga = false;
  4561. list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
  4562. switch (encoder->type) {
  4563. case INTEL_OUTPUT_ANALOG:
  4564. has_vga = true;
  4565. break;
  4566. }
  4567. }
  4568. if (has_vga)
  4569. lpt_enable_clkout_dp(dev, true, true);
  4570. else
  4571. lpt_disable_clkout_dp(dev);
  4572. }
  4573. /*
  4574. * Initialize reference clocks when the driver loads
  4575. */
  4576. void intel_init_pch_refclk(struct drm_device *dev)
  4577. {
  4578. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  4579. ironlake_init_pch_refclk(dev);
  4580. else if (HAS_PCH_LPT(dev))
  4581. lpt_init_pch_refclk(dev);
  4582. }
  4583. static int ironlake_get_refclk(struct drm_crtc *crtc)
  4584. {
  4585. struct drm_device *dev = crtc->dev;
  4586. struct drm_i915_private *dev_priv = dev->dev_private;
  4587. struct intel_encoder *encoder;
  4588. int num_connectors = 0;
  4589. bool is_lvds = false;
  4590. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4591. switch (encoder->type) {
  4592. case INTEL_OUTPUT_LVDS:
  4593. is_lvds = true;
  4594. break;
  4595. }
  4596. num_connectors++;
  4597. }
  4598. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
  4599. DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
  4600. dev_priv->vbt.lvds_ssc_freq);
  4601. return dev_priv->vbt.lvds_ssc_freq * 1000;
  4602. }
  4603. return 120000;
  4604. }
  4605. static void ironlake_set_pipeconf(struct drm_crtc *crtc)
  4606. {
  4607. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4608. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4609. int pipe = intel_crtc->pipe;
  4610. uint32_t val;
  4611. val = 0;
  4612. switch (intel_crtc->config.pipe_bpp) {
  4613. case 18:
  4614. val |= PIPECONF_6BPC;
  4615. break;
  4616. case 24:
  4617. val |= PIPECONF_8BPC;
  4618. break;
  4619. case 30:
  4620. val |= PIPECONF_10BPC;
  4621. break;
  4622. case 36:
  4623. val |= PIPECONF_12BPC;
  4624. break;
  4625. default:
  4626. /* Case prevented by intel_choose_pipe_bpp_dither. */
  4627. BUG();
  4628. }
  4629. if (intel_crtc->config.dither)
  4630. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4631. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4632. val |= PIPECONF_INTERLACED_ILK;
  4633. else
  4634. val |= PIPECONF_PROGRESSIVE;
  4635. if (intel_crtc->config.limited_color_range)
  4636. val |= PIPECONF_COLOR_RANGE_SELECT;
  4637. I915_WRITE(PIPECONF(pipe), val);
  4638. POSTING_READ(PIPECONF(pipe));
  4639. }
  4640. /*
  4641. * Set up the pipe CSC unit.
  4642. *
  4643. * Currently only full range RGB to limited range RGB conversion
  4644. * is supported, but eventually this should handle various
  4645. * RGB<->YCbCr scenarios as well.
  4646. */
  4647. static void intel_set_pipe_csc(struct drm_crtc *crtc)
  4648. {
  4649. struct drm_device *dev = crtc->dev;
  4650. struct drm_i915_private *dev_priv = dev->dev_private;
  4651. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4652. int pipe = intel_crtc->pipe;
  4653. uint16_t coeff = 0x7800; /* 1.0 */
  4654. /*
  4655. * TODO: Check what kind of values actually come out of the pipe
  4656. * with these coeff/postoff values and adjust to get the best
  4657. * accuracy. Perhaps we even need to take the bpc value into
  4658. * consideration.
  4659. */
  4660. if (intel_crtc->config.limited_color_range)
  4661. coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
  4662. /*
  4663. * GY/GU and RY/RU should be the other way around according
  4664. * to BSpec, but reality doesn't agree. Just set them up in
  4665. * a way that results in the correct picture.
  4666. */
  4667. I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
  4668. I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
  4669. I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
  4670. I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
  4671. I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
  4672. I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
  4673. I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
  4674. I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
  4675. I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
  4676. if (INTEL_INFO(dev)->gen > 6) {
  4677. uint16_t postoff = 0;
  4678. if (intel_crtc->config.limited_color_range)
  4679. postoff = (16 * (1 << 13) / 255) & 0x1fff;
  4680. I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
  4681. I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
  4682. I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
  4683. I915_WRITE(PIPE_CSC_MODE(pipe), 0);
  4684. } else {
  4685. uint32_t mode = CSC_MODE_YUV_TO_RGB;
  4686. if (intel_crtc->config.limited_color_range)
  4687. mode |= CSC_BLACK_SCREEN_OFFSET;
  4688. I915_WRITE(PIPE_CSC_MODE(pipe), mode);
  4689. }
  4690. }
  4691. static void haswell_set_pipeconf(struct drm_crtc *crtc)
  4692. {
  4693. struct drm_i915_private *dev_priv = crtc->dev->dev_private;
  4694. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4695. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  4696. uint32_t val;
  4697. val = 0;
  4698. if (intel_crtc->config.dither)
  4699. val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
  4700. if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
  4701. val |= PIPECONF_INTERLACED_ILK;
  4702. else
  4703. val |= PIPECONF_PROGRESSIVE;
  4704. I915_WRITE(PIPECONF(cpu_transcoder), val);
  4705. POSTING_READ(PIPECONF(cpu_transcoder));
  4706. I915_WRITE(GAMMA_MODE(intel_crtc->pipe), GAMMA_MODE_MODE_8BIT);
  4707. POSTING_READ(GAMMA_MODE(intel_crtc->pipe));
  4708. }
  4709. static bool ironlake_compute_clocks(struct drm_crtc *crtc,
  4710. intel_clock_t *clock,
  4711. bool *has_reduced_clock,
  4712. intel_clock_t *reduced_clock)
  4713. {
  4714. struct drm_device *dev = crtc->dev;
  4715. struct drm_i915_private *dev_priv = dev->dev_private;
  4716. struct intel_encoder *intel_encoder;
  4717. int refclk;
  4718. const intel_limit_t *limit;
  4719. bool ret, is_lvds = false;
  4720. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4721. switch (intel_encoder->type) {
  4722. case INTEL_OUTPUT_LVDS:
  4723. is_lvds = true;
  4724. break;
  4725. }
  4726. }
  4727. refclk = ironlake_get_refclk(crtc);
  4728. /*
  4729. * Returns a set of divisors for the desired target clock with the given
  4730. * refclk, or FALSE. The returned values represent the clock equation:
  4731. * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
  4732. */
  4733. limit = intel_limit(crtc, refclk);
  4734. ret = dev_priv->display.find_dpll(limit, crtc,
  4735. to_intel_crtc(crtc)->config.port_clock,
  4736. refclk, NULL, clock);
  4737. if (!ret)
  4738. return false;
  4739. if (is_lvds && dev_priv->lvds_downclock_avail) {
  4740. /*
  4741. * Ensure we match the reduced clock's P to the target clock.
  4742. * If the clocks don't match, we can't switch the display clock
  4743. * by using the FP0/FP1. In such case we will disable the LVDS
  4744. * downclock feature.
  4745. */
  4746. *has_reduced_clock =
  4747. dev_priv->display.find_dpll(limit, crtc,
  4748. dev_priv->lvds_downclock,
  4749. refclk, clock,
  4750. reduced_clock);
  4751. }
  4752. return true;
  4753. }
  4754. static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
  4755. {
  4756. struct drm_i915_private *dev_priv = dev->dev_private;
  4757. uint32_t temp;
  4758. temp = I915_READ(SOUTH_CHICKEN1);
  4759. if (temp & FDI_BC_BIFURCATION_SELECT)
  4760. return;
  4761. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
  4762. WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
  4763. temp |= FDI_BC_BIFURCATION_SELECT;
  4764. DRM_DEBUG_KMS("enabling fdi C rx\n");
  4765. I915_WRITE(SOUTH_CHICKEN1, temp);
  4766. POSTING_READ(SOUTH_CHICKEN1);
  4767. }
  4768. static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
  4769. {
  4770. struct drm_device *dev = intel_crtc->base.dev;
  4771. struct drm_i915_private *dev_priv = dev->dev_private;
  4772. switch (intel_crtc->pipe) {
  4773. case PIPE_A:
  4774. break;
  4775. case PIPE_B:
  4776. if (intel_crtc->config.fdi_lanes > 2)
  4777. WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
  4778. else
  4779. cpt_enable_fdi_bc_bifurcation(dev);
  4780. break;
  4781. case PIPE_C:
  4782. cpt_enable_fdi_bc_bifurcation(dev);
  4783. break;
  4784. default:
  4785. BUG();
  4786. }
  4787. }
  4788. int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
  4789. {
  4790. /*
  4791. * Account for spread spectrum to avoid
  4792. * oversubscribing the link. Max center spread
  4793. * is 2.5%; use 5% for safety's sake.
  4794. */
  4795. u32 bps = target_clock * bpp * 21 / 20;
  4796. return bps / (link_bw * 8) + 1;
  4797. }
  4798. static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
  4799. {
  4800. return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
  4801. }
  4802. static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
  4803. u32 *fp,
  4804. intel_clock_t *reduced_clock, u32 *fp2)
  4805. {
  4806. struct drm_crtc *crtc = &intel_crtc->base;
  4807. struct drm_device *dev = crtc->dev;
  4808. struct drm_i915_private *dev_priv = dev->dev_private;
  4809. struct intel_encoder *intel_encoder;
  4810. uint32_t dpll;
  4811. int factor, num_connectors = 0;
  4812. bool is_lvds = false, is_sdvo = false;
  4813. for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
  4814. switch (intel_encoder->type) {
  4815. case INTEL_OUTPUT_LVDS:
  4816. is_lvds = true;
  4817. break;
  4818. case INTEL_OUTPUT_SDVO:
  4819. case INTEL_OUTPUT_HDMI:
  4820. is_sdvo = true;
  4821. break;
  4822. }
  4823. num_connectors++;
  4824. }
  4825. /* Enable autotuning of the PLL clock (if permissible) */
  4826. factor = 21;
  4827. if (is_lvds) {
  4828. if ((intel_panel_use_ssc(dev_priv) &&
  4829. dev_priv->vbt.lvds_ssc_freq == 100) ||
  4830. (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
  4831. factor = 25;
  4832. } else if (intel_crtc->config.sdvo_tv_clock)
  4833. factor = 20;
  4834. if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
  4835. *fp |= FP_CB_TUNE;
  4836. if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
  4837. *fp2 |= FP_CB_TUNE;
  4838. dpll = 0;
  4839. if (is_lvds)
  4840. dpll |= DPLLB_MODE_LVDS;
  4841. else
  4842. dpll |= DPLLB_MODE_DAC_SERIAL;
  4843. dpll |= (intel_crtc->config.pixel_multiplier - 1)
  4844. << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
  4845. if (is_sdvo)
  4846. dpll |= DPLL_SDVO_HIGH_SPEED;
  4847. if (intel_crtc->config.has_dp_encoder)
  4848. dpll |= DPLL_SDVO_HIGH_SPEED;
  4849. /* compute bitmask from p1 value */
  4850. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
  4851. /* also FPA1 */
  4852. dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
  4853. switch (intel_crtc->config.dpll.p2) {
  4854. case 5:
  4855. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
  4856. break;
  4857. case 7:
  4858. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
  4859. break;
  4860. case 10:
  4861. dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
  4862. break;
  4863. case 14:
  4864. dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
  4865. break;
  4866. }
  4867. if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
  4868. dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
  4869. else
  4870. dpll |= PLL_REF_INPUT_DREFCLK;
  4871. return dpll | DPLL_VCO_ENABLE;
  4872. }
  4873. static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
  4874. int x, int y,
  4875. struct drm_framebuffer *fb)
  4876. {
  4877. struct drm_device *dev = crtc->dev;
  4878. struct drm_i915_private *dev_priv = dev->dev_private;
  4879. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  4880. int pipe = intel_crtc->pipe;
  4881. int plane = intel_crtc->plane;
  4882. int num_connectors = 0;
  4883. intel_clock_t clock, reduced_clock;
  4884. u32 dpll = 0, fp = 0, fp2 = 0;
  4885. bool ok, has_reduced_clock = false;
  4886. bool is_lvds = false;
  4887. struct intel_encoder *encoder;
  4888. struct intel_shared_dpll *pll;
  4889. int ret;
  4890. for_each_encoder_on_crtc(dev, crtc, encoder) {
  4891. switch (encoder->type) {
  4892. case INTEL_OUTPUT_LVDS:
  4893. is_lvds = true;
  4894. break;
  4895. }
  4896. num_connectors++;
  4897. }
  4898. WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
  4899. "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
  4900. ok = ironlake_compute_clocks(crtc, &clock,
  4901. &has_reduced_clock, &reduced_clock);
  4902. if (!ok && !intel_crtc->config.clock_set) {
  4903. DRM_ERROR("Couldn't find PLL settings for mode!\n");
  4904. return -EINVAL;
  4905. }
  4906. /* Compat-code for transition, will disappear. */
  4907. if (!intel_crtc->config.clock_set) {
  4908. intel_crtc->config.dpll.n = clock.n;
  4909. intel_crtc->config.dpll.m1 = clock.m1;
  4910. intel_crtc->config.dpll.m2 = clock.m2;
  4911. intel_crtc->config.dpll.p1 = clock.p1;
  4912. intel_crtc->config.dpll.p2 = clock.p2;
  4913. }
  4914. /* Ensure that the cursor is valid for the new mode before changing... */
  4915. intel_crtc_update_cursor(crtc, true);
  4916. /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
  4917. if (intel_crtc->config.has_pch_encoder) {
  4918. fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
  4919. if (has_reduced_clock)
  4920. fp2 = i9xx_dpll_compute_fp(&reduced_clock);
  4921. dpll = ironlake_compute_dpll(intel_crtc,
  4922. &fp, &reduced_clock,
  4923. has_reduced_clock ? &fp2 : NULL);
  4924. intel_crtc->config.dpll_hw_state.dpll = dpll;
  4925. intel_crtc->config.dpll_hw_state.fp0 = fp;
  4926. if (has_reduced_clock)
  4927. intel_crtc->config.dpll_hw_state.fp1 = fp2;
  4928. else
  4929. intel_crtc->config.dpll_hw_state.fp1 = fp;
  4930. pll = intel_get_shared_dpll(intel_crtc);
  4931. if (pll == NULL) {
  4932. DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
  4933. pipe_name(pipe));
  4934. return -EINVAL;
  4935. }
  4936. } else
  4937. intel_put_shared_dpll(intel_crtc);
  4938. if (intel_crtc->config.has_dp_encoder)
  4939. intel_dp_set_m_n(intel_crtc);
  4940. if (is_lvds && has_reduced_clock && i915_powersave)
  4941. intel_crtc->lowfreq_avail = true;
  4942. else
  4943. intel_crtc->lowfreq_avail = false;
  4944. if (intel_crtc->config.has_pch_encoder) {
  4945. pll = intel_crtc_to_shared_dpll(intel_crtc);
  4946. }
  4947. intel_set_pipe_timings(intel_crtc);
  4948. if (intel_crtc->config.has_pch_encoder) {
  4949. intel_cpu_transcoder_set_m_n(intel_crtc,
  4950. &intel_crtc->config.fdi_m_n);
  4951. }
  4952. if (IS_IVYBRIDGE(dev))
  4953. ivybridge_update_fdi_bc_bifurcation(intel_crtc);
  4954. ironlake_set_pipeconf(crtc);
  4955. /* Set up the display plane register */
  4956. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
  4957. POSTING_READ(DSPCNTR(plane));
  4958. ret = intel_pipe_set_base(crtc, x, y, fb);
  4959. return ret;
  4960. }
  4961. static void intel_pch_transcoder_get_m_n(struct intel_crtc *crtc,
  4962. struct intel_link_m_n *m_n)
  4963. {
  4964. struct drm_device *dev = crtc->base.dev;
  4965. struct drm_i915_private *dev_priv = dev->dev_private;
  4966. enum pipe pipe = crtc->pipe;
  4967. m_n->link_m = I915_READ(PCH_TRANS_LINK_M1(pipe));
  4968. m_n->link_n = I915_READ(PCH_TRANS_LINK_N1(pipe));
  4969. m_n->gmch_m = I915_READ(PCH_TRANS_DATA_M1(pipe))
  4970. & ~TU_SIZE_MASK;
  4971. m_n->gmch_n = I915_READ(PCH_TRANS_DATA_N1(pipe));
  4972. m_n->tu = ((I915_READ(PCH_TRANS_DATA_M1(pipe))
  4973. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4974. }
  4975. static void intel_cpu_transcoder_get_m_n(struct intel_crtc *crtc,
  4976. enum transcoder transcoder,
  4977. struct intel_link_m_n *m_n)
  4978. {
  4979. struct drm_device *dev = crtc->base.dev;
  4980. struct drm_i915_private *dev_priv = dev->dev_private;
  4981. enum pipe pipe = crtc->pipe;
  4982. if (INTEL_INFO(dev)->gen >= 5) {
  4983. m_n->link_m = I915_READ(PIPE_LINK_M1(transcoder));
  4984. m_n->link_n = I915_READ(PIPE_LINK_N1(transcoder));
  4985. m_n->gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
  4986. & ~TU_SIZE_MASK;
  4987. m_n->gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
  4988. m_n->tu = ((I915_READ(PIPE_DATA_M1(transcoder))
  4989. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4990. } else {
  4991. m_n->link_m = I915_READ(PIPE_LINK_M_G4X(pipe));
  4992. m_n->link_n = I915_READ(PIPE_LINK_N_G4X(pipe));
  4993. m_n->gmch_m = I915_READ(PIPE_DATA_M_G4X(pipe))
  4994. & ~TU_SIZE_MASK;
  4995. m_n->gmch_n = I915_READ(PIPE_DATA_N_G4X(pipe));
  4996. m_n->tu = ((I915_READ(PIPE_DATA_M_G4X(pipe))
  4997. & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
  4998. }
  4999. }
  5000. void intel_dp_get_m_n(struct intel_crtc *crtc,
  5001. struct intel_crtc_config *pipe_config)
  5002. {
  5003. if (crtc->config.has_pch_encoder)
  5004. intel_pch_transcoder_get_m_n(crtc, &pipe_config->dp_m_n);
  5005. else
  5006. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5007. &pipe_config->dp_m_n);
  5008. }
  5009. static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
  5010. struct intel_crtc_config *pipe_config)
  5011. {
  5012. intel_cpu_transcoder_get_m_n(crtc, pipe_config->cpu_transcoder,
  5013. &pipe_config->fdi_m_n);
  5014. }
  5015. static void ironlake_get_pfit_config(struct intel_crtc *crtc,
  5016. struct intel_crtc_config *pipe_config)
  5017. {
  5018. struct drm_device *dev = crtc->base.dev;
  5019. struct drm_i915_private *dev_priv = dev->dev_private;
  5020. uint32_t tmp;
  5021. tmp = I915_READ(PF_CTL(crtc->pipe));
  5022. if (tmp & PF_ENABLE) {
  5023. pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
  5024. pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
  5025. /* We currently do not free assignements of panel fitters on
  5026. * ivb/hsw (since we don't use the higher upscaling modes which
  5027. * differentiates them) so just WARN about this case for now. */
  5028. if (IS_GEN7(dev)) {
  5029. WARN_ON((tmp & PF_PIPE_SEL_MASK_IVB) !=
  5030. PF_PIPE_SEL_IVB(crtc->pipe));
  5031. }
  5032. }
  5033. }
  5034. static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
  5035. struct intel_crtc_config *pipe_config)
  5036. {
  5037. struct drm_device *dev = crtc->base.dev;
  5038. struct drm_i915_private *dev_priv = dev->dev_private;
  5039. uint32_t tmp;
  5040. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5041. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5042. tmp = I915_READ(PIPECONF(crtc->pipe));
  5043. if (!(tmp & PIPECONF_ENABLE))
  5044. return false;
  5045. switch (tmp & PIPECONF_BPC_MASK) {
  5046. case PIPECONF_6BPC:
  5047. pipe_config->pipe_bpp = 18;
  5048. break;
  5049. case PIPECONF_8BPC:
  5050. pipe_config->pipe_bpp = 24;
  5051. break;
  5052. case PIPECONF_10BPC:
  5053. pipe_config->pipe_bpp = 30;
  5054. break;
  5055. case PIPECONF_12BPC:
  5056. pipe_config->pipe_bpp = 36;
  5057. break;
  5058. default:
  5059. break;
  5060. }
  5061. if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
  5062. struct intel_shared_dpll *pll;
  5063. pipe_config->has_pch_encoder = true;
  5064. tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
  5065. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5066. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5067. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5068. if (HAS_PCH_IBX(dev_priv->dev)) {
  5069. pipe_config->shared_dpll =
  5070. (enum intel_dpll_id) crtc->pipe;
  5071. } else {
  5072. tmp = I915_READ(PCH_DPLL_SEL);
  5073. if (tmp & TRANS_DPLLB_SEL(crtc->pipe))
  5074. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_B;
  5075. else
  5076. pipe_config->shared_dpll = DPLL_ID_PCH_PLL_A;
  5077. }
  5078. pll = &dev_priv->shared_dplls[pipe_config->shared_dpll];
  5079. WARN_ON(!pll->get_hw_state(dev_priv, pll,
  5080. &pipe_config->dpll_hw_state));
  5081. tmp = pipe_config->dpll_hw_state.dpll;
  5082. pipe_config->pixel_multiplier =
  5083. ((tmp & PLL_REF_SDVO_HDMI_MULTIPLIER_MASK)
  5084. >> PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT) + 1;
  5085. ironlake_pch_clock_get(crtc, pipe_config);
  5086. } else {
  5087. pipe_config->pixel_multiplier = 1;
  5088. }
  5089. intel_get_pipe_timings(crtc, pipe_config);
  5090. ironlake_get_pfit_config(crtc, pipe_config);
  5091. return true;
  5092. }
  5093. static void assert_can_disable_lcpll(struct drm_i915_private *dev_priv)
  5094. {
  5095. struct drm_device *dev = dev_priv->dev;
  5096. struct intel_ddi_plls *plls = &dev_priv->ddi_plls;
  5097. struct intel_crtc *crtc;
  5098. unsigned long irqflags;
  5099. uint32_t val;
  5100. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5101. WARN(crtc->base.enabled, "CRTC for pipe %c enabled\n",
  5102. pipe_name(crtc->pipe));
  5103. WARN(I915_READ(HSW_PWR_WELL_DRIVER), "Power well on\n");
  5104. WARN(plls->spll_refcount, "SPLL enabled\n");
  5105. WARN(plls->wrpll1_refcount, "WRPLL1 enabled\n");
  5106. WARN(plls->wrpll2_refcount, "WRPLL2 enabled\n");
  5107. WARN(I915_READ(PCH_PP_STATUS) & PP_ON, "Panel power on\n");
  5108. WARN(I915_READ(BLC_PWM_CPU_CTL2) & BLM_PWM_ENABLE,
  5109. "CPU PWM1 enabled\n");
  5110. WARN(I915_READ(HSW_BLC_PWM2_CTL) & BLM_PWM_ENABLE,
  5111. "CPU PWM2 enabled\n");
  5112. WARN(I915_READ(BLC_PWM_PCH_CTL1) & BLM_PCH_PWM_ENABLE,
  5113. "PCH PWM1 enabled\n");
  5114. WARN(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
  5115. "Utility pin enabled\n");
  5116. WARN(I915_READ(PCH_GTC_CTL) & PCH_GTC_ENABLE, "PCH GTC enabled\n");
  5117. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  5118. val = I915_READ(DEIMR);
  5119. WARN((val & ~DE_PCH_EVENT_IVB) != val,
  5120. "Unexpected DEIMR bits enabled: 0x%x\n", val);
  5121. val = I915_READ(SDEIMR);
  5122. WARN((val | SDE_HOTPLUG_MASK_CPT) != 0xffffffff,
  5123. "Unexpected SDEIMR bits enabled: 0x%x\n", val);
  5124. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  5125. }
  5126. /*
  5127. * This function implements pieces of two sequences from BSpec:
  5128. * - Sequence for display software to disable LCPLL
  5129. * - Sequence for display software to allow package C8+
  5130. * The steps implemented here are just the steps that actually touch the LCPLL
  5131. * register. Callers should take care of disabling all the display engine
  5132. * functions, doing the mode unset, fixing interrupts, etc.
  5133. */
  5134. void hsw_disable_lcpll(struct drm_i915_private *dev_priv,
  5135. bool switch_to_fclk, bool allow_power_down)
  5136. {
  5137. uint32_t val;
  5138. assert_can_disable_lcpll(dev_priv);
  5139. val = I915_READ(LCPLL_CTL);
  5140. if (switch_to_fclk) {
  5141. val |= LCPLL_CD_SOURCE_FCLK;
  5142. I915_WRITE(LCPLL_CTL, val);
  5143. if (wait_for_atomic_us(I915_READ(LCPLL_CTL) &
  5144. LCPLL_CD_SOURCE_FCLK_DONE, 1))
  5145. DRM_ERROR("Switching to FCLK failed\n");
  5146. val = I915_READ(LCPLL_CTL);
  5147. }
  5148. val |= LCPLL_PLL_DISABLE;
  5149. I915_WRITE(LCPLL_CTL, val);
  5150. POSTING_READ(LCPLL_CTL);
  5151. if (wait_for((I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK) == 0, 1))
  5152. DRM_ERROR("LCPLL still locked\n");
  5153. val = I915_READ(D_COMP);
  5154. val |= D_COMP_COMP_DISABLE;
  5155. I915_WRITE(D_COMP, val);
  5156. POSTING_READ(D_COMP);
  5157. ndelay(100);
  5158. if (wait_for((I915_READ(D_COMP) & D_COMP_RCOMP_IN_PROGRESS) == 0, 1))
  5159. DRM_ERROR("D_COMP RCOMP still in progress\n");
  5160. if (allow_power_down) {
  5161. val = I915_READ(LCPLL_CTL);
  5162. val |= LCPLL_POWER_DOWN_ALLOW;
  5163. I915_WRITE(LCPLL_CTL, val);
  5164. POSTING_READ(LCPLL_CTL);
  5165. }
  5166. }
  5167. /*
  5168. * Fully restores LCPLL, disallowing power down and switching back to LCPLL
  5169. * source.
  5170. */
  5171. void hsw_restore_lcpll(struct drm_i915_private *dev_priv)
  5172. {
  5173. uint32_t val;
  5174. val = I915_READ(LCPLL_CTL);
  5175. if ((val & (LCPLL_PLL_LOCK | LCPLL_PLL_DISABLE | LCPLL_CD_SOURCE_FCLK |
  5176. LCPLL_POWER_DOWN_ALLOW)) == LCPLL_PLL_LOCK)
  5177. return;
  5178. /* Make sure we're not on PC8 state before disabling PC8, otherwise
  5179. * we'll hang the machine! */
  5180. dev_priv->uncore.funcs.force_wake_get(dev_priv);
  5181. if (val & LCPLL_POWER_DOWN_ALLOW) {
  5182. val &= ~LCPLL_POWER_DOWN_ALLOW;
  5183. I915_WRITE(LCPLL_CTL, val);
  5184. POSTING_READ(LCPLL_CTL);
  5185. }
  5186. val = I915_READ(D_COMP);
  5187. val |= D_COMP_COMP_FORCE;
  5188. val &= ~D_COMP_COMP_DISABLE;
  5189. I915_WRITE(D_COMP, val);
  5190. POSTING_READ(D_COMP);
  5191. val = I915_READ(LCPLL_CTL);
  5192. val &= ~LCPLL_PLL_DISABLE;
  5193. I915_WRITE(LCPLL_CTL, val);
  5194. if (wait_for(I915_READ(LCPLL_CTL) & LCPLL_PLL_LOCK, 5))
  5195. DRM_ERROR("LCPLL not locked yet\n");
  5196. if (val & LCPLL_CD_SOURCE_FCLK) {
  5197. val = I915_READ(LCPLL_CTL);
  5198. val &= ~LCPLL_CD_SOURCE_FCLK;
  5199. I915_WRITE(LCPLL_CTL, val);
  5200. if (wait_for_atomic_us((I915_READ(LCPLL_CTL) &
  5201. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  5202. DRM_ERROR("Switching back to LCPLL failed\n");
  5203. }
  5204. dev_priv->uncore.funcs.force_wake_put(dev_priv);
  5205. }
  5206. void hsw_enable_pc8_work(struct work_struct *__work)
  5207. {
  5208. struct drm_i915_private *dev_priv =
  5209. container_of(to_delayed_work(__work), struct drm_i915_private,
  5210. pc8.enable_work);
  5211. struct drm_device *dev = dev_priv->dev;
  5212. uint32_t val;
  5213. if (dev_priv->pc8.enabled)
  5214. return;
  5215. DRM_DEBUG_KMS("Enabling package C8+\n");
  5216. dev_priv->pc8.enabled = true;
  5217. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5218. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5219. val &= ~PCH_LP_PARTITION_LEVEL_DISABLE;
  5220. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5221. }
  5222. lpt_disable_clkout_dp(dev);
  5223. hsw_pc8_disable_interrupts(dev);
  5224. hsw_disable_lcpll(dev_priv, true, true);
  5225. }
  5226. static void __hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5227. {
  5228. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5229. WARN(dev_priv->pc8.disable_count < 1,
  5230. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5231. dev_priv->pc8.disable_count--;
  5232. if (dev_priv->pc8.disable_count != 0)
  5233. return;
  5234. schedule_delayed_work(&dev_priv->pc8.enable_work,
  5235. msecs_to_jiffies(i915_pc8_timeout));
  5236. }
  5237. static void __hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5238. {
  5239. struct drm_device *dev = dev_priv->dev;
  5240. uint32_t val;
  5241. WARN_ON(!mutex_is_locked(&dev_priv->pc8.lock));
  5242. WARN(dev_priv->pc8.disable_count < 0,
  5243. "pc8.disable_count: %d\n", dev_priv->pc8.disable_count);
  5244. dev_priv->pc8.disable_count++;
  5245. if (dev_priv->pc8.disable_count != 1)
  5246. return;
  5247. cancel_delayed_work_sync(&dev_priv->pc8.enable_work);
  5248. if (!dev_priv->pc8.enabled)
  5249. return;
  5250. DRM_DEBUG_KMS("Disabling package C8+\n");
  5251. hsw_restore_lcpll(dev_priv);
  5252. hsw_pc8_restore_interrupts(dev);
  5253. lpt_init_pch_refclk(dev);
  5254. if (dev_priv->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  5255. val = I915_READ(SOUTH_DSPCLK_GATE_D);
  5256. val |= PCH_LP_PARTITION_LEVEL_DISABLE;
  5257. I915_WRITE(SOUTH_DSPCLK_GATE_D, val);
  5258. }
  5259. intel_prepare_ddi(dev);
  5260. i915_gem_init_swizzling(dev);
  5261. mutex_lock(&dev_priv->rps.hw_lock);
  5262. gen6_update_ring_freq(dev);
  5263. mutex_unlock(&dev_priv->rps.hw_lock);
  5264. dev_priv->pc8.enabled = false;
  5265. }
  5266. void hsw_enable_package_c8(struct drm_i915_private *dev_priv)
  5267. {
  5268. mutex_lock(&dev_priv->pc8.lock);
  5269. __hsw_enable_package_c8(dev_priv);
  5270. mutex_unlock(&dev_priv->pc8.lock);
  5271. }
  5272. void hsw_disable_package_c8(struct drm_i915_private *dev_priv)
  5273. {
  5274. mutex_lock(&dev_priv->pc8.lock);
  5275. __hsw_disable_package_c8(dev_priv);
  5276. mutex_unlock(&dev_priv->pc8.lock);
  5277. }
  5278. static bool hsw_can_enable_package_c8(struct drm_i915_private *dev_priv)
  5279. {
  5280. struct drm_device *dev = dev_priv->dev;
  5281. struct intel_crtc *crtc;
  5282. uint32_t val;
  5283. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head)
  5284. if (crtc->base.enabled)
  5285. return false;
  5286. /* This case is still possible since we have the i915.disable_power_well
  5287. * parameter and also the KVMr or something else might be requesting the
  5288. * power well. */
  5289. val = I915_READ(HSW_PWR_WELL_DRIVER);
  5290. if (val != 0) {
  5291. DRM_DEBUG_KMS("Not enabling PC8: power well on\n");
  5292. return false;
  5293. }
  5294. return true;
  5295. }
  5296. /* Since we're called from modeset_global_resources there's no way to
  5297. * symmetrically increase and decrease the refcount, so we use
  5298. * dev_priv->pc8.requirements_met to track whether we already have the refcount
  5299. * or not.
  5300. */
  5301. static void hsw_update_package_c8(struct drm_device *dev)
  5302. {
  5303. struct drm_i915_private *dev_priv = dev->dev_private;
  5304. bool allow;
  5305. if (!i915_enable_pc8)
  5306. return;
  5307. mutex_lock(&dev_priv->pc8.lock);
  5308. allow = hsw_can_enable_package_c8(dev_priv);
  5309. if (allow == dev_priv->pc8.requirements_met)
  5310. goto done;
  5311. dev_priv->pc8.requirements_met = allow;
  5312. if (allow)
  5313. __hsw_enable_package_c8(dev_priv);
  5314. else
  5315. __hsw_disable_package_c8(dev_priv);
  5316. done:
  5317. mutex_unlock(&dev_priv->pc8.lock);
  5318. }
  5319. static void hsw_package_c8_gpu_idle(struct drm_i915_private *dev_priv)
  5320. {
  5321. if (!dev_priv->pc8.gpu_idle) {
  5322. dev_priv->pc8.gpu_idle = true;
  5323. hsw_enable_package_c8(dev_priv);
  5324. }
  5325. }
  5326. static void hsw_package_c8_gpu_busy(struct drm_i915_private *dev_priv)
  5327. {
  5328. if (dev_priv->pc8.gpu_idle) {
  5329. dev_priv->pc8.gpu_idle = false;
  5330. hsw_disable_package_c8(dev_priv);
  5331. }
  5332. }
  5333. static void haswell_modeset_global_resources(struct drm_device *dev)
  5334. {
  5335. bool enable = false;
  5336. struct intel_crtc *crtc;
  5337. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  5338. if (!crtc->base.enabled)
  5339. continue;
  5340. if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
  5341. crtc->config.cpu_transcoder != TRANSCODER_EDP)
  5342. enable = true;
  5343. }
  5344. intel_set_power_well(dev, enable);
  5345. hsw_update_package_c8(dev);
  5346. }
  5347. static int haswell_crtc_mode_set(struct drm_crtc *crtc,
  5348. int x, int y,
  5349. struct drm_framebuffer *fb)
  5350. {
  5351. struct drm_device *dev = crtc->dev;
  5352. struct drm_i915_private *dev_priv = dev->dev_private;
  5353. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5354. int plane = intel_crtc->plane;
  5355. int ret;
  5356. if (!intel_ddi_pll_mode_set(crtc))
  5357. return -EINVAL;
  5358. /* Ensure that the cursor is valid for the new mode before changing... */
  5359. intel_crtc_update_cursor(crtc, true);
  5360. if (intel_crtc->config.has_dp_encoder)
  5361. intel_dp_set_m_n(intel_crtc);
  5362. intel_crtc->lowfreq_avail = false;
  5363. intel_set_pipe_timings(intel_crtc);
  5364. if (intel_crtc->config.has_pch_encoder) {
  5365. intel_cpu_transcoder_set_m_n(intel_crtc,
  5366. &intel_crtc->config.fdi_m_n);
  5367. }
  5368. haswell_set_pipeconf(crtc);
  5369. intel_set_pipe_csc(crtc);
  5370. /* Set up the display plane register */
  5371. I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
  5372. POSTING_READ(DSPCNTR(plane));
  5373. ret = intel_pipe_set_base(crtc, x, y, fb);
  5374. return ret;
  5375. }
  5376. static bool haswell_get_pipe_config(struct intel_crtc *crtc,
  5377. struct intel_crtc_config *pipe_config)
  5378. {
  5379. struct drm_device *dev = crtc->base.dev;
  5380. struct drm_i915_private *dev_priv = dev->dev_private;
  5381. enum intel_display_power_domain pfit_domain;
  5382. uint32_t tmp;
  5383. pipe_config->cpu_transcoder = (enum transcoder) crtc->pipe;
  5384. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  5385. tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
  5386. if (tmp & TRANS_DDI_FUNC_ENABLE) {
  5387. enum pipe trans_edp_pipe;
  5388. switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
  5389. default:
  5390. WARN(1, "unknown pipe linked to edp transcoder\n");
  5391. case TRANS_DDI_EDP_INPUT_A_ONOFF:
  5392. case TRANS_DDI_EDP_INPUT_A_ON:
  5393. trans_edp_pipe = PIPE_A;
  5394. break;
  5395. case TRANS_DDI_EDP_INPUT_B_ONOFF:
  5396. trans_edp_pipe = PIPE_B;
  5397. break;
  5398. case TRANS_DDI_EDP_INPUT_C_ONOFF:
  5399. trans_edp_pipe = PIPE_C;
  5400. break;
  5401. }
  5402. if (trans_edp_pipe == crtc->pipe)
  5403. pipe_config->cpu_transcoder = TRANSCODER_EDP;
  5404. }
  5405. if (!intel_display_power_enabled(dev,
  5406. POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
  5407. return false;
  5408. tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
  5409. if (!(tmp & PIPECONF_ENABLE))
  5410. return false;
  5411. /*
  5412. * Haswell has only FDI/PCH transcoder A. It is which is connected to
  5413. * DDI E. So just check whether this pipe is wired to DDI E and whether
  5414. * the PCH transcoder is on.
  5415. */
  5416. tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
  5417. if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
  5418. I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
  5419. pipe_config->has_pch_encoder = true;
  5420. tmp = I915_READ(FDI_RX_CTL(PIPE_A));
  5421. pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
  5422. FDI_DP_PORT_WIDTH_SHIFT) + 1;
  5423. ironlake_get_fdi_m_n_config(crtc, pipe_config);
  5424. }
  5425. intel_get_pipe_timings(crtc, pipe_config);
  5426. pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
  5427. if (intel_display_power_enabled(dev, pfit_domain))
  5428. ironlake_get_pfit_config(crtc, pipe_config);
  5429. pipe_config->ips_enabled = hsw_crtc_supports_ips(crtc) &&
  5430. (I915_READ(IPS_CTL) & IPS_ENABLE);
  5431. pipe_config->pixel_multiplier = 1;
  5432. return true;
  5433. }
  5434. static int intel_crtc_mode_set(struct drm_crtc *crtc,
  5435. int x, int y,
  5436. struct drm_framebuffer *fb)
  5437. {
  5438. struct drm_device *dev = crtc->dev;
  5439. struct drm_i915_private *dev_priv = dev->dev_private;
  5440. struct intel_encoder *encoder;
  5441. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5442. struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
  5443. int pipe = intel_crtc->pipe;
  5444. int ret;
  5445. drm_vblank_pre_modeset(dev, pipe);
  5446. ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
  5447. drm_vblank_post_modeset(dev, pipe);
  5448. if (ret != 0)
  5449. return ret;
  5450. for_each_encoder_on_crtc(dev, crtc, encoder) {
  5451. DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
  5452. encoder->base.base.id,
  5453. drm_get_encoder_name(&encoder->base),
  5454. mode->base.id, mode->name);
  5455. encoder->mode_set(encoder);
  5456. }
  5457. return 0;
  5458. }
  5459. static bool intel_eld_uptodate(struct drm_connector *connector,
  5460. int reg_eldv, uint32_t bits_eldv,
  5461. int reg_elda, uint32_t bits_elda,
  5462. int reg_edid)
  5463. {
  5464. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5465. uint8_t *eld = connector->eld;
  5466. uint32_t i;
  5467. i = I915_READ(reg_eldv);
  5468. i &= bits_eldv;
  5469. if (!eld[0])
  5470. return !i;
  5471. if (!i)
  5472. return false;
  5473. i = I915_READ(reg_elda);
  5474. i &= ~bits_elda;
  5475. I915_WRITE(reg_elda, i);
  5476. for (i = 0; i < eld[2]; i++)
  5477. if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
  5478. return false;
  5479. return true;
  5480. }
  5481. static void g4x_write_eld(struct drm_connector *connector,
  5482. struct drm_crtc *crtc)
  5483. {
  5484. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5485. uint8_t *eld = connector->eld;
  5486. uint32_t eldv;
  5487. uint32_t len;
  5488. uint32_t i;
  5489. i = I915_READ(G4X_AUD_VID_DID);
  5490. if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
  5491. eldv = G4X_ELDV_DEVCL_DEVBLC;
  5492. else
  5493. eldv = G4X_ELDV_DEVCTG;
  5494. if (intel_eld_uptodate(connector,
  5495. G4X_AUD_CNTL_ST, eldv,
  5496. G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
  5497. G4X_HDMIW_HDMIEDID))
  5498. return;
  5499. i = I915_READ(G4X_AUD_CNTL_ST);
  5500. i &= ~(eldv | G4X_ELD_ADDR);
  5501. len = (i >> 9) & 0x1f; /* ELD buffer size */
  5502. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5503. if (!eld[0])
  5504. return;
  5505. len = min_t(uint8_t, eld[2], len);
  5506. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5507. for (i = 0; i < len; i++)
  5508. I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
  5509. i = I915_READ(G4X_AUD_CNTL_ST);
  5510. i |= eldv;
  5511. I915_WRITE(G4X_AUD_CNTL_ST, i);
  5512. }
  5513. static void haswell_write_eld(struct drm_connector *connector,
  5514. struct drm_crtc *crtc)
  5515. {
  5516. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5517. uint8_t *eld = connector->eld;
  5518. struct drm_device *dev = crtc->dev;
  5519. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5520. uint32_t eldv;
  5521. uint32_t i;
  5522. int len;
  5523. int pipe = to_intel_crtc(crtc)->pipe;
  5524. int tmp;
  5525. int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
  5526. int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
  5527. int aud_config = HSW_AUD_CFG(pipe);
  5528. int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
  5529. DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
  5530. /* Audio output enable */
  5531. DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
  5532. tmp = I915_READ(aud_cntrl_st2);
  5533. tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
  5534. I915_WRITE(aud_cntrl_st2, tmp);
  5535. /* Wait for 1 vertical blank */
  5536. intel_wait_for_vblank(dev, pipe);
  5537. /* Set ELD valid state */
  5538. tmp = I915_READ(aud_cntrl_st2);
  5539. DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
  5540. tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
  5541. I915_WRITE(aud_cntrl_st2, tmp);
  5542. tmp = I915_READ(aud_cntrl_st2);
  5543. DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
  5544. /* Enable HDMI mode */
  5545. tmp = I915_READ(aud_config);
  5546. DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
  5547. /* clear N_programing_enable and N_value_index */
  5548. tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
  5549. I915_WRITE(aud_config, tmp);
  5550. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5551. eldv = AUDIO_ELD_VALID_A << (pipe * 4);
  5552. intel_crtc->eld_vld = true;
  5553. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5554. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5555. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5556. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5557. } else
  5558. I915_WRITE(aud_config, 0);
  5559. if (intel_eld_uptodate(connector,
  5560. aud_cntrl_st2, eldv,
  5561. aud_cntl_st, IBX_ELD_ADDRESS,
  5562. hdmiw_hdmiedid))
  5563. return;
  5564. i = I915_READ(aud_cntrl_st2);
  5565. i &= ~eldv;
  5566. I915_WRITE(aud_cntrl_st2, i);
  5567. if (!eld[0])
  5568. return;
  5569. i = I915_READ(aud_cntl_st);
  5570. i &= ~IBX_ELD_ADDRESS;
  5571. I915_WRITE(aud_cntl_st, i);
  5572. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5573. DRM_DEBUG_DRIVER("port num:%d\n", i);
  5574. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5575. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5576. for (i = 0; i < len; i++)
  5577. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5578. i = I915_READ(aud_cntrl_st2);
  5579. i |= eldv;
  5580. I915_WRITE(aud_cntrl_st2, i);
  5581. }
  5582. static void ironlake_write_eld(struct drm_connector *connector,
  5583. struct drm_crtc *crtc)
  5584. {
  5585. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  5586. uint8_t *eld = connector->eld;
  5587. uint32_t eldv;
  5588. uint32_t i;
  5589. int len;
  5590. int hdmiw_hdmiedid;
  5591. int aud_config;
  5592. int aud_cntl_st;
  5593. int aud_cntrl_st2;
  5594. int pipe = to_intel_crtc(crtc)->pipe;
  5595. if (HAS_PCH_IBX(connector->dev)) {
  5596. hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
  5597. aud_config = IBX_AUD_CFG(pipe);
  5598. aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
  5599. aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
  5600. } else {
  5601. hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
  5602. aud_config = CPT_AUD_CFG(pipe);
  5603. aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
  5604. aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
  5605. }
  5606. DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
  5607. i = I915_READ(aud_cntl_st);
  5608. i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
  5609. if (!i) {
  5610. DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
  5611. /* operate blindly on all ports */
  5612. eldv = IBX_ELD_VALIDB;
  5613. eldv |= IBX_ELD_VALIDB << 4;
  5614. eldv |= IBX_ELD_VALIDB << 8;
  5615. } else {
  5616. DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
  5617. eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
  5618. }
  5619. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
  5620. DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
  5621. eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
  5622. I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
  5623. } else
  5624. I915_WRITE(aud_config, 0);
  5625. if (intel_eld_uptodate(connector,
  5626. aud_cntrl_st2, eldv,
  5627. aud_cntl_st, IBX_ELD_ADDRESS,
  5628. hdmiw_hdmiedid))
  5629. return;
  5630. i = I915_READ(aud_cntrl_st2);
  5631. i &= ~eldv;
  5632. I915_WRITE(aud_cntrl_st2, i);
  5633. if (!eld[0])
  5634. return;
  5635. i = I915_READ(aud_cntl_st);
  5636. i &= ~IBX_ELD_ADDRESS;
  5637. I915_WRITE(aud_cntl_st, i);
  5638. len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
  5639. DRM_DEBUG_DRIVER("ELD size %d\n", len);
  5640. for (i = 0; i < len; i++)
  5641. I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
  5642. i = I915_READ(aud_cntrl_st2);
  5643. i |= eldv;
  5644. I915_WRITE(aud_cntrl_st2, i);
  5645. }
  5646. void intel_write_eld(struct drm_encoder *encoder,
  5647. struct drm_display_mode *mode)
  5648. {
  5649. struct drm_crtc *crtc = encoder->crtc;
  5650. struct drm_connector *connector;
  5651. struct drm_device *dev = encoder->dev;
  5652. struct drm_i915_private *dev_priv = dev->dev_private;
  5653. connector = drm_select_eld(encoder, mode);
  5654. if (!connector)
  5655. return;
  5656. DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  5657. connector->base.id,
  5658. drm_get_connector_name(connector),
  5659. connector->encoder->base.id,
  5660. drm_get_encoder_name(connector->encoder));
  5661. connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
  5662. if (dev_priv->display.write_eld)
  5663. dev_priv->display.write_eld(connector, crtc);
  5664. }
  5665. /** Loads the palette/gamma unit for the CRTC with the prepared values */
  5666. void intel_crtc_load_lut(struct drm_crtc *crtc)
  5667. {
  5668. struct drm_device *dev = crtc->dev;
  5669. struct drm_i915_private *dev_priv = dev->dev_private;
  5670. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5671. enum pipe pipe = intel_crtc->pipe;
  5672. int palreg = PALETTE(pipe);
  5673. int i;
  5674. bool reenable_ips = false;
  5675. /* The clocks have to be on to load the palette. */
  5676. if (!crtc->enabled || !intel_crtc->active)
  5677. return;
  5678. if (!HAS_PCH_SPLIT(dev_priv->dev)) {
  5679. if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DSI))
  5680. assert_dsi_pll_enabled(dev_priv);
  5681. else
  5682. assert_pll_enabled(dev_priv, pipe);
  5683. }
  5684. /* use legacy palette for Ironlake */
  5685. if (HAS_PCH_SPLIT(dev))
  5686. palreg = LGC_PALETTE(pipe);
  5687. /* Workaround : Do not read or write the pipe palette/gamma data while
  5688. * GAMMA_MODE is configured for split gamma and IPS_CTL has IPS enabled.
  5689. */
  5690. if (intel_crtc->config.ips_enabled &&
  5691. ((I915_READ(GAMMA_MODE(pipe)) & GAMMA_MODE_MODE_MASK) ==
  5692. GAMMA_MODE_MODE_SPLIT)) {
  5693. hsw_disable_ips(intel_crtc);
  5694. reenable_ips = true;
  5695. }
  5696. for (i = 0; i < 256; i++) {
  5697. I915_WRITE(palreg + 4 * i,
  5698. (intel_crtc->lut_r[i] << 16) |
  5699. (intel_crtc->lut_g[i] << 8) |
  5700. intel_crtc->lut_b[i]);
  5701. }
  5702. if (reenable_ips)
  5703. hsw_enable_ips(intel_crtc);
  5704. }
  5705. static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
  5706. {
  5707. struct drm_device *dev = crtc->dev;
  5708. struct drm_i915_private *dev_priv = dev->dev_private;
  5709. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5710. bool visible = base != 0;
  5711. u32 cntl;
  5712. if (intel_crtc->cursor_visible == visible)
  5713. return;
  5714. cntl = I915_READ(_CURACNTR);
  5715. if (visible) {
  5716. /* On these chipsets we can only modify the base whilst
  5717. * the cursor is disabled.
  5718. */
  5719. I915_WRITE(_CURABASE, base);
  5720. cntl &= ~(CURSOR_FORMAT_MASK);
  5721. /* XXX width must be 64, stride 256 => 0x00 << 28 */
  5722. cntl |= CURSOR_ENABLE |
  5723. CURSOR_GAMMA_ENABLE |
  5724. CURSOR_FORMAT_ARGB;
  5725. } else
  5726. cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
  5727. I915_WRITE(_CURACNTR, cntl);
  5728. intel_crtc->cursor_visible = visible;
  5729. }
  5730. static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
  5731. {
  5732. struct drm_device *dev = crtc->dev;
  5733. struct drm_i915_private *dev_priv = dev->dev_private;
  5734. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5735. int pipe = intel_crtc->pipe;
  5736. bool visible = base != 0;
  5737. if (intel_crtc->cursor_visible != visible) {
  5738. uint32_t cntl = I915_READ(CURCNTR(pipe));
  5739. if (base) {
  5740. cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
  5741. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5742. cntl |= pipe << 28; /* Connect to correct pipe */
  5743. } else {
  5744. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5745. cntl |= CURSOR_MODE_DISABLE;
  5746. }
  5747. I915_WRITE(CURCNTR(pipe), cntl);
  5748. intel_crtc->cursor_visible = visible;
  5749. }
  5750. /* and commit changes on next vblank */
  5751. I915_WRITE(CURBASE(pipe), base);
  5752. }
  5753. static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
  5754. {
  5755. struct drm_device *dev = crtc->dev;
  5756. struct drm_i915_private *dev_priv = dev->dev_private;
  5757. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5758. int pipe = intel_crtc->pipe;
  5759. bool visible = base != 0;
  5760. if (intel_crtc->cursor_visible != visible) {
  5761. uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
  5762. if (base) {
  5763. cntl &= ~CURSOR_MODE;
  5764. cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
  5765. } else {
  5766. cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
  5767. cntl |= CURSOR_MODE_DISABLE;
  5768. }
  5769. if (IS_HASWELL(dev)) {
  5770. cntl |= CURSOR_PIPE_CSC_ENABLE;
  5771. cntl &= ~CURSOR_TRICKLE_FEED_DISABLE;
  5772. }
  5773. I915_WRITE(CURCNTR_IVB(pipe), cntl);
  5774. intel_crtc->cursor_visible = visible;
  5775. }
  5776. /* and commit changes on next vblank */
  5777. I915_WRITE(CURBASE_IVB(pipe), base);
  5778. }
  5779. /* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
  5780. static void intel_crtc_update_cursor(struct drm_crtc *crtc,
  5781. bool on)
  5782. {
  5783. struct drm_device *dev = crtc->dev;
  5784. struct drm_i915_private *dev_priv = dev->dev_private;
  5785. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5786. int pipe = intel_crtc->pipe;
  5787. int x = intel_crtc->cursor_x;
  5788. int y = intel_crtc->cursor_y;
  5789. u32 base, pos;
  5790. bool visible;
  5791. pos = 0;
  5792. if (on && crtc->enabled && crtc->fb) {
  5793. base = intel_crtc->cursor_addr;
  5794. if (x > (int) crtc->fb->width)
  5795. base = 0;
  5796. if (y > (int) crtc->fb->height)
  5797. base = 0;
  5798. } else
  5799. base = 0;
  5800. if (x < 0) {
  5801. if (x + intel_crtc->cursor_width < 0)
  5802. base = 0;
  5803. pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
  5804. x = -x;
  5805. }
  5806. pos |= x << CURSOR_X_SHIFT;
  5807. if (y < 0) {
  5808. if (y + intel_crtc->cursor_height < 0)
  5809. base = 0;
  5810. pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
  5811. y = -y;
  5812. }
  5813. pos |= y << CURSOR_Y_SHIFT;
  5814. visible = base != 0;
  5815. if (!visible && !intel_crtc->cursor_visible)
  5816. return;
  5817. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  5818. I915_WRITE(CURPOS_IVB(pipe), pos);
  5819. ivb_update_cursor(crtc, base);
  5820. } else {
  5821. I915_WRITE(CURPOS(pipe), pos);
  5822. if (IS_845G(dev) || IS_I865G(dev))
  5823. i845_update_cursor(crtc, base);
  5824. else
  5825. i9xx_update_cursor(crtc, base);
  5826. }
  5827. }
  5828. static int intel_crtc_cursor_set(struct drm_crtc *crtc,
  5829. struct drm_file *file,
  5830. uint32_t handle,
  5831. uint32_t width, uint32_t height)
  5832. {
  5833. struct drm_device *dev = crtc->dev;
  5834. struct drm_i915_private *dev_priv = dev->dev_private;
  5835. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5836. struct drm_i915_gem_object *obj;
  5837. uint32_t addr;
  5838. int ret;
  5839. /* if we want to turn off the cursor ignore width and height */
  5840. if (!handle) {
  5841. DRM_DEBUG_KMS("cursor off\n");
  5842. addr = 0;
  5843. obj = NULL;
  5844. mutex_lock(&dev->struct_mutex);
  5845. goto finish;
  5846. }
  5847. /* Currently we only support 64x64 cursors */
  5848. if (width != 64 || height != 64) {
  5849. DRM_ERROR("we currently only support 64x64 cursors\n");
  5850. return -EINVAL;
  5851. }
  5852. obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
  5853. if (&obj->base == NULL)
  5854. return -ENOENT;
  5855. if (obj->base.size < width * height * 4) {
  5856. DRM_ERROR("buffer is to small\n");
  5857. ret = -ENOMEM;
  5858. goto fail;
  5859. }
  5860. /* we only need to pin inside GTT if cursor is non-phy */
  5861. mutex_lock(&dev->struct_mutex);
  5862. if (!dev_priv->info->cursor_needs_physical) {
  5863. unsigned alignment;
  5864. if (obj->tiling_mode) {
  5865. DRM_ERROR("cursor cannot be tiled\n");
  5866. ret = -EINVAL;
  5867. goto fail_locked;
  5868. }
  5869. /* Note that the w/a also requires 2 PTE of padding following
  5870. * the bo. We currently fill all unused PTE with the shadow
  5871. * page and so we should always have valid PTE following the
  5872. * cursor preventing the VT-d warning.
  5873. */
  5874. alignment = 0;
  5875. if (need_vtd_wa(dev))
  5876. alignment = 64*1024;
  5877. ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
  5878. if (ret) {
  5879. DRM_ERROR("failed to move cursor bo into the GTT\n");
  5880. goto fail_locked;
  5881. }
  5882. ret = i915_gem_object_put_fence(obj);
  5883. if (ret) {
  5884. DRM_ERROR("failed to release fence for cursor");
  5885. goto fail_unpin;
  5886. }
  5887. addr = i915_gem_obj_ggtt_offset(obj);
  5888. } else {
  5889. int align = IS_I830(dev) ? 16 * 1024 : 256;
  5890. ret = i915_gem_attach_phys_object(dev, obj,
  5891. (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
  5892. align);
  5893. if (ret) {
  5894. DRM_ERROR("failed to attach phys object\n");
  5895. goto fail_locked;
  5896. }
  5897. addr = obj->phys_obj->handle->busaddr;
  5898. }
  5899. if (IS_GEN2(dev))
  5900. I915_WRITE(CURSIZE, (height << 12) | width);
  5901. finish:
  5902. if (intel_crtc->cursor_bo) {
  5903. if (dev_priv->info->cursor_needs_physical) {
  5904. if (intel_crtc->cursor_bo != obj)
  5905. i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
  5906. } else
  5907. i915_gem_object_unpin_from_display_plane(intel_crtc->cursor_bo);
  5908. drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
  5909. }
  5910. mutex_unlock(&dev->struct_mutex);
  5911. intel_crtc->cursor_addr = addr;
  5912. intel_crtc->cursor_bo = obj;
  5913. intel_crtc->cursor_width = width;
  5914. intel_crtc->cursor_height = height;
  5915. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5916. return 0;
  5917. fail_unpin:
  5918. i915_gem_object_unpin_from_display_plane(obj);
  5919. fail_locked:
  5920. mutex_unlock(&dev->struct_mutex);
  5921. fail:
  5922. drm_gem_object_unreference_unlocked(&obj->base);
  5923. return ret;
  5924. }
  5925. static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
  5926. {
  5927. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5928. intel_crtc->cursor_x = x;
  5929. intel_crtc->cursor_y = y;
  5930. intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
  5931. return 0;
  5932. }
  5933. /** Sets the color ramps on behalf of RandR */
  5934. void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
  5935. u16 blue, int regno)
  5936. {
  5937. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5938. intel_crtc->lut_r[regno] = red >> 8;
  5939. intel_crtc->lut_g[regno] = green >> 8;
  5940. intel_crtc->lut_b[regno] = blue >> 8;
  5941. }
  5942. void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
  5943. u16 *blue, int regno)
  5944. {
  5945. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5946. *red = intel_crtc->lut_r[regno] << 8;
  5947. *green = intel_crtc->lut_g[regno] << 8;
  5948. *blue = intel_crtc->lut_b[regno] << 8;
  5949. }
  5950. static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  5951. u16 *blue, uint32_t start, uint32_t size)
  5952. {
  5953. int end = (start + size > 256) ? 256 : start + size, i;
  5954. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  5955. for (i = start; i < end; i++) {
  5956. intel_crtc->lut_r[i] = red[i] >> 8;
  5957. intel_crtc->lut_g[i] = green[i] >> 8;
  5958. intel_crtc->lut_b[i] = blue[i] >> 8;
  5959. }
  5960. intel_crtc_load_lut(crtc);
  5961. }
  5962. /* VESA 640x480x72Hz mode to set on the pipe */
  5963. static struct drm_display_mode load_detect_mode = {
  5964. DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
  5965. 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
  5966. };
  5967. static struct drm_framebuffer *
  5968. intel_framebuffer_create(struct drm_device *dev,
  5969. struct drm_mode_fb_cmd2 *mode_cmd,
  5970. struct drm_i915_gem_object *obj)
  5971. {
  5972. struct intel_framebuffer *intel_fb;
  5973. int ret;
  5974. intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
  5975. if (!intel_fb) {
  5976. drm_gem_object_unreference_unlocked(&obj->base);
  5977. return ERR_PTR(-ENOMEM);
  5978. }
  5979. ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
  5980. if (ret) {
  5981. drm_gem_object_unreference_unlocked(&obj->base);
  5982. kfree(intel_fb);
  5983. return ERR_PTR(ret);
  5984. }
  5985. return &intel_fb->base;
  5986. }
  5987. static u32
  5988. intel_framebuffer_pitch_for_width(int width, int bpp)
  5989. {
  5990. u32 pitch = DIV_ROUND_UP(width * bpp, 8);
  5991. return ALIGN(pitch, 64);
  5992. }
  5993. static u32
  5994. intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
  5995. {
  5996. u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
  5997. return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
  5998. }
  5999. static struct drm_framebuffer *
  6000. intel_framebuffer_create_for_mode(struct drm_device *dev,
  6001. struct drm_display_mode *mode,
  6002. int depth, int bpp)
  6003. {
  6004. struct drm_i915_gem_object *obj;
  6005. struct drm_mode_fb_cmd2 mode_cmd = { 0 };
  6006. obj = i915_gem_alloc_object(dev,
  6007. intel_framebuffer_size_for_mode(mode, bpp));
  6008. if (obj == NULL)
  6009. return ERR_PTR(-ENOMEM);
  6010. mode_cmd.width = mode->hdisplay;
  6011. mode_cmd.height = mode->vdisplay;
  6012. mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
  6013. bpp);
  6014. mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
  6015. return intel_framebuffer_create(dev, &mode_cmd, obj);
  6016. }
  6017. static struct drm_framebuffer *
  6018. mode_fits_in_fbdev(struct drm_device *dev,
  6019. struct drm_display_mode *mode)
  6020. {
  6021. struct drm_i915_private *dev_priv = dev->dev_private;
  6022. struct drm_i915_gem_object *obj;
  6023. struct drm_framebuffer *fb;
  6024. if (dev_priv->fbdev == NULL)
  6025. return NULL;
  6026. obj = dev_priv->fbdev->ifb.obj;
  6027. if (obj == NULL)
  6028. return NULL;
  6029. fb = &dev_priv->fbdev->ifb.base;
  6030. if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
  6031. fb->bits_per_pixel))
  6032. return NULL;
  6033. if (obj->base.size < mode->vdisplay * fb->pitches[0])
  6034. return NULL;
  6035. return fb;
  6036. }
  6037. bool intel_get_load_detect_pipe(struct drm_connector *connector,
  6038. struct drm_display_mode *mode,
  6039. struct intel_load_detect_pipe *old)
  6040. {
  6041. struct intel_crtc *intel_crtc;
  6042. struct intel_encoder *intel_encoder =
  6043. intel_attached_encoder(connector);
  6044. struct drm_crtc *possible_crtc;
  6045. struct drm_encoder *encoder = &intel_encoder->base;
  6046. struct drm_crtc *crtc = NULL;
  6047. struct drm_device *dev = encoder->dev;
  6048. struct drm_framebuffer *fb;
  6049. int i = -1;
  6050. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6051. connector->base.id, drm_get_connector_name(connector),
  6052. encoder->base.id, drm_get_encoder_name(encoder));
  6053. /*
  6054. * Algorithm gets a little messy:
  6055. *
  6056. * - if the connector already has an assigned crtc, use it (but make
  6057. * sure it's on first)
  6058. *
  6059. * - try to find the first unused crtc that can drive this connector,
  6060. * and use that if we find one
  6061. */
  6062. /* See if we already have a CRTC for this connector */
  6063. if (encoder->crtc) {
  6064. crtc = encoder->crtc;
  6065. mutex_lock(&crtc->mutex);
  6066. old->dpms_mode = connector->dpms;
  6067. old->load_detect_temp = false;
  6068. /* Make sure the crtc and connector are running */
  6069. if (connector->dpms != DRM_MODE_DPMS_ON)
  6070. connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
  6071. return true;
  6072. }
  6073. /* Find an unused one (if possible) */
  6074. list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
  6075. i++;
  6076. if (!(encoder->possible_crtcs & (1 << i)))
  6077. continue;
  6078. if (!possible_crtc->enabled) {
  6079. crtc = possible_crtc;
  6080. break;
  6081. }
  6082. }
  6083. /*
  6084. * If we didn't find an unused CRTC, don't use any.
  6085. */
  6086. if (!crtc) {
  6087. DRM_DEBUG_KMS("no pipe available for load-detect\n");
  6088. return false;
  6089. }
  6090. mutex_lock(&crtc->mutex);
  6091. intel_encoder->new_crtc = to_intel_crtc(crtc);
  6092. to_intel_connector(connector)->new_encoder = intel_encoder;
  6093. intel_crtc = to_intel_crtc(crtc);
  6094. old->dpms_mode = connector->dpms;
  6095. old->load_detect_temp = true;
  6096. old->release_fb = NULL;
  6097. if (!mode)
  6098. mode = &load_detect_mode;
  6099. /* We need a framebuffer large enough to accommodate all accesses
  6100. * that the plane may generate whilst we perform load detection.
  6101. * We can not rely on the fbcon either being present (we get called
  6102. * during its initialisation to detect all boot displays, or it may
  6103. * not even exist) or that it is large enough to satisfy the
  6104. * requested mode.
  6105. */
  6106. fb = mode_fits_in_fbdev(dev, mode);
  6107. if (fb == NULL) {
  6108. DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
  6109. fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
  6110. old->release_fb = fb;
  6111. } else
  6112. DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
  6113. if (IS_ERR(fb)) {
  6114. DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
  6115. mutex_unlock(&crtc->mutex);
  6116. return false;
  6117. }
  6118. if (intel_set_mode(crtc, mode, 0, 0, fb)) {
  6119. DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
  6120. if (old->release_fb)
  6121. old->release_fb->funcs->destroy(old->release_fb);
  6122. mutex_unlock(&crtc->mutex);
  6123. return false;
  6124. }
  6125. /* let the connector get through one full cycle before testing */
  6126. intel_wait_for_vblank(dev, intel_crtc->pipe);
  6127. return true;
  6128. }
  6129. void intel_release_load_detect_pipe(struct drm_connector *connector,
  6130. struct intel_load_detect_pipe *old)
  6131. {
  6132. struct intel_encoder *intel_encoder =
  6133. intel_attached_encoder(connector);
  6134. struct drm_encoder *encoder = &intel_encoder->base;
  6135. struct drm_crtc *crtc = encoder->crtc;
  6136. DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
  6137. connector->base.id, drm_get_connector_name(connector),
  6138. encoder->base.id, drm_get_encoder_name(encoder));
  6139. if (old->load_detect_temp) {
  6140. to_intel_connector(connector)->new_encoder = NULL;
  6141. intel_encoder->new_crtc = NULL;
  6142. intel_set_mode(crtc, NULL, 0, 0, NULL);
  6143. if (old->release_fb) {
  6144. drm_framebuffer_unregister_private(old->release_fb);
  6145. drm_framebuffer_unreference(old->release_fb);
  6146. }
  6147. mutex_unlock(&crtc->mutex);
  6148. return;
  6149. }
  6150. /* Switch crtc and encoder back off if necessary */
  6151. if (old->dpms_mode != DRM_MODE_DPMS_ON)
  6152. connector->funcs->dpms(connector, old->dpms_mode);
  6153. mutex_unlock(&crtc->mutex);
  6154. }
  6155. static int i9xx_pll_refclk(struct drm_device *dev,
  6156. const struct intel_crtc_config *pipe_config)
  6157. {
  6158. struct drm_i915_private *dev_priv = dev->dev_private;
  6159. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6160. if ((dpll & PLL_REF_INPUT_MASK) == PLLB_REF_INPUT_SPREADSPECTRUMIN)
  6161. return dev_priv->vbt.lvds_ssc_freq * 1000;
  6162. else if (HAS_PCH_SPLIT(dev))
  6163. return 120000;
  6164. else if (!IS_GEN2(dev))
  6165. return 96000;
  6166. else
  6167. return 48000;
  6168. }
  6169. /* Returns the clock of the currently programmed mode of the given pipe. */
  6170. static void i9xx_crtc_clock_get(struct intel_crtc *crtc,
  6171. struct intel_crtc_config *pipe_config)
  6172. {
  6173. struct drm_device *dev = crtc->base.dev;
  6174. struct drm_i915_private *dev_priv = dev->dev_private;
  6175. int pipe = pipe_config->cpu_transcoder;
  6176. u32 dpll = pipe_config->dpll_hw_state.dpll;
  6177. u32 fp;
  6178. intel_clock_t clock;
  6179. int refclk = i9xx_pll_refclk(dev, pipe_config);
  6180. if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
  6181. fp = pipe_config->dpll_hw_state.fp0;
  6182. else
  6183. fp = pipe_config->dpll_hw_state.fp1;
  6184. clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
  6185. if (IS_PINEVIEW(dev)) {
  6186. clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
  6187. clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6188. } else {
  6189. clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
  6190. clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
  6191. }
  6192. if (!IS_GEN2(dev)) {
  6193. if (IS_PINEVIEW(dev))
  6194. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
  6195. DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
  6196. else
  6197. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
  6198. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6199. switch (dpll & DPLL_MODE_MASK) {
  6200. case DPLLB_MODE_DAC_SERIAL:
  6201. clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
  6202. 5 : 10;
  6203. break;
  6204. case DPLLB_MODE_LVDS:
  6205. clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
  6206. 7 : 14;
  6207. break;
  6208. default:
  6209. DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
  6210. "mode\n", (int)(dpll & DPLL_MODE_MASK));
  6211. return;
  6212. }
  6213. if (IS_PINEVIEW(dev))
  6214. pineview_clock(refclk, &clock);
  6215. else
  6216. i9xx_clock(refclk, &clock);
  6217. } else {
  6218. bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
  6219. if (is_lvds) {
  6220. clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
  6221. DPLL_FPA01_P1_POST_DIV_SHIFT);
  6222. clock.p2 = 14;
  6223. } else {
  6224. if (dpll & PLL_P1_DIVIDE_BY_TWO)
  6225. clock.p1 = 2;
  6226. else {
  6227. clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
  6228. DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
  6229. }
  6230. if (dpll & PLL_P2_DIVIDE_BY_4)
  6231. clock.p2 = 4;
  6232. else
  6233. clock.p2 = 2;
  6234. }
  6235. i9xx_clock(refclk, &clock);
  6236. }
  6237. /*
  6238. * This value includes pixel_multiplier. We will use
  6239. * port_clock to compute adjusted_mode.clock in the
  6240. * encoder's get_config() function.
  6241. */
  6242. pipe_config->port_clock = clock.dot;
  6243. }
  6244. int intel_dotclock_calculate(int link_freq,
  6245. const struct intel_link_m_n *m_n)
  6246. {
  6247. /*
  6248. * The calculation for the data clock is:
  6249. * pixel_clock = ((m/n)*(link_clock * nr_lanes))/bpp
  6250. * But we want to avoid losing precison if possible, so:
  6251. * pixel_clock = ((m * link_clock * nr_lanes)/(n*bpp))
  6252. *
  6253. * and the link clock is simpler:
  6254. * link_clock = (m * link_clock) / n
  6255. */
  6256. if (!m_n->link_n)
  6257. return 0;
  6258. return div_u64((u64)m_n->link_m * link_freq, m_n->link_n);
  6259. }
  6260. static void ironlake_pch_clock_get(struct intel_crtc *crtc,
  6261. struct intel_crtc_config *pipe_config)
  6262. {
  6263. struct drm_device *dev = crtc->base.dev;
  6264. /* read out port_clock from the DPLL */
  6265. i9xx_crtc_clock_get(crtc, pipe_config);
  6266. /*
  6267. * This value does not include pixel_multiplier.
  6268. * We will check that port_clock and adjusted_mode.clock
  6269. * agree once we know their relationship in the encoder's
  6270. * get_config() function.
  6271. */
  6272. pipe_config->adjusted_mode.clock =
  6273. intel_dotclock_calculate(intel_fdi_link_freq(dev) * 10000,
  6274. &pipe_config->fdi_m_n);
  6275. }
  6276. /** Returns the currently programmed mode of the given pipe. */
  6277. struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
  6278. struct drm_crtc *crtc)
  6279. {
  6280. struct drm_i915_private *dev_priv = dev->dev_private;
  6281. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6282. enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
  6283. struct drm_display_mode *mode;
  6284. struct intel_crtc_config pipe_config;
  6285. int htot = I915_READ(HTOTAL(cpu_transcoder));
  6286. int hsync = I915_READ(HSYNC(cpu_transcoder));
  6287. int vtot = I915_READ(VTOTAL(cpu_transcoder));
  6288. int vsync = I915_READ(VSYNC(cpu_transcoder));
  6289. enum pipe pipe = intel_crtc->pipe;
  6290. mode = kzalloc(sizeof(*mode), GFP_KERNEL);
  6291. if (!mode)
  6292. return NULL;
  6293. /*
  6294. * Construct a pipe_config sufficient for getting the clock info
  6295. * back out of crtc_clock_get.
  6296. *
  6297. * Note, if LVDS ever uses a non-1 pixel multiplier, we'll need
  6298. * to use a real value here instead.
  6299. */
  6300. pipe_config.cpu_transcoder = (enum transcoder) pipe;
  6301. pipe_config.pixel_multiplier = 1;
  6302. pipe_config.dpll_hw_state.dpll = I915_READ(DPLL(pipe));
  6303. pipe_config.dpll_hw_state.fp0 = I915_READ(FP0(pipe));
  6304. pipe_config.dpll_hw_state.fp1 = I915_READ(FP1(pipe));
  6305. i9xx_crtc_clock_get(intel_crtc, &pipe_config);
  6306. mode->clock = pipe_config.adjusted_mode.clock;
  6307. mode->hdisplay = (htot & 0xffff) + 1;
  6308. mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
  6309. mode->hsync_start = (hsync & 0xffff) + 1;
  6310. mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
  6311. mode->vdisplay = (vtot & 0xffff) + 1;
  6312. mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
  6313. mode->vsync_start = (vsync & 0xffff) + 1;
  6314. mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
  6315. drm_mode_set_name(mode);
  6316. return mode;
  6317. }
  6318. static void intel_increase_pllclock(struct drm_crtc *crtc)
  6319. {
  6320. struct drm_device *dev = crtc->dev;
  6321. drm_i915_private_t *dev_priv = dev->dev_private;
  6322. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6323. int pipe = intel_crtc->pipe;
  6324. int dpll_reg = DPLL(pipe);
  6325. int dpll;
  6326. if (HAS_PCH_SPLIT(dev))
  6327. return;
  6328. if (!dev_priv->lvds_downclock_avail)
  6329. return;
  6330. dpll = I915_READ(dpll_reg);
  6331. if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
  6332. DRM_DEBUG_DRIVER("upclocking LVDS\n");
  6333. assert_panel_unlocked(dev_priv, pipe);
  6334. dpll &= ~DISPLAY_RATE_SELECT_FPA1;
  6335. I915_WRITE(dpll_reg, dpll);
  6336. intel_wait_for_vblank(dev, pipe);
  6337. dpll = I915_READ(dpll_reg);
  6338. if (dpll & DISPLAY_RATE_SELECT_FPA1)
  6339. DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
  6340. }
  6341. }
  6342. static void intel_decrease_pllclock(struct drm_crtc *crtc)
  6343. {
  6344. struct drm_device *dev = crtc->dev;
  6345. drm_i915_private_t *dev_priv = dev->dev_private;
  6346. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6347. if (HAS_PCH_SPLIT(dev))
  6348. return;
  6349. if (!dev_priv->lvds_downclock_avail)
  6350. return;
  6351. /*
  6352. * Since this is called by a timer, we should never get here in
  6353. * the manual case.
  6354. */
  6355. if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
  6356. int pipe = intel_crtc->pipe;
  6357. int dpll_reg = DPLL(pipe);
  6358. int dpll;
  6359. DRM_DEBUG_DRIVER("downclocking LVDS\n");
  6360. assert_panel_unlocked(dev_priv, pipe);
  6361. dpll = I915_READ(dpll_reg);
  6362. dpll |= DISPLAY_RATE_SELECT_FPA1;
  6363. I915_WRITE(dpll_reg, dpll);
  6364. intel_wait_for_vblank(dev, pipe);
  6365. dpll = I915_READ(dpll_reg);
  6366. if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
  6367. DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
  6368. }
  6369. }
  6370. void intel_mark_busy(struct drm_device *dev)
  6371. {
  6372. struct drm_i915_private *dev_priv = dev->dev_private;
  6373. hsw_package_c8_gpu_busy(dev_priv);
  6374. i915_update_gfx_val(dev_priv);
  6375. }
  6376. void intel_mark_idle(struct drm_device *dev)
  6377. {
  6378. struct drm_i915_private *dev_priv = dev->dev_private;
  6379. struct drm_crtc *crtc;
  6380. hsw_package_c8_gpu_idle(dev_priv);
  6381. if (!i915_powersave)
  6382. return;
  6383. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6384. if (!crtc->fb)
  6385. continue;
  6386. intel_decrease_pllclock(crtc);
  6387. }
  6388. }
  6389. void intel_mark_fb_busy(struct drm_i915_gem_object *obj,
  6390. struct intel_ring_buffer *ring)
  6391. {
  6392. struct drm_device *dev = obj->base.dev;
  6393. struct drm_crtc *crtc;
  6394. if (!i915_powersave)
  6395. return;
  6396. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  6397. if (!crtc->fb)
  6398. continue;
  6399. if (to_intel_framebuffer(crtc->fb)->obj != obj)
  6400. continue;
  6401. intel_increase_pllclock(crtc);
  6402. if (ring && intel_fbc_enabled(dev))
  6403. ring->fbc_dirty = true;
  6404. }
  6405. }
  6406. static void intel_crtc_destroy(struct drm_crtc *crtc)
  6407. {
  6408. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6409. struct drm_device *dev = crtc->dev;
  6410. struct intel_unpin_work *work;
  6411. unsigned long flags;
  6412. spin_lock_irqsave(&dev->event_lock, flags);
  6413. work = intel_crtc->unpin_work;
  6414. intel_crtc->unpin_work = NULL;
  6415. spin_unlock_irqrestore(&dev->event_lock, flags);
  6416. if (work) {
  6417. cancel_work_sync(&work->work);
  6418. kfree(work);
  6419. }
  6420. intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
  6421. drm_crtc_cleanup(crtc);
  6422. kfree(intel_crtc);
  6423. }
  6424. static void intel_unpin_work_fn(struct work_struct *__work)
  6425. {
  6426. struct intel_unpin_work *work =
  6427. container_of(__work, struct intel_unpin_work, work);
  6428. struct drm_device *dev = work->crtc->dev;
  6429. mutex_lock(&dev->struct_mutex);
  6430. intel_unpin_fb_obj(work->old_fb_obj);
  6431. drm_gem_object_unreference(&work->pending_flip_obj->base);
  6432. drm_gem_object_unreference(&work->old_fb_obj->base);
  6433. intel_update_fbc(dev);
  6434. mutex_unlock(&dev->struct_mutex);
  6435. BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
  6436. atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
  6437. kfree(work);
  6438. }
  6439. static void do_intel_finish_page_flip(struct drm_device *dev,
  6440. struct drm_crtc *crtc)
  6441. {
  6442. drm_i915_private_t *dev_priv = dev->dev_private;
  6443. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6444. struct intel_unpin_work *work;
  6445. unsigned long flags;
  6446. /* Ignore early vblank irqs */
  6447. if (intel_crtc == NULL)
  6448. return;
  6449. spin_lock_irqsave(&dev->event_lock, flags);
  6450. work = intel_crtc->unpin_work;
  6451. /* Ensure we don't miss a work->pending update ... */
  6452. smp_rmb();
  6453. if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  6454. spin_unlock_irqrestore(&dev->event_lock, flags);
  6455. return;
  6456. }
  6457. /* and that the unpin work is consistent wrt ->pending. */
  6458. smp_rmb();
  6459. intel_crtc->unpin_work = NULL;
  6460. if (work->event)
  6461. drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
  6462. drm_vblank_put(dev, intel_crtc->pipe);
  6463. spin_unlock_irqrestore(&dev->event_lock, flags);
  6464. wake_up_all(&dev_priv->pending_flip_queue);
  6465. queue_work(dev_priv->wq, &work->work);
  6466. trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
  6467. }
  6468. void intel_finish_page_flip(struct drm_device *dev, int pipe)
  6469. {
  6470. drm_i915_private_t *dev_priv = dev->dev_private;
  6471. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  6472. do_intel_finish_page_flip(dev, crtc);
  6473. }
  6474. void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
  6475. {
  6476. drm_i915_private_t *dev_priv = dev->dev_private;
  6477. struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
  6478. do_intel_finish_page_flip(dev, crtc);
  6479. }
  6480. void intel_prepare_page_flip(struct drm_device *dev, int plane)
  6481. {
  6482. drm_i915_private_t *dev_priv = dev->dev_private;
  6483. struct intel_crtc *intel_crtc =
  6484. to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
  6485. unsigned long flags;
  6486. /* NB: An MMIO update of the plane base pointer will also
  6487. * generate a page-flip completion irq, i.e. every modeset
  6488. * is also accompanied by a spurious intel_prepare_page_flip().
  6489. */
  6490. spin_lock_irqsave(&dev->event_lock, flags);
  6491. if (intel_crtc->unpin_work)
  6492. atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
  6493. spin_unlock_irqrestore(&dev->event_lock, flags);
  6494. }
  6495. inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
  6496. {
  6497. /* Ensure that the work item is consistent when activating it ... */
  6498. smp_wmb();
  6499. atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
  6500. /* and that it is marked active as soon as the irq could fire. */
  6501. smp_wmb();
  6502. }
  6503. static int intel_gen2_queue_flip(struct drm_device *dev,
  6504. struct drm_crtc *crtc,
  6505. struct drm_framebuffer *fb,
  6506. struct drm_i915_gem_object *obj,
  6507. uint32_t flags)
  6508. {
  6509. struct drm_i915_private *dev_priv = dev->dev_private;
  6510. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6511. u32 flip_mask;
  6512. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6513. int ret;
  6514. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6515. if (ret)
  6516. goto err;
  6517. ret = intel_ring_begin(ring, 6);
  6518. if (ret)
  6519. goto err_unpin;
  6520. /* Can't queue multiple flips, so wait for the previous
  6521. * one to finish before executing the next.
  6522. */
  6523. if (intel_crtc->plane)
  6524. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6525. else
  6526. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6527. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6528. intel_ring_emit(ring, MI_NOOP);
  6529. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6530. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6531. intel_ring_emit(ring, fb->pitches[0]);
  6532. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6533. intel_ring_emit(ring, 0); /* aux display base address, unused */
  6534. intel_mark_page_flip_active(intel_crtc);
  6535. __intel_ring_advance(ring);
  6536. return 0;
  6537. err_unpin:
  6538. intel_unpin_fb_obj(obj);
  6539. err:
  6540. return ret;
  6541. }
  6542. static int intel_gen3_queue_flip(struct drm_device *dev,
  6543. struct drm_crtc *crtc,
  6544. struct drm_framebuffer *fb,
  6545. struct drm_i915_gem_object *obj,
  6546. uint32_t flags)
  6547. {
  6548. struct drm_i915_private *dev_priv = dev->dev_private;
  6549. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6550. u32 flip_mask;
  6551. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6552. int ret;
  6553. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6554. if (ret)
  6555. goto err;
  6556. ret = intel_ring_begin(ring, 6);
  6557. if (ret)
  6558. goto err_unpin;
  6559. if (intel_crtc->plane)
  6560. flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
  6561. else
  6562. flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
  6563. intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
  6564. intel_ring_emit(ring, MI_NOOP);
  6565. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
  6566. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6567. intel_ring_emit(ring, fb->pitches[0]);
  6568. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6569. intel_ring_emit(ring, MI_NOOP);
  6570. intel_mark_page_flip_active(intel_crtc);
  6571. __intel_ring_advance(ring);
  6572. return 0;
  6573. err_unpin:
  6574. intel_unpin_fb_obj(obj);
  6575. err:
  6576. return ret;
  6577. }
  6578. static int intel_gen4_queue_flip(struct drm_device *dev,
  6579. struct drm_crtc *crtc,
  6580. struct drm_framebuffer *fb,
  6581. struct drm_i915_gem_object *obj,
  6582. uint32_t flags)
  6583. {
  6584. struct drm_i915_private *dev_priv = dev->dev_private;
  6585. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6586. uint32_t pf, pipesrc;
  6587. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6588. int ret;
  6589. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6590. if (ret)
  6591. goto err;
  6592. ret = intel_ring_begin(ring, 4);
  6593. if (ret)
  6594. goto err_unpin;
  6595. /* i965+ uses the linear or tiled offsets from the
  6596. * Display Registers (which do not change across a page-flip)
  6597. * so we need only reprogram the base address.
  6598. */
  6599. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6600. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6601. intel_ring_emit(ring, fb->pitches[0]);
  6602. intel_ring_emit(ring,
  6603. (i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset) |
  6604. obj->tiling_mode);
  6605. /* XXX Enabling the panel-fitter across page-flip is so far
  6606. * untested on non-native modes, so ignore it for now.
  6607. * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
  6608. */
  6609. pf = 0;
  6610. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6611. intel_ring_emit(ring, pf | pipesrc);
  6612. intel_mark_page_flip_active(intel_crtc);
  6613. __intel_ring_advance(ring);
  6614. return 0;
  6615. err_unpin:
  6616. intel_unpin_fb_obj(obj);
  6617. err:
  6618. return ret;
  6619. }
  6620. static int intel_gen6_queue_flip(struct drm_device *dev,
  6621. struct drm_crtc *crtc,
  6622. struct drm_framebuffer *fb,
  6623. struct drm_i915_gem_object *obj,
  6624. uint32_t flags)
  6625. {
  6626. struct drm_i915_private *dev_priv = dev->dev_private;
  6627. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6628. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  6629. uint32_t pf, pipesrc;
  6630. int ret;
  6631. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6632. if (ret)
  6633. goto err;
  6634. ret = intel_ring_begin(ring, 4);
  6635. if (ret)
  6636. goto err_unpin;
  6637. intel_ring_emit(ring, MI_DISPLAY_FLIP |
  6638. MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
  6639. intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
  6640. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6641. /* Contrary to the suggestions in the documentation,
  6642. * "Enable Panel Fitter" does not seem to be required when page
  6643. * flipping with a non-native mode, and worse causes a normal
  6644. * modeset to fail.
  6645. * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
  6646. */
  6647. pf = 0;
  6648. pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
  6649. intel_ring_emit(ring, pf | pipesrc);
  6650. intel_mark_page_flip_active(intel_crtc);
  6651. __intel_ring_advance(ring);
  6652. return 0;
  6653. err_unpin:
  6654. intel_unpin_fb_obj(obj);
  6655. err:
  6656. return ret;
  6657. }
  6658. static int intel_gen7_queue_flip(struct drm_device *dev,
  6659. struct drm_crtc *crtc,
  6660. struct drm_framebuffer *fb,
  6661. struct drm_i915_gem_object *obj,
  6662. uint32_t flags)
  6663. {
  6664. struct drm_i915_private *dev_priv = dev->dev_private;
  6665. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6666. struct intel_ring_buffer *ring;
  6667. uint32_t plane_bit = 0;
  6668. int len, ret;
  6669. ring = obj->ring;
  6670. if (ring == NULL || ring->id != RCS)
  6671. ring = &dev_priv->ring[BCS];
  6672. ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
  6673. if (ret)
  6674. goto err;
  6675. switch(intel_crtc->plane) {
  6676. case PLANE_A:
  6677. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
  6678. break;
  6679. case PLANE_B:
  6680. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
  6681. break;
  6682. case PLANE_C:
  6683. plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
  6684. break;
  6685. default:
  6686. WARN_ONCE(1, "unknown plane in flip command\n");
  6687. ret = -ENODEV;
  6688. goto err_unpin;
  6689. }
  6690. len = 4;
  6691. if (ring->id == RCS)
  6692. len += 6;
  6693. ret = intel_ring_begin(ring, len);
  6694. if (ret)
  6695. goto err_unpin;
  6696. /* Unmask the flip-done completion message. Note that the bspec says that
  6697. * we should do this for both the BCS and RCS, and that we must not unmask
  6698. * more than one flip event at any time (or ensure that one flip message
  6699. * can be sent by waiting for flip-done prior to queueing new flips).
  6700. * Experimentation says that BCS works despite DERRMR masking all
  6701. * flip-done completion events and that unmasking all planes at once
  6702. * for the RCS also doesn't appear to drop events. Setting the DERRMR
  6703. * to zero does lead to lockups within MI_DISPLAY_FLIP.
  6704. */
  6705. if (ring->id == RCS) {
  6706. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  6707. intel_ring_emit(ring, DERRMR);
  6708. intel_ring_emit(ring, ~(DERRMR_PIPEA_PRI_FLIP_DONE |
  6709. DERRMR_PIPEB_PRI_FLIP_DONE |
  6710. DERRMR_PIPEC_PRI_FLIP_DONE));
  6711. intel_ring_emit(ring, MI_STORE_REGISTER_MEM(1));
  6712. intel_ring_emit(ring, DERRMR);
  6713. intel_ring_emit(ring, ring->scratch.gtt_offset + 256);
  6714. }
  6715. intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
  6716. intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
  6717. intel_ring_emit(ring, i915_gem_obj_ggtt_offset(obj) + intel_crtc->dspaddr_offset);
  6718. intel_ring_emit(ring, (MI_NOOP));
  6719. intel_mark_page_flip_active(intel_crtc);
  6720. __intel_ring_advance(ring);
  6721. return 0;
  6722. err_unpin:
  6723. intel_unpin_fb_obj(obj);
  6724. err:
  6725. return ret;
  6726. }
  6727. static int intel_default_queue_flip(struct drm_device *dev,
  6728. struct drm_crtc *crtc,
  6729. struct drm_framebuffer *fb,
  6730. struct drm_i915_gem_object *obj,
  6731. uint32_t flags)
  6732. {
  6733. return -ENODEV;
  6734. }
  6735. static int intel_crtc_page_flip(struct drm_crtc *crtc,
  6736. struct drm_framebuffer *fb,
  6737. struct drm_pending_vblank_event *event,
  6738. uint32_t page_flip_flags)
  6739. {
  6740. struct drm_device *dev = crtc->dev;
  6741. struct drm_i915_private *dev_priv = dev->dev_private;
  6742. struct drm_framebuffer *old_fb = crtc->fb;
  6743. struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
  6744. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  6745. struct intel_unpin_work *work;
  6746. unsigned long flags;
  6747. int ret;
  6748. /* Can't change pixel format via MI display flips. */
  6749. if (fb->pixel_format != crtc->fb->pixel_format)
  6750. return -EINVAL;
  6751. /*
  6752. * TILEOFF/LINOFF registers can't be changed via MI display flips.
  6753. * Note that pitch changes could also affect these register.
  6754. */
  6755. if (INTEL_INFO(dev)->gen > 3 &&
  6756. (fb->offsets[0] != crtc->fb->offsets[0] ||
  6757. fb->pitches[0] != crtc->fb->pitches[0]))
  6758. return -EINVAL;
  6759. work = kzalloc(sizeof *work, GFP_KERNEL);
  6760. if (work == NULL)
  6761. return -ENOMEM;
  6762. work->event = event;
  6763. work->crtc = crtc;
  6764. work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
  6765. INIT_WORK(&work->work, intel_unpin_work_fn);
  6766. ret = drm_vblank_get(dev, intel_crtc->pipe);
  6767. if (ret)
  6768. goto free_work;
  6769. /* We borrow the event spin lock for protecting unpin_work */
  6770. spin_lock_irqsave(&dev->event_lock, flags);
  6771. if (intel_crtc->unpin_work) {
  6772. spin_unlock_irqrestore(&dev->event_lock, flags);
  6773. kfree(work);
  6774. drm_vblank_put(dev, intel_crtc->pipe);
  6775. DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
  6776. return -EBUSY;
  6777. }
  6778. intel_crtc->unpin_work = work;
  6779. spin_unlock_irqrestore(&dev->event_lock, flags);
  6780. if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
  6781. flush_workqueue(dev_priv->wq);
  6782. ret = i915_mutex_lock_interruptible(dev);
  6783. if (ret)
  6784. goto cleanup;
  6785. /* Reference the objects for the scheduled work. */
  6786. drm_gem_object_reference(&work->old_fb_obj->base);
  6787. drm_gem_object_reference(&obj->base);
  6788. crtc->fb = fb;
  6789. work->pending_flip_obj = obj;
  6790. work->enable_stall_check = true;
  6791. atomic_inc(&intel_crtc->unpin_work_count);
  6792. intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
  6793. ret = dev_priv->display.queue_flip(dev, crtc, fb, obj, page_flip_flags);
  6794. if (ret)
  6795. goto cleanup_pending;
  6796. intel_disable_fbc(dev);
  6797. intel_mark_fb_busy(obj, NULL);
  6798. mutex_unlock(&dev->struct_mutex);
  6799. trace_i915_flip_request(intel_crtc->plane, obj);
  6800. return 0;
  6801. cleanup_pending:
  6802. atomic_dec(&intel_crtc->unpin_work_count);
  6803. crtc->fb = old_fb;
  6804. drm_gem_object_unreference(&work->old_fb_obj->base);
  6805. drm_gem_object_unreference(&obj->base);
  6806. mutex_unlock(&dev->struct_mutex);
  6807. cleanup:
  6808. spin_lock_irqsave(&dev->event_lock, flags);
  6809. intel_crtc->unpin_work = NULL;
  6810. spin_unlock_irqrestore(&dev->event_lock, flags);
  6811. drm_vblank_put(dev, intel_crtc->pipe);
  6812. free_work:
  6813. kfree(work);
  6814. return ret;
  6815. }
  6816. static struct drm_crtc_helper_funcs intel_helper_funcs = {
  6817. .mode_set_base_atomic = intel_pipe_set_base_atomic,
  6818. .load_lut = intel_crtc_load_lut,
  6819. };
  6820. static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
  6821. struct drm_crtc *crtc)
  6822. {
  6823. struct drm_device *dev;
  6824. struct drm_crtc *tmp;
  6825. int crtc_mask = 1;
  6826. WARN(!crtc, "checking null crtc?\n");
  6827. dev = crtc->dev;
  6828. list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
  6829. if (tmp == crtc)
  6830. break;
  6831. crtc_mask <<= 1;
  6832. }
  6833. if (encoder->possible_crtcs & crtc_mask)
  6834. return true;
  6835. return false;
  6836. }
  6837. /**
  6838. * intel_modeset_update_staged_output_state
  6839. *
  6840. * Updates the staged output configuration state, e.g. after we've read out the
  6841. * current hw state.
  6842. */
  6843. static void intel_modeset_update_staged_output_state(struct drm_device *dev)
  6844. {
  6845. struct intel_encoder *encoder;
  6846. struct intel_connector *connector;
  6847. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6848. base.head) {
  6849. connector->new_encoder =
  6850. to_intel_encoder(connector->base.encoder);
  6851. }
  6852. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6853. base.head) {
  6854. encoder->new_crtc =
  6855. to_intel_crtc(encoder->base.crtc);
  6856. }
  6857. }
  6858. /**
  6859. * intel_modeset_commit_output_state
  6860. *
  6861. * This function copies the stage display pipe configuration to the real one.
  6862. */
  6863. static void intel_modeset_commit_output_state(struct drm_device *dev)
  6864. {
  6865. struct intel_encoder *encoder;
  6866. struct intel_connector *connector;
  6867. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6868. base.head) {
  6869. connector->base.encoder = &connector->new_encoder->base;
  6870. }
  6871. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  6872. base.head) {
  6873. encoder->base.crtc = &encoder->new_crtc->base;
  6874. }
  6875. }
  6876. static void
  6877. connected_sink_compute_bpp(struct intel_connector * connector,
  6878. struct intel_crtc_config *pipe_config)
  6879. {
  6880. int bpp = pipe_config->pipe_bpp;
  6881. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] checking for sink bpp constrains\n",
  6882. connector->base.base.id,
  6883. drm_get_connector_name(&connector->base));
  6884. /* Don't use an invalid EDID bpc value */
  6885. if (connector->base.display_info.bpc &&
  6886. connector->base.display_info.bpc * 3 < bpp) {
  6887. DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
  6888. bpp, connector->base.display_info.bpc*3);
  6889. pipe_config->pipe_bpp = connector->base.display_info.bpc*3;
  6890. }
  6891. /* Clamp bpp to 8 on screens without EDID 1.4 */
  6892. if (connector->base.display_info.bpc == 0 && bpp > 24) {
  6893. DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
  6894. bpp);
  6895. pipe_config->pipe_bpp = 24;
  6896. }
  6897. }
  6898. static int
  6899. compute_baseline_pipe_bpp(struct intel_crtc *crtc,
  6900. struct drm_framebuffer *fb,
  6901. struct intel_crtc_config *pipe_config)
  6902. {
  6903. struct drm_device *dev = crtc->base.dev;
  6904. struct intel_connector *connector;
  6905. int bpp;
  6906. switch (fb->pixel_format) {
  6907. case DRM_FORMAT_C8:
  6908. bpp = 8*3; /* since we go through a colormap */
  6909. break;
  6910. case DRM_FORMAT_XRGB1555:
  6911. case DRM_FORMAT_ARGB1555:
  6912. /* checked in intel_framebuffer_init already */
  6913. if (WARN_ON(INTEL_INFO(dev)->gen > 3))
  6914. return -EINVAL;
  6915. case DRM_FORMAT_RGB565:
  6916. bpp = 6*3; /* min is 18bpp */
  6917. break;
  6918. case DRM_FORMAT_XBGR8888:
  6919. case DRM_FORMAT_ABGR8888:
  6920. /* checked in intel_framebuffer_init already */
  6921. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6922. return -EINVAL;
  6923. case DRM_FORMAT_XRGB8888:
  6924. case DRM_FORMAT_ARGB8888:
  6925. bpp = 8*3;
  6926. break;
  6927. case DRM_FORMAT_XRGB2101010:
  6928. case DRM_FORMAT_ARGB2101010:
  6929. case DRM_FORMAT_XBGR2101010:
  6930. case DRM_FORMAT_ABGR2101010:
  6931. /* checked in intel_framebuffer_init already */
  6932. if (WARN_ON(INTEL_INFO(dev)->gen < 4))
  6933. return -EINVAL;
  6934. bpp = 10*3;
  6935. break;
  6936. /* TODO: gen4+ supports 16 bpc floating point, too. */
  6937. default:
  6938. DRM_DEBUG_KMS("unsupported depth\n");
  6939. return -EINVAL;
  6940. }
  6941. pipe_config->pipe_bpp = bpp;
  6942. /* Clamp display bpp to EDID value */
  6943. list_for_each_entry(connector, &dev->mode_config.connector_list,
  6944. base.head) {
  6945. if (!connector->new_encoder ||
  6946. connector->new_encoder->new_crtc != crtc)
  6947. continue;
  6948. connected_sink_compute_bpp(connector, pipe_config);
  6949. }
  6950. return bpp;
  6951. }
  6952. static void intel_dump_pipe_config(struct intel_crtc *crtc,
  6953. struct intel_crtc_config *pipe_config,
  6954. const char *context)
  6955. {
  6956. DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
  6957. context, pipe_name(crtc->pipe));
  6958. DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
  6959. DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
  6960. pipe_config->pipe_bpp, pipe_config->dither);
  6961. DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6962. pipe_config->has_pch_encoder,
  6963. pipe_config->fdi_lanes,
  6964. pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
  6965. pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
  6966. pipe_config->fdi_m_n.tu);
  6967. DRM_DEBUG_KMS("dp: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
  6968. pipe_config->has_dp_encoder,
  6969. pipe_config->dp_m_n.gmch_m, pipe_config->dp_m_n.gmch_n,
  6970. pipe_config->dp_m_n.link_m, pipe_config->dp_m_n.link_n,
  6971. pipe_config->dp_m_n.tu);
  6972. DRM_DEBUG_KMS("requested mode:\n");
  6973. drm_mode_debug_printmodeline(&pipe_config->requested_mode);
  6974. DRM_DEBUG_KMS("adjusted mode:\n");
  6975. drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
  6976. DRM_DEBUG_KMS("port clock: %d\n", pipe_config->port_clock);
  6977. DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
  6978. pipe_config->gmch_pfit.control,
  6979. pipe_config->gmch_pfit.pgm_ratios,
  6980. pipe_config->gmch_pfit.lvds_border_bits);
  6981. DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
  6982. pipe_config->pch_pfit.pos,
  6983. pipe_config->pch_pfit.size);
  6984. DRM_DEBUG_KMS("ips: %i\n", pipe_config->ips_enabled);
  6985. }
  6986. static bool check_encoder_cloning(struct drm_crtc *crtc)
  6987. {
  6988. int num_encoders = 0;
  6989. bool uncloneable_encoders = false;
  6990. struct intel_encoder *encoder;
  6991. list_for_each_entry(encoder, &crtc->dev->mode_config.encoder_list,
  6992. base.head) {
  6993. if (&encoder->new_crtc->base != crtc)
  6994. continue;
  6995. num_encoders++;
  6996. if (!encoder->cloneable)
  6997. uncloneable_encoders = true;
  6998. }
  6999. return !(num_encoders > 1 && uncloneable_encoders);
  7000. }
  7001. static struct intel_crtc_config *
  7002. intel_modeset_pipe_config(struct drm_crtc *crtc,
  7003. struct drm_framebuffer *fb,
  7004. struct drm_display_mode *mode)
  7005. {
  7006. struct drm_device *dev = crtc->dev;
  7007. struct intel_encoder *encoder;
  7008. struct intel_crtc_config *pipe_config;
  7009. int plane_bpp, ret = -EINVAL;
  7010. bool retry = true;
  7011. if (!check_encoder_cloning(crtc)) {
  7012. DRM_DEBUG_KMS("rejecting invalid cloning configuration\n");
  7013. return ERR_PTR(-EINVAL);
  7014. }
  7015. pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
  7016. if (!pipe_config)
  7017. return ERR_PTR(-ENOMEM);
  7018. drm_mode_copy(&pipe_config->adjusted_mode, mode);
  7019. drm_mode_copy(&pipe_config->requested_mode, mode);
  7020. pipe_config->cpu_transcoder =
  7021. (enum transcoder) to_intel_crtc(crtc)->pipe;
  7022. pipe_config->shared_dpll = DPLL_ID_PRIVATE;
  7023. /*
  7024. * Sanitize sync polarity flags based on requested ones. If neither
  7025. * positive or negative polarity is requested, treat this as meaning
  7026. * negative polarity.
  7027. */
  7028. if (!(pipe_config->adjusted_mode.flags &
  7029. (DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NHSYNC)))
  7030. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NHSYNC;
  7031. if (!(pipe_config->adjusted_mode.flags &
  7032. (DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_NVSYNC)))
  7033. pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_NVSYNC;
  7034. /* Compute a starting value for pipe_config->pipe_bpp taking the source
  7035. * plane pixel format and any sink constraints into account. Returns the
  7036. * source plane bpp so that dithering can be selected on mismatches
  7037. * after encoders and crtc also have had their say. */
  7038. plane_bpp = compute_baseline_pipe_bpp(to_intel_crtc(crtc),
  7039. fb, pipe_config);
  7040. if (plane_bpp < 0)
  7041. goto fail;
  7042. encoder_retry:
  7043. /* Ensure the port clock defaults are reset when retrying. */
  7044. pipe_config->port_clock = 0;
  7045. pipe_config->pixel_multiplier = 1;
  7046. /* Fill in default crtc timings, allow encoders to overwrite them. */
  7047. drm_mode_set_crtcinfo(&pipe_config->adjusted_mode, 0);
  7048. /* Pass our mode to the connectors and the CRTC to give them a chance to
  7049. * adjust it according to limitations or connector properties, and also
  7050. * a chance to reject the mode entirely.
  7051. */
  7052. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7053. base.head) {
  7054. if (&encoder->new_crtc->base != crtc)
  7055. continue;
  7056. if (!(encoder->compute_config(encoder, pipe_config))) {
  7057. DRM_DEBUG_KMS("Encoder config failure\n");
  7058. goto fail;
  7059. }
  7060. }
  7061. /* Set default port clock if not overwritten by the encoder. Needs to be
  7062. * done afterwards in case the encoder adjusts the mode. */
  7063. if (!pipe_config->port_clock)
  7064. pipe_config->port_clock = pipe_config->adjusted_mode.clock *
  7065. pipe_config->pixel_multiplier;
  7066. ret = intel_crtc_compute_config(to_intel_crtc(crtc), pipe_config);
  7067. if (ret < 0) {
  7068. DRM_DEBUG_KMS("CRTC fixup failed\n");
  7069. goto fail;
  7070. }
  7071. if (ret == RETRY) {
  7072. if (WARN(!retry, "loop in pipe configuration computation\n")) {
  7073. ret = -EINVAL;
  7074. goto fail;
  7075. }
  7076. DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
  7077. retry = false;
  7078. goto encoder_retry;
  7079. }
  7080. pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
  7081. DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
  7082. plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
  7083. return pipe_config;
  7084. fail:
  7085. kfree(pipe_config);
  7086. return ERR_PTR(ret);
  7087. }
  7088. /* Computes which crtcs are affected and sets the relevant bits in the mask. For
  7089. * simplicity we use the crtc's pipe number (because it's easier to obtain). */
  7090. static void
  7091. intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
  7092. unsigned *prepare_pipes, unsigned *disable_pipes)
  7093. {
  7094. struct intel_crtc *intel_crtc;
  7095. struct drm_device *dev = crtc->dev;
  7096. struct intel_encoder *encoder;
  7097. struct intel_connector *connector;
  7098. struct drm_crtc *tmp_crtc;
  7099. *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
  7100. /* Check which crtcs have changed outputs connected to them, these need
  7101. * to be part of the prepare_pipes mask. We don't (yet) support global
  7102. * modeset across multiple crtcs, so modeset_pipes will only have one
  7103. * bit set at most. */
  7104. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7105. base.head) {
  7106. if (connector->base.encoder == &connector->new_encoder->base)
  7107. continue;
  7108. if (connector->base.encoder) {
  7109. tmp_crtc = connector->base.encoder->crtc;
  7110. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7111. }
  7112. if (connector->new_encoder)
  7113. *prepare_pipes |=
  7114. 1 << connector->new_encoder->new_crtc->pipe;
  7115. }
  7116. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7117. base.head) {
  7118. if (encoder->base.crtc == &encoder->new_crtc->base)
  7119. continue;
  7120. if (encoder->base.crtc) {
  7121. tmp_crtc = encoder->base.crtc;
  7122. *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
  7123. }
  7124. if (encoder->new_crtc)
  7125. *prepare_pipes |= 1 << encoder->new_crtc->pipe;
  7126. }
  7127. /* Check for any pipes that will be fully disabled ... */
  7128. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7129. base.head) {
  7130. bool used = false;
  7131. /* Don't try to disable disabled crtcs. */
  7132. if (!intel_crtc->base.enabled)
  7133. continue;
  7134. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7135. base.head) {
  7136. if (encoder->new_crtc == intel_crtc)
  7137. used = true;
  7138. }
  7139. if (!used)
  7140. *disable_pipes |= 1 << intel_crtc->pipe;
  7141. }
  7142. /* set_mode is also used to update properties on life display pipes. */
  7143. intel_crtc = to_intel_crtc(crtc);
  7144. if (crtc->enabled)
  7145. *prepare_pipes |= 1 << intel_crtc->pipe;
  7146. /*
  7147. * For simplicity do a full modeset on any pipe where the output routing
  7148. * changed. We could be more clever, but that would require us to be
  7149. * more careful with calling the relevant encoder->mode_set functions.
  7150. */
  7151. if (*prepare_pipes)
  7152. *modeset_pipes = *prepare_pipes;
  7153. /* ... and mask these out. */
  7154. *modeset_pipes &= ~(*disable_pipes);
  7155. *prepare_pipes &= ~(*disable_pipes);
  7156. /*
  7157. * HACK: We don't (yet) fully support global modesets. intel_set_config
  7158. * obies this rule, but the modeset restore mode of
  7159. * intel_modeset_setup_hw_state does not.
  7160. */
  7161. *modeset_pipes &= 1 << intel_crtc->pipe;
  7162. *prepare_pipes &= 1 << intel_crtc->pipe;
  7163. DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
  7164. *modeset_pipes, *prepare_pipes, *disable_pipes);
  7165. }
  7166. static bool intel_crtc_in_use(struct drm_crtc *crtc)
  7167. {
  7168. struct drm_encoder *encoder;
  7169. struct drm_device *dev = crtc->dev;
  7170. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
  7171. if (encoder->crtc == crtc)
  7172. return true;
  7173. return false;
  7174. }
  7175. static void
  7176. intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
  7177. {
  7178. struct intel_encoder *intel_encoder;
  7179. struct intel_crtc *intel_crtc;
  7180. struct drm_connector *connector;
  7181. list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
  7182. base.head) {
  7183. if (!intel_encoder->base.crtc)
  7184. continue;
  7185. intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
  7186. if (prepare_pipes & (1 << intel_crtc->pipe))
  7187. intel_encoder->connectors_active = false;
  7188. }
  7189. intel_modeset_commit_output_state(dev);
  7190. /* Update computed state. */
  7191. list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
  7192. base.head) {
  7193. intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
  7194. }
  7195. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7196. if (!connector->encoder || !connector->encoder->crtc)
  7197. continue;
  7198. intel_crtc = to_intel_crtc(connector->encoder->crtc);
  7199. if (prepare_pipes & (1 << intel_crtc->pipe)) {
  7200. struct drm_property *dpms_property =
  7201. dev->mode_config.dpms_property;
  7202. connector->dpms = DRM_MODE_DPMS_ON;
  7203. drm_object_property_set_value(&connector->base,
  7204. dpms_property,
  7205. DRM_MODE_DPMS_ON);
  7206. intel_encoder = to_intel_encoder(connector->encoder);
  7207. intel_encoder->connectors_active = true;
  7208. }
  7209. }
  7210. }
  7211. static bool intel_fuzzy_clock_check(int clock1, int clock2)
  7212. {
  7213. int diff;
  7214. if (clock1 == clock2)
  7215. return true;
  7216. if (!clock1 || !clock2)
  7217. return false;
  7218. diff = abs(clock1 - clock2);
  7219. if (((((diff + clock1 + clock2) * 100)) / (clock1 + clock2)) < 105)
  7220. return true;
  7221. return false;
  7222. }
  7223. #define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
  7224. list_for_each_entry((intel_crtc), \
  7225. &(dev)->mode_config.crtc_list, \
  7226. base.head) \
  7227. if (mask & (1 <<(intel_crtc)->pipe))
  7228. static bool
  7229. intel_pipe_config_compare(struct drm_device *dev,
  7230. struct intel_crtc_config *current_config,
  7231. struct intel_crtc_config *pipe_config)
  7232. {
  7233. #define PIPE_CONF_CHECK_X(name) \
  7234. if (current_config->name != pipe_config->name) { \
  7235. DRM_ERROR("mismatch in " #name " " \
  7236. "(expected 0x%08x, found 0x%08x)\n", \
  7237. current_config->name, \
  7238. pipe_config->name); \
  7239. return false; \
  7240. }
  7241. #define PIPE_CONF_CHECK_I(name) \
  7242. if (current_config->name != pipe_config->name) { \
  7243. DRM_ERROR("mismatch in " #name " " \
  7244. "(expected %i, found %i)\n", \
  7245. current_config->name, \
  7246. pipe_config->name); \
  7247. return false; \
  7248. }
  7249. #define PIPE_CONF_CHECK_FLAGS(name, mask) \
  7250. if ((current_config->name ^ pipe_config->name) & (mask)) { \
  7251. DRM_ERROR("mismatch in " #name "(" #mask ") " \
  7252. "(expected %i, found %i)\n", \
  7253. current_config->name & (mask), \
  7254. pipe_config->name & (mask)); \
  7255. return false; \
  7256. }
  7257. #define PIPE_CONF_CHECK_CLOCK_FUZZY(name) \
  7258. if (!intel_fuzzy_clock_check(current_config->name, pipe_config->name)) { \
  7259. DRM_ERROR("mismatch in " #name " " \
  7260. "(expected %i, found %i)\n", \
  7261. current_config->name, \
  7262. pipe_config->name); \
  7263. return false; \
  7264. }
  7265. #define PIPE_CONF_QUIRK(quirk) \
  7266. ((current_config->quirks | pipe_config->quirks) & (quirk))
  7267. PIPE_CONF_CHECK_I(cpu_transcoder);
  7268. PIPE_CONF_CHECK_I(has_pch_encoder);
  7269. PIPE_CONF_CHECK_I(fdi_lanes);
  7270. PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
  7271. PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
  7272. PIPE_CONF_CHECK_I(fdi_m_n.link_m);
  7273. PIPE_CONF_CHECK_I(fdi_m_n.link_n);
  7274. PIPE_CONF_CHECK_I(fdi_m_n.tu);
  7275. PIPE_CONF_CHECK_I(has_dp_encoder);
  7276. PIPE_CONF_CHECK_I(dp_m_n.gmch_m);
  7277. PIPE_CONF_CHECK_I(dp_m_n.gmch_n);
  7278. PIPE_CONF_CHECK_I(dp_m_n.link_m);
  7279. PIPE_CONF_CHECK_I(dp_m_n.link_n);
  7280. PIPE_CONF_CHECK_I(dp_m_n.tu);
  7281. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
  7282. PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
  7283. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
  7284. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
  7285. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
  7286. PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
  7287. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
  7288. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
  7289. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
  7290. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
  7291. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
  7292. PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
  7293. PIPE_CONF_CHECK_I(pixel_multiplier);
  7294. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7295. DRM_MODE_FLAG_INTERLACE);
  7296. if (!PIPE_CONF_QUIRK(PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS)) {
  7297. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7298. DRM_MODE_FLAG_PHSYNC);
  7299. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7300. DRM_MODE_FLAG_NHSYNC);
  7301. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7302. DRM_MODE_FLAG_PVSYNC);
  7303. PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
  7304. DRM_MODE_FLAG_NVSYNC);
  7305. }
  7306. PIPE_CONF_CHECK_I(requested_mode.hdisplay);
  7307. PIPE_CONF_CHECK_I(requested_mode.vdisplay);
  7308. PIPE_CONF_CHECK_I(gmch_pfit.control);
  7309. /* pfit ratios are autocomputed by the hw on gen4+ */
  7310. if (INTEL_INFO(dev)->gen < 4)
  7311. PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
  7312. PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
  7313. PIPE_CONF_CHECK_I(pch_pfit.pos);
  7314. PIPE_CONF_CHECK_I(pch_pfit.size);
  7315. PIPE_CONF_CHECK_I(ips_enabled);
  7316. PIPE_CONF_CHECK_I(shared_dpll);
  7317. PIPE_CONF_CHECK_X(dpll_hw_state.dpll);
  7318. PIPE_CONF_CHECK_X(dpll_hw_state.dpll_md);
  7319. PIPE_CONF_CHECK_X(dpll_hw_state.fp0);
  7320. PIPE_CONF_CHECK_X(dpll_hw_state.fp1);
  7321. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5)
  7322. PIPE_CONF_CHECK_I(pipe_bpp);
  7323. if (!IS_HASWELL(dev)) {
  7324. PIPE_CONF_CHECK_CLOCK_FUZZY(adjusted_mode.clock);
  7325. PIPE_CONF_CHECK_CLOCK_FUZZY(port_clock);
  7326. }
  7327. #undef PIPE_CONF_CHECK_X
  7328. #undef PIPE_CONF_CHECK_I
  7329. #undef PIPE_CONF_CHECK_FLAGS
  7330. #undef PIPE_CONF_CHECK_CLOCK_FUZZY
  7331. #undef PIPE_CONF_QUIRK
  7332. return true;
  7333. }
  7334. static void
  7335. check_connector_state(struct drm_device *dev)
  7336. {
  7337. struct intel_connector *connector;
  7338. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7339. base.head) {
  7340. /* This also checks the encoder/connector hw state with the
  7341. * ->get_hw_state callbacks. */
  7342. intel_connector_check_state(connector);
  7343. WARN(&connector->new_encoder->base != connector->base.encoder,
  7344. "connector's staged encoder doesn't match current encoder\n");
  7345. }
  7346. }
  7347. static void
  7348. check_encoder_state(struct drm_device *dev)
  7349. {
  7350. struct intel_encoder *encoder;
  7351. struct intel_connector *connector;
  7352. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7353. base.head) {
  7354. bool enabled = false;
  7355. bool active = false;
  7356. enum pipe pipe, tracked_pipe;
  7357. DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
  7358. encoder->base.base.id,
  7359. drm_get_encoder_name(&encoder->base));
  7360. WARN(&encoder->new_crtc->base != encoder->base.crtc,
  7361. "encoder's stage crtc doesn't match current crtc\n");
  7362. WARN(encoder->connectors_active && !encoder->base.crtc,
  7363. "encoder's active_connectors set, but no crtc\n");
  7364. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7365. base.head) {
  7366. if (connector->base.encoder != &encoder->base)
  7367. continue;
  7368. enabled = true;
  7369. if (connector->base.dpms != DRM_MODE_DPMS_OFF)
  7370. active = true;
  7371. }
  7372. WARN(!!encoder->base.crtc != enabled,
  7373. "encoder's enabled state mismatch "
  7374. "(expected %i, found %i)\n",
  7375. !!encoder->base.crtc, enabled);
  7376. WARN(active && !encoder->base.crtc,
  7377. "active encoder with no crtc\n");
  7378. WARN(encoder->connectors_active != active,
  7379. "encoder's computed active state doesn't match tracked active state "
  7380. "(expected %i, found %i)\n", active, encoder->connectors_active);
  7381. active = encoder->get_hw_state(encoder, &pipe);
  7382. WARN(active != encoder->connectors_active,
  7383. "encoder's hw state doesn't match sw tracking "
  7384. "(expected %i, found %i)\n",
  7385. encoder->connectors_active, active);
  7386. if (!encoder->base.crtc)
  7387. continue;
  7388. tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
  7389. WARN(active && pipe != tracked_pipe,
  7390. "active encoder's pipe doesn't match"
  7391. "(expected %i, found %i)\n",
  7392. tracked_pipe, pipe);
  7393. }
  7394. }
  7395. static void
  7396. check_crtc_state(struct drm_device *dev)
  7397. {
  7398. drm_i915_private_t *dev_priv = dev->dev_private;
  7399. struct intel_crtc *crtc;
  7400. struct intel_encoder *encoder;
  7401. struct intel_crtc_config pipe_config;
  7402. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7403. base.head) {
  7404. bool enabled = false;
  7405. bool active = false;
  7406. memset(&pipe_config, 0, sizeof(pipe_config));
  7407. DRM_DEBUG_KMS("[CRTC:%d]\n",
  7408. crtc->base.base.id);
  7409. WARN(crtc->active && !crtc->base.enabled,
  7410. "active crtc, but not enabled in sw tracking\n");
  7411. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7412. base.head) {
  7413. if (encoder->base.crtc != &crtc->base)
  7414. continue;
  7415. enabled = true;
  7416. if (encoder->connectors_active)
  7417. active = true;
  7418. }
  7419. WARN(active != crtc->active,
  7420. "crtc's computed active state doesn't match tracked active state "
  7421. "(expected %i, found %i)\n", active, crtc->active);
  7422. WARN(enabled != crtc->base.enabled,
  7423. "crtc's computed enabled state doesn't match tracked enabled state "
  7424. "(expected %i, found %i)\n", enabled, crtc->base.enabled);
  7425. active = dev_priv->display.get_pipe_config(crtc,
  7426. &pipe_config);
  7427. /* hw state is inconsistent with the pipe A quirk */
  7428. if (crtc->pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
  7429. active = crtc->active;
  7430. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7431. base.head) {
  7432. enum pipe pipe;
  7433. if (encoder->base.crtc != &crtc->base)
  7434. continue;
  7435. if (encoder->get_config &&
  7436. encoder->get_hw_state(encoder, &pipe))
  7437. encoder->get_config(encoder, &pipe_config);
  7438. }
  7439. WARN(crtc->active != active,
  7440. "crtc active state doesn't match with hw state "
  7441. "(expected %i, found %i)\n", crtc->active, active);
  7442. if (active &&
  7443. !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
  7444. WARN(1, "pipe state doesn't match!\n");
  7445. intel_dump_pipe_config(crtc, &pipe_config,
  7446. "[hw state]");
  7447. intel_dump_pipe_config(crtc, &crtc->config,
  7448. "[sw state]");
  7449. }
  7450. }
  7451. }
  7452. static void
  7453. check_shared_dpll_state(struct drm_device *dev)
  7454. {
  7455. drm_i915_private_t *dev_priv = dev->dev_private;
  7456. struct intel_crtc *crtc;
  7457. struct intel_dpll_hw_state dpll_hw_state;
  7458. int i;
  7459. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7460. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  7461. int enabled_crtcs = 0, active_crtcs = 0;
  7462. bool active;
  7463. memset(&dpll_hw_state, 0, sizeof(dpll_hw_state));
  7464. DRM_DEBUG_KMS("%s\n", pll->name);
  7465. active = pll->get_hw_state(dev_priv, pll, &dpll_hw_state);
  7466. WARN(pll->active > pll->refcount,
  7467. "more active pll users than references: %i vs %i\n",
  7468. pll->active, pll->refcount);
  7469. WARN(pll->active && !pll->on,
  7470. "pll in active use but not on in sw tracking\n");
  7471. WARN(pll->on && !pll->active,
  7472. "pll in on but not on in use in sw tracking\n");
  7473. WARN(pll->on != active,
  7474. "pll on state mismatch (expected %i, found %i)\n",
  7475. pll->on, active);
  7476. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  7477. base.head) {
  7478. if (crtc->base.enabled && intel_crtc_to_shared_dpll(crtc) == pll)
  7479. enabled_crtcs++;
  7480. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  7481. active_crtcs++;
  7482. }
  7483. WARN(pll->active != active_crtcs,
  7484. "pll active crtcs mismatch (expected %i, found %i)\n",
  7485. pll->active, active_crtcs);
  7486. WARN(pll->refcount != enabled_crtcs,
  7487. "pll enabled crtcs mismatch (expected %i, found %i)\n",
  7488. pll->refcount, enabled_crtcs);
  7489. WARN(pll->on && memcmp(&pll->hw_state, &dpll_hw_state,
  7490. sizeof(dpll_hw_state)),
  7491. "pll hw state mismatch\n");
  7492. }
  7493. }
  7494. void
  7495. intel_modeset_check_state(struct drm_device *dev)
  7496. {
  7497. check_connector_state(dev);
  7498. check_encoder_state(dev);
  7499. check_crtc_state(dev);
  7500. check_shared_dpll_state(dev);
  7501. }
  7502. void ironlake_check_encoder_dotclock(const struct intel_crtc_config *pipe_config,
  7503. int dotclock)
  7504. {
  7505. /*
  7506. * FDI already provided one idea for the dotclock.
  7507. * Yell if the encoder disagrees.
  7508. */
  7509. WARN(!intel_fuzzy_clock_check(pipe_config->adjusted_mode.clock, dotclock),
  7510. "FDI dotclock and encoder dotclock mismatch, fdi: %i, encoder: %i\n",
  7511. pipe_config->adjusted_mode.clock, dotclock);
  7512. }
  7513. static int __intel_set_mode(struct drm_crtc *crtc,
  7514. struct drm_display_mode *mode,
  7515. int x, int y, struct drm_framebuffer *fb)
  7516. {
  7517. struct drm_device *dev = crtc->dev;
  7518. drm_i915_private_t *dev_priv = dev->dev_private;
  7519. struct drm_display_mode *saved_mode, *saved_hwmode;
  7520. struct intel_crtc_config *pipe_config = NULL;
  7521. struct intel_crtc *intel_crtc;
  7522. unsigned disable_pipes, prepare_pipes, modeset_pipes;
  7523. int ret = 0;
  7524. saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
  7525. if (!saved_mode)
  7526. return -ENOMEM;
  7527. saved_hwmode = saved_mode + 1;
  7528. intel_modeset_affected_pipes(crtc, &modeset_pipes,
  7529. &prepare_pipes, &disable_pipes);
  7530. *saved_hwmode = crtc->hwmode;
  7531. *saved_mode = crtc->mode;
  7532. /* Hack: Because we don't (yet) support global modeset on multiple
  7533. * crtcs, we don't keep track of the new mode for more than one crtc.
  7534. * Hence simply check whether any bit is set in modeset_pipes in all the
  7535. * pieces of code that are not yet converted to deal with mutliple crtcs
  7536. * changing their mode at the same time. */
  7537. if (modeset_pipes) {
  7538. pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
  7539. if (IS_ERR(pipe_config)) {
  7540. ret = PTR_ERR(pipe_config);
  7541. pipe_config = NULL;
  7542. goto out;
  7543. }
  7544. intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
  7545. "[modeset]");
  7546. }
  7547. for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
  7548. intel_crtc_disable(&intel_crtc->base);
  7549. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
  7550. if (intel_crtc->base.enabled)
  7551. dev_priv->display.crtc_disable(&intel_crtc->base);
  7552. }
  7553. /* crtc->mode is already used by the ->mode_set callbacks, hence we need
  7554. * to set it here already despite that we pass it down the callchain.
  7555. */
  7556. if (modeset_pipes) {
  7557. crtc->mode = *mode;
  7558. /* mode_set/enable/disable functions rely on a correct pipe
  7559. * config. */
  7560. to_intel_crtc(crtc)->config = *pipe_config;
  7561. }
  7562. /* Only after disabling all output pipelines that will be changed can we
  7563. * update the the output configuration. */
  7564. intel_modeset_update_state(dev, prepare_pipes);
  7565. if (dev_priv->display.modeset_global_resources)
  7566. dev_priv->display.modeset_global_resources(dev);
  7567. /* Set up the DPLL and any encoders state that needs to adjust or depend
  7568. * on the DPLL.
  7569. */
  7570. for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
  7571. ret = intel_crtc_mode_set(&intel_crtc->base,
  7572. x, y, fb);
  7573. if (ret)
  7574. goto done;
  7575. }
  7576. /* Now enable the clocks, plane, pipe, and connectors that we set up. */
  7577. for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
  7578. dev_priv->display.crtc_enable(&intel_crtc->base);
  7579. if (modeset_pipes) {
  7580. /* Store real post-adjustment hardware mode. */
  7581. crtc->hwmode = pipe_config->adjusted_mode;
  7582. /* Calculate and store various constants which
  7583. * are later needed by vblank and swap-completion
  7584. * timestamping. They are derived from true hwmode.
  7585. */
  7586. drm_calc_timestamping_constants(crtc);
  7587. }
  7588. /* FIXME: add subpixel order */
  7589. done:
  7590. if (ret && crtc->enabled) {
  7591. crtc->hwmode = *saved_hwmode;
  7592. crtc->mode = *saved_mode;
  7593. }
  7594. out:
  7595. kfree(pipe_config);
  7596. kfree(saved_mode);
  7597. return ret;
  7598. }
  7599. static int intel_set_mode(struct drm_crtc *crtc,
  7600. struct drm_display_mode *mode,
  7601. int x, int y, struct drm_framebuffer *fb)
  7602. {
  7603. int ret;
  7604. ret = __intel_set_mode(crtc, mode, x, y, fb);
  7605. if (ret == 0)
  7606. intel_modeset_check_state(crtc->dev);
  7607. return ret;
  7608. }
  7609. void intel_crtc_restore_mode(struct drm_crtc *crtc)
  7610. {
  7611. intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
  7612. }
  7613. #undef for_each_intel_crtc_masked
  7614. static void intel_set_config_free(struct intel_set_config *config)
  7615. {
  7616. if (!config)
  7617. return;
  7618. kfree(config->save_connector_encoders);
  7619. kfree(config->save_encoder_crtcs);
  7620. kfree(config);
  7621. }
  7622. static int intel_set_config_save_state(struct drm_device *dev,
  7623. struct intel_set_config *config)
  7624. {
  7625. struct drm_encoder *encoder;
  7626. struct drm_connector *connector;
  7627. int count;
  7628. config->save_encoder_crtcs =
  7629. kcalloc(dev->mode_config.num_encoder,
  7630. sizeof(struct drm_crtc *), GFP_KERNEL);
  7631. if (!config->save_encoder_crtcs)
  7632. return -ENOMEM;
  7633. config->save_connector_encoders =
  7634. kcalloc(dev->mode_config.num_connector,
  7635. sizeof(struct drm_encoder *), GFP_KERNEL);
  7636. if (!config->save_connector_encoders)
  7637. return -ENOMEM;
  7638. /* Copy data. Note that driver private data is not affected.
  7639. * Should anything bad happen only the expected state is
  7640. * restored, not the drivers personal bookkeeping.
  7641. */
  7642. count = 0;
  7643. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  7644. config->save_encoder_crtcs[count++] = encoder->crtc;
  7645. }
  7646. count = 0;
  7647. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  7648. config->save_connector_encoders[count++] = connector->encoder;
  7649. }
  7650. return 0;
  7651. }
  7652. static void intel_set_config_restore_state(struct drm_device *dev,
  7653. struct intel_set_config *config)
  7654. {
  7655. struct intel_encoder *encoder;
  7656. struct intel_connector *connector;
  7657. int count;
  7658. count = 0;
  7659. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  7660. encoder->new_crtc =
  7661. to_intel_crtc(config->save_encoder_crtcs[count++]);
  7662. }
  7663. count = 0;
  7664. list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
  7665. connector->new_encoder =
  7666. to_intel_encoder(config->save_connector_encoders[count++]);
  7667. }
  7668. }
  7669. static bool
  7670. is_crtc_connector_off(struct drm_mode_set *set)
  7671. {
  7672. int i;
  7673. if (set->num_connectors == 0)
  7674. return false;
  7675. if (WARN_ON(set->connectors == NULL))
  7676. return false;
  7677. for (i = 0; i < set->num_connectors; i++)
  7678. if (set->connectors[i]->encoder &&
  7679. set->connectors[i]->encoder->crtc == set->crtc &&
  7680. set->connectors[i]->dpms != DRM_MODE_DPMS_ON)
  7681. return true;
  7682. return false;
  7683. }
  7684. static void
  7685. intel_set_config_compute_mode_changes(struct drm_mode_set *set,
  7686. struct intel_set_config *config)
  7687. {
  7688. /* We should be able to check here if the fb has the same properties
  7689. * and then just flip_or_move it */
  7690. if (is_crtc_connector_off(set)) {
  7691. config->mode_changed = true;
  7692. } else if (set->crtc->fb != set->fb) {
  7693. /* If we have no fb then treat it as a full mode set */
  7694. if (set->crtc->fb == NULL) {
  7695. struct intel_crtc *intel_crtc =
  7696. to_intel_crtc(set->crtc);
  7697. if (intel_crtc->active && i915_fastboot) {
  7698. DRM_DEBUG_KMS("crtc has no fb, will flip\n");
  7699. config->fb_changed = true;
  7700. } else {
  7701. DRM_DEBUG_KMS("inactive crtc, full mode set\n");
  7702. config->mode_changed = true;
  7703. }
  7704. } else if (set->fb == NULL) {
  7705. config->mode_changed = true;
  7706. } else if (set->fb->pixel_format !=
  7707. set->crtc->fb->pixel_format) {
  7708. config->mode_changed = true;
  7709. } else {
  7710. config->fb_changed = true;
  7711. }
  7712. }
  7713. if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
  7714. config->fb_changed = true;
  7715. if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
  7716. DRM_DEBUG_KMS("modes are different, full mode set\n");
  7717. drm_mode_debug_printmodeline(&set->crtc->mode);
  7718. drm_mode_debug_printmodeline(set->mode);
  7719. config->mode_changed = true;
  7720. }
  7721. DRM_DEBUG_KMS("computed changes for [CRTC:%d], mode_changed=%d, fb_changed=%d\n",
  7722. set->crtc->base.id, config->mode_changed, config->fb_changed);
  7723. }
  7724. static int
  7725. intel_modeset_stage_output_state(struct drm_device *dev,
  7726. struct drm_mode_set *set,
  7727. struct intel_set_config *config)
  7728. {
  7729. struct drm_crtc *new_crtc;
  7730. struct intel_connector *connector;
  7731. struct intel_encoder *encoder;
  7732. int ro;
  7733. /* The upper layers ensure that we either disable a crtc or have a list
  7734. * of connectors. For paranoia, double-check this. */
  7735. WARN_ON(!set->fb && (set->num_connectors != 0));
  7736. WARN_ON(set->fb && (set->num_connectors == 0));
  7737. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7738. base.head) {
  7739. /* Otherwise traverse passed in connector list and get encoders
  7740. * for them. */
  7741. for (ro = 0; ro < set->num_connectors; ro++) {
  7742. if (set->connectors[ro] == &connector->base) {
  7743. connector->new_encoder = connector->encoder;
  7744. break;
  7745. }
  7746. }
  7747. /* If we disable the crtc, disable all its connectors. Also, if
  7748. * the connector is on the changing crtc but not on the new
  7749. * connector list, disable it. */
  7750. if ((!set->fb || ro == set->num_connectors) &&
  7751. connector->base.encoder &&
  7752. connector->base.encoder->crtc == set->crtc) {
  7753. connector->new_encoder = NULL;
  7754. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
  7755. connector->base.base.id,
  7756. drm_get_connector_name(&connector->base));
  7757. }
  7758. if (&connector->new_encoder->base != connector->base.encoder) {
  7759. DRM_DEBUG_KMS("encoder changed, full mode switch\n");
  7760. config->mode_changed = true;
  7761. }
  7762. }
  7763. /* connector->new_encoder is now updated for all connectors. */
  7764. /* Update crtc of enabled connectors. */
  7765. list_for_each_entry(connector, &dev->mode_config.connector_list,
  7766. base.head) {
  7767. if (!connector->new_encoder)
  7768. continue;
  7769. new_crtc = connector->new_encoder->base.crtc;
  7770. for (ro = 0; ro < set->num_connectors; ro++) {
  7771. if (set->connectors[ro] == &connector->base)
  7772. new_crtc = set->crtc;
  7773. }
  7774. /* Make sure the new CRTC will work with the encoder */
  7775. if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
  7776. new_crtc)) {
  7777. return -EINVAL;
  7778. }
  7779. connector->encoder->new_crtc = to_intel_crtc(new_crtc);
  7780. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
  7781. connector->base.base.id,
  7782. drm_get_connector_name(&connector->base),
  7783. new_crtc->base.id);
  7784. }
  7785. /* Check for any encoders that needs to be disabled. */
  7786. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  7787. base.head) {
  7788. list_for_each_entry(connector,
  7789. &dev->mode_config.connector_list,
  7790. base.head) {
  7791. if (connector->new_encoder == encoder) {
  7792. WARN_ON(!connector->new_encoder->new_crtc);
  7793. goto next_encoder;
  7794. }
  7795. }
  7796. encoder->new_crtc = NULL;
  7797. next_encoder:
  7798. /* Only now check for crtc changes so we don't miss encoders
  7799. * that will be disabled. */
  7800. if (&encoder->new_crtc->base != encoder->base.crtc) {
  7801. DRM_DEBUG_KMS("crtc changed, full mode switch\n");
  7802. config->mode_changed = true;
  7803. }
  7804. }
  7805. /* Now we've also updated encoder->new_crtc for all encoders. */
  7806. return 0;
  7807. }
  7808. static int intel_crtc_set_config(struct drm_mode_set *set)
  7809. {
  7810. struct drm_device *dev;
  7811. struct drm_mode_set save_set;
  7812. struct intel_set_config *config;
  7813. int ret;
  7814. BUG_ON(!set);
  7815. BUG_ON(!set->crtc);
  7816. BUG_ON(!set->crtc->helper_private);
  7817. /* Enforce sane interface api - has been abused by the fb helper. */
  7818. BUG_ON(!set->mode && set->fb);
  7819. BUG_ON(set->fb && set->num_connectors == 0);
  7820. if (set->fb) {
  7821. DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
  7822. set->crtc->base.id, set->fb->base.id,
  7823. (int)set->num_connectors, set->x, set->y);
  7824. } else {
  7825. DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
  7826. }
  7827. dev = set->crtc->dev;
  7828. ret = -ENOMEM;
  7829. config = kzalloc(sizeof(*config), GFP_KERNEL);
  7830. if (!config)
  7831. goto out_config;
  7832. ret = intel_set_config_save_state(dev, config);
  7833. if (ret)
  7834. goto out_config;
  7835. save_set.crtc = set->crtc;
  7836. save_set.mode = &set->crtc->mode;
  7837. save_set.x = set->crtc->x;
  7838. save_set.y = set->crtc->y;
  7839. save_set.fb = set->crtc->fb;
  7840. /* Compute whether we need a full modeset, only an fb base update or no
  7841. * change at all. In the future we might also check whether only the
  7842. * mode changed, e.g. for LVDS where we only change the panel fitter in
  7843. * such cases. */
  7844. intel_set_config_compute_mode_changes(set, config);
  7845. ret = intel_modeset_stage_output_state(dev, set, config);
  7846. if (ret)
  7847. goto fail;
  7848. if (config->mode_changed) {
  7849. ret = intel_set_mode(set->crtc, set->mode,
  7850. set->x, set->y, set->fb);
  7851. } else if (config->fb_changed) {
  7852. intel_crtc_wait_for_pending_flips(set->crtc);
  7853. ret = intel_pipe_set_base(set->crtc,
  7854. set->x, set->y, set->fb);
  7855. }
  7856. if (ret) {
  7857. DRM_DEBUG_KMS("failed to set mode on [CRTC:%d], err = %d\n",
  7858. set->crtc->base.id, ret);
  7859. fail:
  7860. intel_set_config_restore_state(dev, config);
  7861. /* Try to restore the config */
  7862. if (config->mode_changed &&
  7863. intel_set_mode(save_set.crtc, save_set.mode,
  7864. save_set.x, save_set.y, save_set.fb))
  7865. DRM_ERROR("failed to restore config after modeset failure\n");
  7866. }
  7867. out_config:
  7868. intel_set_config_free(config);
  7869. return ret;
  7870. }
  7871. static const struct drm_crtc_funcs intel_crtc_funcs = {
  7872. .cursor_set = intel_crtc_cursor_set,
  7873. .cursor_move = intel_crtc_cursor_move,
  7874. .gamma_set = intel_crtc_gamma_set,
  7875. .set_config = intel_crtc_set_config,
  7876. .destroy = intel_crtc_destroy,
  7877. .page_flip = intel_crtc_page_flip,
  7878. };
  7879. static void intel_cpu_pll_init(struct drm_device *dev)
  7880. {
  7881. if (HAS_DDI(dev))
  7882. intel_ddi_pll_init(dev);
  7883. }
  7884. static bool ibx_pch_dpll_get_hw_state(struct drm_i915_private *dev_priv,
  7885. struct intel_shared_dpll *pll,
  7886. struct intel_dpll_hw_state *hw_state)
  7887. {
  7888. uint32_t val;
  7889. val = I915_READ(PCH_DPLL(pll->id));
  7890. hw_state->dpll = val;
  7891. hw_state->fp0 = I915_READ(PCH_FP0(pll->id));
  7892. hw_state->fp1 = I915_READ(PCH_FP1(pll->id));
  7893. return val & DPLL_VCO_ENABLE;
  7894. }
  7895. static void ibx_pch_dpll_mode_set(struct drm_i915_private *dev_priv,
  7896. struct intel_shared_dpll *pll)
  7897. {
  7898. I915_WRITE(PCH_FP0(pll->id), pll->hw_state.fp0);
  7899. I915_WRITE(PCH_FP1(pll->id), pll->hw_state.fp1);
  7900. }
  7901. static void ibx_pch_dpll_enable(struct drm_i915_private *dev_priv,
  7902. struct intel_shared_dpll *pll)
  7903. {
  7904. /* PCH refclock must be enabled first */
  7905. assert_pch_refclk_enabled(dev_priv);
  7906. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7907. /* Wait for the clocks to stabilize. */
  7908. POSTING_READ(PCH_DPLL(pll->id));
  7909. udelay(150);
  7910. /* The pixel multiplier can only be updated once the
  7911. * DPLL is enabled and the clocks are stable.
  7912. *
  7913. * So write it again.
  7914. */
  7915. I915_WRITE(PCH_DPLL(pll->id), pll->hw_state.dpll);
  7916. POSTING_READ(PCH_DPLL(pll->id));
  7917. udelay(200);
  7918. }
  7919. static void ibx_pch_dpll_disable(struct drm_i915_private *dev_priv,
  7920. struct intel_shared_dpll *pll)
  7921. {
  7922. struct drm_device *dev = dev_priv->dev;
  7923. struct intel_crtc *crtc;
  7924. /* Make sure no transcoder isn't still depending on us. */
  7925. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  7926. if (intel_crtc_to_shared_dpll(crtc) == pll)
  7927. assert_pch_transcoder_disabled(dev_priv, crtc->pipe);
  7928. }
  7929. I915_WRITE(PCH_DPLL(pll->id), 0);
  7930. POSTING_READ(PCH_DPLL(pll->id));
  7931. udelay(200);
  7932. }
  7933. static char *ibx_pch_dpll_names[] = {
  7934. "PCH DPLL A",
  7935. "PCH DPLL B",
  7936. };
  7937. static void ibx_pch_dpll_init(struct drm_device *dev)
  7938. {
  7939. struct drm_i915_private *dev_priv = dev->dev_private;
  7940. int i;
  7941. dev_priv->num_shared_dpll = 2;
  7942. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  7943. dev_priv->shared_dplls[i].id = i;
  7944. dev_priv->shared_dplls[i].name = ibx_pch_dpll_names[i];
  7945. dev_priv->shared_dplls[i].mode_set = ibx_pch_dpll_mode_set;
  7946. dev_priv->shared_dplls[i].enable = ibx_pch_dpll_enable;
  7947. dev_priv->shared_dplls[i].disable = ibx_pch_dpll_disable;
  7948. dev_priv->shared_dplls[i].get_hw_state =
  7949. ibx_pch_dpll_get_hw_state;
  7950. }
  7951. }
  7952. static void intel_shared_dpll_init(struct drm_device *dev)
  7953. {
  7954. struct drm_i915_private *dev_priv = dev->dev_private;
  7955. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  7956. ibx_pch_dpll_init(dev);
  7957. else
  7958. dev_priv->num_shared_dpll = 0;
  7959. BUG_ON(dev_priv->num_shared_dpll > I915_NUM_PLLS);
  7960. DRM_DEBUG_KMS("%i shared PLLs initialized\n",
  7961. dev_priv->num_shared_dpll);
  7962. }
  7963. static void intel_crtc_init(struct drm_device *dev, int pipe)
  7964. {
  7965. drm_i915_private_t *dev_priv = dev->dev_private;
  7966. struct intel_crtc *intel_crtc;
  7967. int i;
  7968. intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  7969. if (intel_crtc == NULL)
  7970. return;
  7971. drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
  7972. drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
  7973. for (i = 0; i < 256; i++) {
  7974. intel_crtc->lut_r[i] = i;
  7975. intel_crtc->lut_g[i] = i;
  7976. intel_crtc->lut_b[i] = i;
  7977. }
  7978. /* Swap pipes & planes for FBC on pre-965 */
  7979. intel_crtc->pipe = pipe;
  7980. intel_crtc->plane = pipe;
  7981. if (IS_MOBILE(dev) && IS_GEN3(dev)) {
  7982. DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
  7983. intel_crtc->plane = !pipe;
  7984. }
  7985. BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
  7986. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
  7987. dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
  7988. dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
  7989. drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
  7990. }
  7991. int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
  7992. struct drm_file *file)
  7993. {
  7994. struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
  7995. struct drm_mode_object *drmmode_obj;
  7996. struct intel_crtc *crtc;
  7997. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  7998. return -ENODEV;
  7999. drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
  8000. DRM_MODE_OBJECT_CRTC);
  8001. if (!drmmode_obj) {
  8002. DRM_ERROR("no such CRTC id\n");
  8003. return -EINVAL;
  8004. }
  8005. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  8006. pipe_from_crtc_id->pipe = crtc->pipe;
  8007. return 0;
  8008. }
  8009. static int intel_encoder_clones(struct intel_encoder *encoder)
  8010. {
  8011. struct drm_device *dev = encoder->base.dev;
  8012. struct intel_encoder *source_encoder;
  8013. int index_mask = 0;
  8014. int entry = 0;
  8015. list_for_each_entry(source_encoder,
  8016. &dev->mode_config.encoder_list, base.head) {
  8017. if (encoder == source_encoder)
  8018. index_mask |= (1 << entry);
  8019. /* Intel hw has only one MUX where enocoders could be cloned. */
  8020. if (encoder->cloneable && source_encoder->cloneable)
  8021. index_mask |= (1 << entry);
  8022. entry++;
  8023. }
  8024. return index_mask;
  8025. }
  8026. static bool has_edp_a(struct drm_device *dev)
  8027. {
  8028. struct drm_i915_private *dev_priv = dev->dev_private;
  8029. if (!IS_MOBILE(dev))
  8030. return false;
  8031. if ((I915_READ(DP_A) & DP_DETECTED) == 0)
  8032. return false;
  8033. if (IS_GEN5(dev) &&
  8034. (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
  8035. return false;
  8036. return true;
  8037. }
  8038. static void intel_setup_outputs(struct drm_device *dev)
  8039. {
  8040. struct drm_i915_private *dev_priv = dev->dev_private;
  8041. struct intel_encoder *encoder;
  8042. bool dpd_is_edp = false;
  8043. intel_lvds_init(dev);
  8044. if (!IS_ULT(dev))
  8045. intel_crt_init(dev);
  8046. if (HAS_DDI(dev)) {
  8047. int found;
  8048. /* Haswell uses DDI functions to detect digital outputs */
  8049. found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
  8050. /* DDI A only supports eDP */
  8051. if (found)
  8052. intel_ddi_init(dev, PORT_A);
  8053. /* DDI B, C and D detection is indicated by the SFUSE_STRAP
  8054. * register */
  8055. found = I915_READ(SFUSE_STRAP);
  8056. if (found & SFUSE_STRAP_DDIB_DETECTED)
  8057. intel_ddi_init(dev, PORT_B);
  8058. if (found & SFUSE_STRAP_DDIC_DETECTED)
  8059. intel_ddi_init(dev, PORT_C);
  8060. if (found & SFUSE_STRAP_DDID_DETECTED)
  8061. intel_ddi_init(dev, PORT_D);
  8062. } else if (HAS_PCH_SPLIT(dev)) {
  8063. int found;
  8064. dpd_is_edp = intel_dpd_is_edp(dev);
  8065. if (has_edp_a(dev))
  8066. intel_dp_init(dev, DP_A, PORT_A);
  8067. if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
  8068. /* PCH SDVOB multiplex with HDMIB */
  8069. found = intel_sdvo_init(dev, PCH_SDVOB, true);
  8070. if (!found)
  8071. intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
  8072. if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
  8073. intel_dp_init(dev, PCH_DP_B, PORT_B);
  8074. }
  8075. if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
  8076. intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
  8077. if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
  8078. intel_hdmi_init(dev, PCH_HDMID, PORT_D);
  8079. if (I915_READ(PCH_DP_C) & DP_DETECTED)
  8080. intel_dp_init(dev, PCH_DP_C, PORT_C);
  8081. if (I915_READ(PCH_DP_D) & DP_DETECTED)
  8082. intel_dp_init(dev, PCH_DP_D, PORT_D);
  8083. } else if (IS_VALLEYVIEW(dev)) {
  8084. /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
  8085. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIC) & SDVO_DETECTED) {
  8086. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIC,
  8087. PORT_C);
  8088. if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
  8089. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C,
  8090. PORT_C);
  8091. }
  8092. if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
  8093. intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
  8094. PORT_B);
  8095. if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
  8096. intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
  8097. }
  8098. intel_dsi_init(dev);
  8099. } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
  8100. bool found = false;
  8101. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8102. DRM_DEBUG_KMS("probing SDVOB\n");
  8103. found = intel_sdvo_init(dev, GEN3_SDVOB, true);
  8104. if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
  8105. DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
  8106. intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
  8107. }
  8108. if (!found && SUPPORTS_INTEGRATED_DP(dev))
  8109. intel_dp_init(dev, DP_B, PORT_B);
  8110. }
  8111. /* Before G4X SDVOC doesn't have its own detect register */
  8112. if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
  8113. DRM_DEBUG_KMS("probing SDVOC\n");
  8114. found = intel_sdvo_init(dev, GEN3_SDVOC, false);
  8115. }
  8116. if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
  8117. if (SUPPORTS_INTEGRATED_HDMI(dev)) {
  8118. DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
  8119. intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
  8120. }
  8121. if (SUPPORTS_INTEGRATED_DP(dev))
  8122. intel_dp_init(dev, DP_C, PORT_C);
  8123. }
  8124. if (SUPPORTS_INTEGRATED_DP(dev) &&
  8125. (I915_READ(DP_D) & DP_DETECTED))
  8126. intel_dp_init(dev, DP_D, PORT_D);
  8127. } else if (IS_GEN2(dev))
  8128. intel_dvo_init(dev);
  8129. if (SUPPORTS_TV(dev))
  8130. intel_tv_init(dev);
  8131. list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
  8132. encoder->base.possible_crtcs = encoder->crtc_mask;
  8133. encoder->base.possible_clones =
  8134. intel_encoder_clones(encoder);
  8135. }
  8136. intel_init_pch_refclk(dev);
  8137. drm_helper_move_panel_connectors_to_head(dev);
  8138. }
  8139. void intel_framebuffer_fini(struct intel_framebuffer *fb)
  8140. {
  8141. drm_framebuffer_cleanup(&fb->base);
  8142. drm_gem_object_unreference_unlocked(&fb->obj->base);
  8143. }
  8144. static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
  8145. {
  8146. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8147. intel_framebuffer_fini(intel_fb);
  8148. kfree(intel_fb);
  8149. }
  8150. static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
  8151. struct drm_file *file,
  8152. unsigned int *handle)
  8153. {
  8154. struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
  8155. struct drm_i915_gem_object *obj = intel_fb->obj;
  8156. return drm_gem_handle_create(file, &obj->base, handle);
  8157. }
  8158. static const struct drm_framebuffer_funcs intel_fb_funcs = {
  8159. .destroy = intel_user_framebuffer_destroy,
  8160. .create_handle = intel_user_framebuffer_create_handle,
  8161. };
  8162. int intel_framebuffer_init(struct drm_device *dev,
  8163. struct intel_framebuffer *intel_fb,
  8164. struct drm_mode_fb_cmd2 *mode_cmd,
  8165. struct drm_i915_gem_object *obj)
  8166. {
  8167. int pitch_limit;
  8168. int ret;
  8169. if (obj->tiling_mode == I915_TILING_Y) {
  8170. DRM_DEBUG("hardware does not support tiling Y\n");
  8171. return -EINVAL;
  8172. }
  8173. if (mode_cmd->pitches[0] & 63) {
  8174. DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
  8175. mode_cmd->pitches[0]);
  8176. return -EINVAL;
  8177. }
  8178. if (INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev)) {
  8179. pitch_limit = 32*1024;
  8180. } else if (INTEL_INFO(dev)->gen >= 4) {
  8181. if (obj->tiling_mode)
  8182. pitch_limit = 16*1024;
  8183. else
  8184. pitch_limit = 32*1024;
  8185. } else if (INTEL_INFO(dev)->gen >= 3) {
  8186. if (obj->tiling_mode)
  8187. pitch_limit = 8*1024;
  8188. else
  8189. pitch_limit = 16*1024;
  8190. } else
  8191. /* XXX DSPC is limited to 4k tiled */
  8192. pitch_limit = 8*1024;
  8193. if (mode_cmd->pitches[0] > pitch_limit) {
  8194. DRM_DEBUG("%s pitch (%d) must be at less than %d\n",
  8195. obj->tiling_mode ? "tiled" : "linear",
  8196. mode_cmd->pitches[0], pitch_limit);
  8197. return -EINVAL;
  8198. }
  8199. if (obj->tiling_mode != I915_TILING_NONE &&
  8200. mode_cmd->pitches[0] != obj->stride) {
  8201. DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
  8202. mode_cmd->pitches[0], obj->stride);
  8203. return -EINVAL;
  8204. }
  8205. /* Reject formats not supported by any plane early. */
  8206. switch (mode_cmd->pixel_format) {
  8207. case DRM_FORMAT_C8:
  8208. case DRM_FORMAT_RGB565:
  8209. case DRM_FORMAT_XRGB8888:
  8210. case DRM_FORMAT_ARGB8888:
  8211. break;
  8212. case DRM_FORMAT_XRGB1555:
  8213. case DRM_FORMAT_ARGB1555:
  8214. if (INTEL_INFO(dev)->gen > 3) {
  8215. DRM_DEBUG("unsupported pixel format: %s\n",
  8216. drm_get_format_name(mode_cmd->pixel_format));
  8217. return -EINVAL;
  8218. }
  8219. break;
  8220. case DRM_FORMAT_XBGR8888:
  8221. case DRM_FORMAT_ABGR8888:
  8222. case DRM_FORMAT_XRGB2101010:
  8223. case DRM_FORMAT_ARGB2101010:
  8224. case DRM_FORMAT_XBGR2101010:
  8225. case DRM_FORMAT_ABGR2101010:
  8226. if (INTEL_INFO(dev)->gen < 4) {
  8227. DRM_DEBUG("unsupported pixel format: %s\n",
  8228. drm_get_format_name(mode_cmd->pixel_format));
  8229. return -EINVAL;
  8230. }
  8231. break;
  8232. case DRM_FORMAT_YUYV:
  8233. case DRM_FORMAT_UYVY:
  8234. case DRM_FORMAT_YVYU:
  8235. case DRM_FORMAT_VYUY:
  8236. if (INTEL_INFO(dev)->gen < 5) {
  8237. DRM_DEBUG("unsupported pixel format: %s\n",
  8238. drm_get_format_name(mode_cmd->pixel_format));
  8239. return -EINVAL;
  8240. }
  8241. break;
  8242. default:
  8243. DRM_DEBUG("unsupported pixel format: %s\n",
  8244. drm_get_format_name(mode_cmd->pixel_format));
  8245. return -EINVAL;
  8246. }
  8247. /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
  8248. if (mode_cmd->offsets[0] != 0)
  8249. return -EINVAL;
  8250. drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
  8251. intel_fb->obj = obj;
  8252. ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
  8253. if (ret) {
  8254. DRM_ERROR("framebuffer init failed %d\n", ret);
  8255. return ret;
  8256. }
  8257. return 0;
  8258. }
  8259. static struct drm_framebuffer *
  8260. intel_user_framebuffer_create(struct drm_device *dev,
  8261. struct drm_file *filp,
  8262. struct drm_mode_fb_cmd2 *mode_cmd)
  8263. {
  8264. struct drm_i915_gem_object *obj;
  8265. obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
  8266. mode_cmd->handles[0]));
  8267. if (&obj->base == NULL)
  8268. return ERR_PTR(-ENOENT);
  8269. return intel_framebuffer_create(dev, mode_cmd, obj);
  8270. }
  8271. static const struct drm_mode_config_funcs intel_mode_funcs = {
  8272. .fb_create = intel_user_framebuffer_create,
  8273. .output_poll_changed = intel_fb_output_poll_changed,
  8274. };
  8275. /* Set up chip specific display functions */
  8276. static void intel_init_display(struct drm_device *dev)
  8277. {
  8278. struct drm_i915_private *dev_priv = dev->dev_private;
  8279. if (HAS_PCH_SPLIT(dev) || IS_G4X(dev))
  8280. dev_priv->display.find_dpll = g4x_find_best_dpll;
  8281. else if (IS_VALLEYVIEW(dev))
  8282. dev_priv->display.find_dpll = vlv_find_best_dpll;
  8283. else if (IS_PINEVIEW(dev))
  8284. dev_priv->display.find_dpll = pnv_find_best_dpll;
  8285. else
  8286. dev_priv->display.find_dpll = i9xx_find_best_dpll;
  8287. if (HAS_DDI(dev)) {
  8288. dev_priv->display.get_pipe_config = haswell_get_pipe_config;
  8289. dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
  8290. dev_priv->display.crtc_enable = haswell_crtc_enable;
  8291. dev_priv->display.crtc_disable = haswell_crtc_disable;
  8292. dev_priv->display.off = haswell_crtc_off;
  8293. dev_priv->display.update_plane = ironlake_update_plane;
  8294. } else if (HAS_PCH_SPLIT(dev)) {
  8295. dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
  8296. dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
  8297. dev_priv->display.crtc_enable = ironlake_crtc_enable;
  8298. dev_priv->display.crtc_disable = ironlake_crtc_disable;
  8299. dev_priv->display.off = ironlake_crtc_off;
  8300. dev_priv->display.update_plane = ironlake_update_plane;
  8301. } else if (IS_VALLEYVIEW(dev)) {
  8302. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8303. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8304. dev_priv->display.crtc_enable = valleyview_crtc_enable;
  8305. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8306. dev_priv->display.off = i9xx_crtc_off;
  8307. dev_priv->display.update_plane = i9xx_update_plane;
  8308. } else {
  8309. dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
  8310. dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
  8311. dev_priv->display.crtc_enable = i9xx_crtc_enable;
  8312. dev_priv->display.crtc_disable = i9xx_crtc_disable;
  8313. dev_priv->display.off = i9xx_crtc_off;
  8314. dev_priv->display.update_plane = i9xx_update_plane;
  8315. }
  8316. /* Returns the core display clock speed */
  8317. if (IS_VALLEYVIEW(dev))
  8318. dev_priv->display.get_display_clock_speed =
  8319. valleyview_get_display_clock_speed;
  8320. else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
  8321. dev_priv->display.get_display_clock_speed =
  8322. i945_get_display_clock_speed;
  8323. else if (IS_I915G(dev))
  8324. dev_priv->display.get_display_clock_speed =
  8325. i915_get_display_clock_speed;
  8326. else if (IS_I945GM(dev) || IS_845G(dev))
  8327. dev_priv->display.get_display_clock_speed =
  8328. i9xx_misc_get_display_clock_speed;
  8329. else if (IS_PINEVIEW(dev))
  8330. dev_priv->display.get_display_clock_speed =
  8331. pnv_get_display_clock_speed;
  8332. else if (IS_I915GM(dev))
  8333. dev_priv->display.get_display_clock_speed =
  8334. i915gm_get_display_clock_speed;
  8335. else if (IS_I865G(dev))
  8336. dev_priv->display.get_display_clock_speed =
  8337. i865_get_display_clock_speed;
  8338. else if (IS_I85X(dev))
  8339. dev_priv->display.get_display_clock_speed =
  8340. i855_get_display_clock_speed;
  8341. else /* 852, 830 */
  8342. dev_priv->display.get_display_clock_speed =
  8343. i830_get_display_clock_speed;
  8344. if (HAS_PCH_SPLIT(dev)) {
  8345. if (IS_GEN5(dev)) {
  8346. dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
  8347. dev_priv->display.write_eld = ironlake_write_eld;
  8348. } else if (IS_GEN6(dev)) {
  8349. dev_priv->display.fdi_link_train = gen6_fdi_link_train;
  8350. dev_priv->display.write_eld = ironlake_write_eld;
  8351. } else if (IS_IVYBRIDGE(dev)) {
  8352. /* FIXME: detect B0+ stepping and use auto training */
  8353. dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
  8354. dev_priv->display.write_eld = ironlake_write_eld;
  8355. dev_priv->display.modeset_global_resources =
  8356. ivb_modeset_global_resources;
  8357. } else if (IS_HASWELL(dev)) {
  8358. dev_priv->display.fdi_link_train = hsw_fdi_link_train;
  8359. dev_priv->display.write_eld = haswell_write_eld;
  8360. dev_priv->display.modeset_global_resources =
  8361. haswell_modeset_global_resources;
  8362. }
  8363. } else if (IS_G4X(dev)) {
  8364. dev_priv->display.write_eld = g4x_write_eld;
  8365. }
  8366. /* Default just returns -ENODEV to indicate unsupported */
  8367. dev_priv->display.queue_flip = intel_default_queue_flip;
  8368. switch (INTEL_INFO(dev)->gen) {
  8369. case 2:
  8370. dev_priv->display.queue_flip = intel_gen2_queue_flip;
  8371. break;
  8372. case 3:
  8373. dev_priv->display.queue_flip = intel_gen3_queue_flip;
  8374. break;
  8375. case 4:
  8376. case 5:
  8377. dev_priv->display.queue_flip = intel_gen4_queue_flip;
  8378. break;
  8379. case 6:
  8380. dev_priv->display.queue_flip = intel_gen6_queue_flip;
  8381. break;
  8382. case 7:
  8383. dev_priv->display.queue_flip = intel_gen7_queue_flip;
  8384. break;
  8385. }
  8386. }
  8387. /*
  8388. * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
  8389. * resume, or other times. This quirk makes sure that's the case for
  8390. * affected systems.
  8391. */
  8392. static void quirk_pipea_force(struct drm_device *dev)
  8393. {
  8394. struct drm_i915_private *dev_priv = dev->dev_private;
  8395. dev_priv->quirks |= QUIRK_PIPEA_FORCE;
  8396. DRM_INFO("applying pipe a force quirk\n");
  8397. }
  8398. /*
  8399. * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
  8400. */
  8401. static void quirk_ssc_force_disable(struct drm_device *dev)
  8402. {
  8403. struct drm_i915_private *dev_priv = dev->dev_private;
  8404. dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
  8405. DRM_INFO("applying lvds SSC disable quirk\n");
  8406. }
  8407. /*
  8408. * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
  8409. * brightness value
  8410. */
  8411. static void quirk_invert_brightness(struct drm_device *dev)
  8412. {
  8413. struct drm_i915_private *dev_priv = dev->dev_private;
  8414. dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
  8415. DRM_INFO("applying inverted panel brightness quirk\n");
  8416. }
  8417. /*
  8418. * Some machines (Dell XPS13) suffer broken backlight controls if
  8419. * BLM_PCH_PWM_ENABLE is set.
  8420. */
  8421. static void quirk_no_pcm_pwm_enable(struct drm_device *dev)
  8422. {
  8423. struct drm_i915_private *dev_priv = dev->dev_private;
  8424. dev_priv->quirks |= QUIRK_NO_PCH_PWM_ENABLE;
  8425. DRM_INFO("applying no-PCH_PWM_ENABLE quirk\n");
  8426. }
  8427. struct intel_quirk {
  8428. int device;
  8429. int subsystem_vendor;
  8430. int subsystem_device;
  8431. void (*hook)(struct drm_device *dev);
  8432. };
  8433. /* For systems that don't have a meaningful PCI subdevice/subvendor ID */
  8434. struct intel_dmi_quirk {
  8435. void (*hook)(struct drm_device *dev);
  8436. const struct dmi_system_id (*dmi_id_list)[];
  8437. };
  8438. static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
  8439. {
  8440. DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
  8441. return 1;
  8442. }
  8443. static const struct intel_dmi_quirk intel_dmi_quirks[] = {
  8444. {
  8445. .dmi_id_list = &(const struct dmi_system_id[]) {
  8446. {
  8447. .callback = intel_dmi_reverse_brightness,
  8448. .ident = "NCR Corporation",
  8449. .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
  8450. DMI_MATCH(DMI_PRODUCT_NAME, ""),
  8451. },
  8452. },
  8453. { } /* terminating entry */
  8454. },
  8455. .hook = quirk_invert_brightness,
  8456. },
  8457. };
  8458. static struct intel_quirk intel_quirks[] = {
  8459. /* HP Mini needs pipe A force quirk (LP: #322104) */
  8460. { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
  8461. /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
  8462. { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
  8463. /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
  8464. { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
  8465. /* 830/845 need to leave pipe A & dpll A up */
  8466. { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8467. { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
  8468. /* Lenovo U160 cannot use SSC on LVDS */
  8469. { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
  8470. /* Sony Vaio Y cannot use SSC on LVDS */
  8471. { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
  8472. /* Acer Aspire 5734Z must invert backlight brightness */
  8473. { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
  8474. /* Acer/eMachines G725 */
  8475. { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
  8476. /* Acer/eMachines e725 */
  8477. { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
  8478. /* Acer/Packard Bell NCL20 */
  8479. { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
  8480. /* Acer Aspire 4736Z */
  8481. { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
  8482. /* Dell XPS13 HD Sandy Bridge */
  8483. { 0x0116, 0x1028, 0x052e, quirk_no_pcm_pwm_enable },
  8484. /* Dell XPS13 HD and XPS13 FHD Ivy Bridge */
  8485. { 0x0166, 0x1028, 0x058b, quirk_no_pcm_pwm_enable },
  8486. };
  8487. static void intel_init_quirks(struct drm_device *dev)
  8488. {
  8489. struct pci_dev *d = dev->pdev;
  8490. int i;
  8491. for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
  8492. struct intel_quirk *q = &intel_quirks[i];
  8493. if (d->device == q->device &&
  8494. (d->subsystem_vendor == q->subsystem_vendor ||
  8495. q->subsystem_vendor == PCI_ANY_ID) &&
  8496. (d->subsystem_device == q->subsystem_device ||
  8497. q->subsystem_device == PCI_ANY_ID))
  8498. q->hook(dev);
  8499. }
  8500. for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
  8501. if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
  8502. intel_dmi_quirks[i].hook(dev);
  8503. }
  8504. }
  8505. /* Disable the VGA plane that we never use */
  8506. static void i915_disable_vga(struct drm_device *dev)
  8507. {
  8508. struct drm_i915_private *dev_priv = dev->dev_private;
  8509. u8 sr1;
  8510. u32 vga_reg = i915_vgacntrl_reg(dev);
  8511. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8512. outb(SR01, VGA_SR_INDEX);
  8513. sr1 = inb(VGA_SR_DATA);
  8514. outb(sr1 | 1<<5, VGA_SR_DATA);
  8515. /* Disable VGA memory on Intel HD */
  8516. if (HAS_PCH_SPLIT(dev)) {
  8517. outb(inb(VGA_MSR_READ) & ~VGA_MSR_MEM_EN, VGA_MSR_WRITE);
  8518. vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
  8519. VGA_RSRC_NORMAL_IO |
  8520. VGA_RSRC_NORMAL_MEM);
  8521. }
  8522. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8523. udelay(300);
  8524. I915_WRITE(vga_reg, VGA_DISP_DISABLE);
  8525. POSTING_READ(vga_reg);
  8526. }
  8527. static void i915_enable_vga(struct drm_device *dev)
  8528. {
  8529. /* Enable VGA memory on Intel HD */
  8530. if (HAS_PCH_SPLIT(dev)) {
  8531. vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
  8532. outb(inb(VGA_MSR_READ) | VGA_MSR_MEM_EN, VGA_MSR_WRITE);
  8533. vga_set_legacy_decoding(dev->pdev, VGA_RSRC_LEGACY_IO |
  8534. VGA_RSRC_LEGACY_MEM |
  8535. VGA_RSRC_NORMAL_IO |
  8536. VGA_RSRC_NORMAL_MEM);
  8537. vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
  8538. }
  8539. }
  8540. void intel_modeset_init_hw(struct drm_device *dev)
  8541. {
  8542. intel_init_power_well(dev);
  8543. intel_prepare_ddi(dev);
  8544. intel_init_clock_gating(dev);
  8545. mutex_lock(&dev->struct_mutex);
  8546. intel_enable_gt_powersave(dev);
  8547. mutex_unlock(&dev->struct_mutex);
  8548. }
  8549. void intel_modeset_suspend_hw(struct drm_device *dev)
  8550. {
  8551. intel_suspend_hw(dev);
  8552. }
  8553. void intel_modeset_init(struct drm_device *dev)
  8554. {
  8555. struct drm_i915_private *dev_priv = dev->dev_private;
  8556. int i, j, ret;
  8557. drm_mode_config_init(dev);
  8558. dev->mode_config.min_width = 0;
  8559. dev->mode_config.min_height = 0;
  8560. dev->mode_config.preferred_depth = 24;
  8561. dev->mode_config.prefer_shadow = 1;
  8562. dev->mode_config.funcs = &intel_mode_funcs;
  8563. intel_init_quirks(dev);
  8564. intel_init_pm(dev);
  8565. if (INTEL_INFO(dev)->num_pipes == 0)
  8566. return;
  8567. intel_init_display(dev);
  8568. if (IS_GEN2(dev)) {
  8569. dev->mode_config.max_width = 2048;
  8570. dev->mode_config.max_height = 2048;
  8571. } else if (IS_GEN3(dev)) {
  8572. dev->mode_config.max_width = 4096;
  8573. dev->mode_config.max_height = 4096;
  8574. } else {
  8575. dev->mode_config.max_width = 8192;
  8576. dev->mode_config.max_height = 8192;
  8577. }
  8578. dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
  8579. DRM_DEBUG_KMS("%d display pipe%s available.\n",
  8580. INTEL_INFO(dev)->num_pipes,
  8581. INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
  8582. for_each_pipe(i) {
  8583. intel_crtc_init(dev, i);
  8584. for (j = 0; j < dev_priv->num_plane; j++) {
  8585. ret = intel_plane_init(dev, i, j);
  8586. if (ret)
  8587. DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
  8588. pipe_name(i), sprite_name(i, j), ret);
  8589. }
  8590. }
  8591. intel_cpu_pll_init(dev);
  8592. intel_shared_dpll_init(dev);
  8593. /* Just disable it once at startup */
  8594. i915_disable_vga(dev);
  8595. intel_setup_outputs(dev);
  8596. /* Just in case the BIOS is doing something questionable. */
  8597. intel_disable_fbc(dev);
  8598. }
  8599. static void
  8600. intel_connector_break_all_links(struct intel_connector *connector)
  8601. {
  8602. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8603. connector->base.encoder = NULL;
  8604. connector->encoder->connectors_active = false;
  8605. connector->encoder->base.crtc = NULL;
  8606. }
  8607. static void intel_enable_pipe_a(struct drm_device *dev)
  8608. {
  8609. struct intel_connector *connector;
  8610. struct drm_connector *crt = NULL;
  8611. struct intel_load_detect_pipe load_detect_temp;
  8612. /* We can't just switch on the pipe A, we need to set things up with a
  8613. * proper mode and output configuration. As a gross hack, enable pipe A
  8614. * by enabling the load detect pipe once. */
  8615. list_for_each_entry(connector,
  8616. &dev->mode_config.connector_list,
  8617. base.head) {
  8618. if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
  8619. crt = &connector->base;
  8620. break;
  8621. }
  8622. }
  8623. if (!crt)
  8624. return;
  8625. if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
  8626. intel_release_load_detect_pipe(crt, &load_detect_temp);
  8627. }
  8628. static bool
  8629. intel_check_plane_mapping(struct intel_crtc *crtc)
  8630. {
  8631. struct drm_device *dev = crtc->base.dev;
  8632. struct drm_i915_private *dev_priv = dev->dev_private;
  8633. u32 reg, val;
  8634. if (INTEL_INFO(dev)->num_pipes == 1)
  8635. return true;
  8636. reg = DSPCNTR(!crtc->plane);
  8637. val = I915_READ(reg);
  8638. if ((val & DISPLAY_PLANE_ENABLE) &&
  8639. (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
  8640. return false;
  8641. return true;
  8642. }
  8643. static void intel_sanitize_crtc(struct intel_crtc *crtc)
  8644. {
  8645. struct drm_device *dev = crtc->base.dev;
  8646. struct drm_i915_private *dev_priv = dev->dev_private;
  8647. u32 reg;
  8648. /* Clear any frame start delays used for debugging left by the BIOS */
  8649. reg = PIPECONF(crtc->config.cpu_transcoder);
  8650. I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
  8651. /* We need to sanitize the plane -> pipe mapping first because this will
  8652. * disable the crtc (and hence change the state) if it is wrong. Note
  8653. * that gen4+ has a fixed plane -> pipe mapping. */
  8654. if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
  8655. struct intel_connector *connector;
  8656. bool plane;
  8657. DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
  8658. crtc->base.base.id);
  8659. /* Pipe has the wrong plane attached and the plane is active.
  8660. * Temporarily change the plane mapping and disable everything
  8661. * ... */
  8662. plane = crtc->plane;
  8663. crtc->plane = !plane;
  8664. dev_priv->display.crtc_disable(&crtc->base);
  8665. crtc->plane = plane;
  8666. /* ... and break all links. */
  8667. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8668. base.head) {
  8669. if (connector->encoder->base.crtc != &crtc->base)
  8670. continue;
  8671. intel_connector_break_all_links(connector);
  8672. }
  8673. WARN_ON(crtc->active);
  8674. crtc->base.enabled = false;
  8675. }
  8676. if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
  8677. crtc->pipe == PIPE_A && !crtc->active) {
  8678. /* BIOS forgot to enable pipe A, this mostly happens after
  8679. * resume. Force-enable the pipe to fix this, the update_dpms
  8680. * call below we restore the pipe to the right state, but leave
  8681. * the required bits on. */
  8682. intel_enable_pipe_a(dev);
  8683. }
  8684. /* Adjust the state of the output pipe according to whether we
  8685. * have active connectors/encoders. */
  8686. intel_crtc_update_dpms(&crtc->base);
  8687. if (crtc->active != crtc->base.enabled) {
  8688. struct intel_encoder *encoder;
  8689. /* This can happen either due to bugs in the get_hw_state
  8690. * functions or because the pipe is force-enabled due to the
  8691. * pipe A quirk. */
  8692. DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
  8693. crtc->base.base.id,
  8694. crtc->base.enabled ? "enabled" : "disabled",
  8695. crtc->active ? "enabled" : "disabled");
  8696. crtc->base.enabled = crtc->active;
  8697. /* Because we only establish the connector -> encoder ->
  8698. * crtc links if something is active, this means the
  8699. * crtc is now deactivated. Break the links. connector
  8700. * -> encoder links are only establish when things are
  8701. * actually up, hence no need to break them. */
  8702. WARN_ON(crtc->active);
  8703. for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
  8704. WARN_ON(encoder->connectors_active);
  8705. encoder->base.crtc = NULL;
  8706. }
  8707. }
  8708. }
  8709. static void intel_sanitize_encoder(struct intel_encoder *encoder)
  8710. {
  8711. struct intel_connector *connector;
  8712. struct drm_device *dev = encoder->base.dev;
  8713. /* We need to check both for a crtc link (meaning that the
  8714. * encoder is active and trying to read from a pipe) and the
  8715. * pipe itself being active. */
  8716. bool has_active_crtc = encoder->base.crtc &&
  8717. to_intel_crtc(encoder->base.crtc)->active;
  8718. if (encoder->connectors_active && !has_active_crtc) {
  8719. DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
  8720. encoder->base.base.id,
  8721. drm_get_encoder_name(&encoder->base));
  8722. /* Connector is active, but has no active pipe. This is
  8723. * fallout from our resume register restoring. Disable
  8724. * the encoder manually again. */
  8725. if (encoder->base.crtc) {
  8726. DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
  8727. encoder->base.base.id,
  8728. drm_get_encoder_name(&encoder->base));
  8729. encoder->disable(encoder);
  8730. }
  8731. /* Inconsistent output/port/pipe state happens presumably due to
  8732. * a bug in one of the get_hw_state functions. Or someplace else
  8733. * in our code, like the register restore mess on resume. Clamp
  8734. * things to off as a safer default. */
  8735. list_for_each_entry(connector,
  8736. &dev->mode_config.connector_list,
  8737. base.head) {
  8738. if (connector->encoder != encoder)
  8739. continue;
  8740. intel_connector_break_all_links(connector);
  8741. }
  8742. }
  8743. /* Enabled encoders without active connectors will be fixed in
  8744. * the crtc fixup. */
  8745. }
  8746. void i915_redisable_vga(struct drm_device *dev)
  8747. {
  8748. struct drm_i915_private *dev_priv = dev->dev_private;
  8749. u32 vga_reg = i915_vgacntrl_reg(dev);
  8750. /* This function can be called both from intel_modeset_setup_hw_state or
  8751. * at a very early point in our resume sequence, where the power well
  8752. * structures are not yet restored. Since this function is at a very
  8753. * paranoid "someone might have enabled VGA while we were not looking"
  8754. * level, just check if the power well is enabled instead of trying to
  8755. * follow the "don't touch the power well if we don't need it" policy
  8756. * the rest of the driver uses. */
  8757. if (HAS_POWER_WELL(dev) &&
  8758. (I915_READ(HSW_PWR_WELL_DRIVER) & HSW_PWR_WELL_STATE_ENABLED) == 0)
  8759. return;
  8760. if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
  8761. DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
  8762. i915_disable_vga(dev);
  8763. }
  8764. }
  8765. static void intel_modeset_readout_hw_state(struct drm_device *dev)
  8766. {
  8767. struct drm_i915_private *dev_priv = dev->dev_private;
  8768. enum pipe pipe;
  8769. struct intel_crtc *crtc;
  8770. struct intel_encoder *encoder;
  8771. struct intel_connector *connector;
  8772. int i;
  8773. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8774. base.head) {
  8775. memset(&crtc->config, 0, sizeof(crtc->config));
  8776. crtc->active = dev_priv->display.get_pipe_config(crtc,
  8777. &crtc->config);
  8778. crtc->base.enabled = crtc->active;
  8779. DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
  8780. crtc->base.base.id,
  8781. crtc->active ? "enabled" : "disabled");
  8782. }
  8783. /* FIXME: Smash this into the new shared dpll infrastructure. */
  8784. if (HAS_DDI(dev))
  8785. intel_ddi_setup_hw_pll_state(dev);
  8786. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8787. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8788. pll->on = pll->get_hw_state(dev_priv, pll, &pll->hw_state);
  8789. pll->active = 0;
  8790. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8791. base.head) {
  8792. if (crtc->active && intel_crtc_to_shared_dpll(crtc) == pll)
  8793. pll->active++;
  8794. }
  8795. pll->refcount = pll->active;
  8796. DRM_DEBUG_KMS("%s hw state readout: refcount %i, on %i\n",
  8797. pll->name, pll->refcount, pll->on);
  8798. }
  8799. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8800. base.head) {
  8801. pipe = 0;
  8802. if (encoder->get_hw_state(encoder, &pipe)) {
  8803. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8804. encoder->base.crtc = &crtc->base;
  8805. if (encoder->get_config)
  8806. encoder->get_config(encoder, &crtc->config);
  8807. } else {
  8808. encoder->base.crtc = NULL;
  8809. }
  8810. encoder->connectors_active = false;
  8811. DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
  8812. encoder->base.base.id,
  8813. drm_get_encoder_name(&encoder->base),
  8814. encoder->base.crtc ? "enabled" : "disabled",
  8815. pipe);
  8816. }
  8817. list_for_each_entry(connector, &dev->mode_config.connector_list,
  8818. base.head) {
  8819. if (connector->get_hw_state(connector)) {
  8820. connector->base.dpms = DRM_MODE_DPMS_ON;
  8821. connector->encoder->connectors_active = true;
  8822. connector->base.encoder = &connector->encoder->base;
  8823. } else {
  8824. connector->base.dpms = DRM_MODE_DPMS_OFF;
  8825. connector->base.encoder = NULL;
  8826. }
  8827. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
  8828. connector->base.base.id,
  8829. drm_get_connector_name(&connector->base),
  8830. connector->base.encoder ? "enabled" : "disabled");
  8831. }
  8832. }
  8833. /* Scan out the current hw modeset state, sanitizes it and maps it into the drm
  8834. * and i915 state tracking structures. */
  8835. void intel_modeset_setup_hw_state(struct drm_device *dev,
  8836. bool force_restore)
  8837. {
  8838. struct drm_i915_private *dev_priv = dev->dev_private;
  8839. enum pipe pipe;
  8840. struct drm_plane *plane;
  8841. struct intel_crtc *crtc;
  8842. struct intel_encoder *encoder;
  8843. int i;
  8844. intel_modeset_readout_hw_state(dev);
  8845. /*
  8846. * Now that we have the config, copy it to each CRTC struct
  8847. * Note that this could go away if we move to using crtc_config
  8848. * checking everywhere.
  8849. */
  8850. list_for_each_entry(crtc, &dev->mode_config.crtc_list,
  8851. base.head) {
  8852. if (crtc->active && i915_fastboot) {
  8853. intel_crtc_mode_from_pipe_config(crtc, &crtc->config);
  8854. DRM_DEBUG_KMS("[CRTC:%d] found active mode: ",
  8855. crtc->base.base.id);
  8856. drm_mode_debug_printmodeline(&crtc->base.mode);
  8857. }
  8858. }
  8859. /* HW state is read out, now we need to sanitize this mess. */
  8860. list_for_each_entry(encoder, &dev->mode_config.encoder_list,
  8861. base.head) {
  8862. intel_sanitize_encoder(encoder);
  8863. }
  8864. for_each_pipe(pipe) {
  8865. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
  8866. intel_sanitize_crtc(crtc);
  8867. intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
  8868. }
  8869. for (i = 0; i < dev_priv->num_shared_dpll; i++) {
  8870. struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
  8871. if (!pll->on || pll->active)
  8872. continue;
  8873. DRM_DEBUG_KMS("%s enabled but not in use, disabling\n", pll->name);
  8874. pll->disable(dev_priv, pll);
  8875. pll->on = false;
  8876. }
  8877. if (force_restore) {
  8878. /*
  8879. * We need to use raw interfaces for restoring state to avoid
  8880. * checking (bogus) intermediate states.
  8881. */
  8882. for_each_pipe(pipe) {
  8883. struct drm_crtc *crtc =
  8884. dev_priv->pipe_to_crtc_mapping[pipe];
  8885. __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
  8886. crtc->fb);
  8887. }
  8888. list_for_each_entry(plane, &dev->mode_config.plane_list, head)
  8889. intel_plane_restore(plane);
  8890. i915_redisable_vga(dev);
  8891. } else {
  8892. intel_modeset_update_staged_output_state(dev);
  8893. }
  8894. intel_modeset_check_state(dev);
  8895. drm_mode_config_reset(dev);
  8896. }
  8897. void intel_modeset_gem_init(struct drm_device *dev)
  8898. {
  8899. intel_modeset_init_hw(dev);
  8900. intel_setup_overlay(dev);
  8901. intel_modeset_setup_hw_state(dev, false);
  8902. }
  8903. void intel_modeset_cleanup(struct drm_device *dev)
  8904. {
  8905. struct drm_i915_private *dev_priv = dev->dev_private;
  8906. struct drm_crtc *crtc;
  8907. /*
  8908. * Interrupts and polling as the first thing to avoid creating havoc.
  8909. * Too much stuff here (turning of rps, connectors, ...) would
  8910. * experience fancy races otherwise.
  8911. */
  8912. drm_irq_uninstall(dev);
  8913. cancel_work_sync(&dev_priv->hotplug_work);
  8914. /*
  8915. * Due to the hpd irq storm handling the hotplug work can re-arm the
  8916. * poll handlers. Hence disable polling after hpd handling is shut down.
  8917. */
  8918. drm_kms_helper_poll_fini(dev);
  8919. mutex_lock(&dev->struct_mutex);
  8920. intel_unregister_dsm_handler();
  8921. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  8922. /* Skip inactive CRTCs */
  8923. if (!crtc->fb)
  8924. continue;
  8925. intel_increase_pllclock(crtc);
  8926. }
  8927. intel_disable_fbc(dev);
  8928. i915_enable_vga(dev);
  8929. intel_disable_gt_powersave(dev);
  8930. ironlake_teardown_rc6(dev);
  8931. mutex_unlock(&dev->struct_mutex);
  8932. /* flush any delayed tasks or pending work */
  8933. flush_scheduled_work();
  8934. /* destroy backlight, if any, before the connectors */
  8935. intel_panel_destroy_backlight(dev);
  8936. drm_mode_config_cleanup(dev);
  8937. intel_cleanup_overlay(dev);
  8938. }
  8939. /*
  8940. * Return which encoder is currently attached for connector.
  8941. */
  8942. struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
  8943. {
  8944. return &intel_attached_encoder(connector)->base;
  8945. }
  8946. void intel_connector_attach_encoder(struct intel_connector *connector,
  8947. struct intel_encoder *encoder)
  8948. {
  8949. connector->encoder = encoder;
  8950. drm_mode_connector_attach_encoder(&connector->base,
  8951. &encoder->base);
  8952. }
  8953. /*
  8954. * set vga decode state - true == enable VGA decode
  8955. */
  8956. int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
  8957. {
  8958. struct drm_i915_private *dev_priv = dev->dev_private;
  8959. u16 gmch_ctrl;
  8960. pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
  8961. if (state)
  8962. gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
  8963. else
  8964. gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
  8965. pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
  8966. return 0;
  8967. }
  8968. struct intel_display_error_state {
  8969. u32 power_well_driver;
  8970. int num_transcoders;
  8971. struct intel_cursor_error_state {
  8972. u32 control;
  8973. u32 position;
  8974. u32 base;
  8975. u32 size;
  8976. } cursor[I915_MAX_PIPES];
  8977. struct intel_pipe_error_state {
  8978. u32 source;
  8979. } pipe[I915_MAX_PIPES];
  8980. struct intel_plane_error_state {
  8981. u32 control;
  8982. u32 stride;
  8983. u32 size;
  8984. u32 pos;
  8985. u32 addr;
  8986. u32 surface;
  8987. u32 tile_offset;
  8988. } plane[I915_MAX_PIPES];
  8989. struct intel_transcoder_error_state {
  8990. enum transcoder cpu_transcoder;
  8991. u32 conf;
  8992. u32 htotal;
  8993. u32 hblank;
  8994. u32 hsync;
  8995. u32 vtotal;
  8996. u32 vblank;
  8997. u32 vsync;
  8998. } transcoder[4];
  8999. };
  9000. struct intel_display_error_state *
  9001. intel_display_capture_error_state(struct drm_device *dev)
  9002. {
  9003. drm_i915_private_t *dev_priv = dev->dev_private;
  9004. struct intel_display_error_state *error;
  9005. int transcoders[] = {
  9006. TRANSCODER_A,
  9007. TRANSCODER_B,
  9008. TRANSCODER_C,
  9009. TRANSCODER_EDP,
  9010. };
  9011. int i;
  9012. if (INTEL_INFO(dev)->num_pipes == 0)
  9013. return NULL;
  9014. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  9015. if (error == NULL)
  9016. return NULL;
  9017. if (HAS_POWER_WELL(dev))
  9018. error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
  9019. for_each_pipe(i) {
  9020. if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
  9021. error->cursor[i].control = I915_READ(CURCNTR(i));
  9022. error->cursor[i].position = I915_READ(CURPOS(i));
  9023. error->cursor[i].base = I915_READ(CURBASE(i));
  9024. } else {
  9025. error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
  9026. error->cursor[i].position = I915_READ(CURPOS_IVB(i));
  9027. error->cursor[i].base = I915_READ(CURBASE_IVB(i));
  9028. }
  9029. error->plane[i].control = I915_READ(DSPCNTR(i));
  9030. error->plane[i].stride = I915_READ(DSPSTRIDE(i));
  9031. if (INTEL_INFO(dev)->gen <= 3) {
  9032. error->plane[i].size = I915_READ(DSPSIZE(i));
  9033. error->plane[i].pos = I915_READ(DSPPOS(i));
  9034. }
  9035. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9036. error->plane[i].addr = I915_READ(DSPADDR(i));
  9037. if (INTEL_INFO(dev)->gen >= 4) {
  9038. error->plane[i].surface = I915_READ(DSPSURF(i));
  9039. error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
  9040. }
  9041. error->pipe[i].source = I915_READ(PIPESRC(i));
  9042. }
  9043. error->num_transcoders = INTEL_INFO(dev)->num_pipes;
  9044. if (HAS_DDI(dev_priv->dev))
  9045. error->num_transcoders++; /* Account for eDP. */
  9046. for (i = 0; i < error->num_transcoders; i++) {
  9047. enum transcoder cpu_transcoder = transcoders[i];
  9048. error->transcoder[i].cpu_transcoder = cpu_transcoder;
  9049. error->transcoder[i].conf = I915_READ(PIPECONF(cpu_transcoder));
  9050. error->transcoder[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
  9051. error->transcoder[i].hblank = I915_READ(HBLANK(cpu_transcoder));
  9052. error->transcoder[i].hsync = I915_READ(HSYNC(cpu_transcoder));
  9053. error->transcoder[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
  9054. error->transcoder[i].vblank = I915_READ(VBLANK(cpu_transcoder));
  9055. error->transcoder[i].vsync = I915_READ(VSYNC(cpu_transcoder));
  9056. }
  9057. /* In the code above we read the registers without checking if the power
  9058. * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
  9059. * prevent the next I915_WRITE from detecting it and printing an error
  9060. * message. */
  9061. intel_uncore_clear_errors(dev);
  9062. return error;
  9063. }
  9064. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  9065. void
  9066. intel_display_print_error_state(struct drm_i915_error_state_buf *m,
  9067. struct drm_device *dev,
  9068. struct intel_display_error_state *error)
  9069. {
  9070. int i;
  9071. if (!error)
  9072. return;
  9073. err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
  9074. if (HAS_POWER_WELL(dev))
  9075. err_printf(m, "PWR_WELL_CTL2: %08x\n",
  9076. error->power_well_driver);
  9077. for_each_pipe(i) {
  9078. err_printf(m, "Pipe [%d]:\n", i);
  9079. err_printf(m, " SRC: %08x\n", error->pipe[i].source);
  9080. err_printf(m, "Plane [%d]:\n", i);
  9081. err_printf(m, " CNTR: %08x\n", error->plane[i].control);
  9082. err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
  9083. if (INTEL_INFO(dev)->gen <= 3) {
  9084. err_printf(m, " SIZE: %08x\n", error->plane[i].size);
  9085. err_printf(m, " POS: %08x\n", error->plane[i].pos);
  9086. }
  9087. if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
  9088. err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
  9089. if (INTEL_INFO(dev)->gen >= 4) {
  9090. err_printf(m, " SURF: %08x\n", error->plane[i].surface);
  9091. err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
  9092. }
  9093. err_printf(m, "Cursor [%d]:\n", i);
  9094. err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
  9095. err_printf(m, " POS: %08x\n", error->cursor[i].position);
  9096. err_printf(m, " BASE: %08x\n", error->cursor[i].base);
  9097. }
  9098. for (i = 0; i < error->num_transcoders; i++) {
  9099. err_printf(m, " CPU transcoder: %c\n",
  9100. transcoder_name(error->transcoder[i].cpu_transcoder));
  9101. err_printf(m, " CONF: %08x\n", error->transcoder[i].conf);
  9102. err_printf(m, " HTOTAL: %08x\n", error->transcoder[i].htotal);
  9103. err_printf(m, " HBLANK: %08x\n", error->transcoder[i].hblank);
  9104. err_printf(m, " HSYNC: %08x\n", error->transcoder[i].hsync);
  9105. err_printf(m, " VTOTAL: %08x\n", error->transcoder[i].vtotal);
  9106. err_printf(m, " VBLANK: %08x\n", error->transcoder[i].vblank);
  9107. err_printf(m, " VSYNC: %08x\n", error->transcoder[i].vsync);
  9108. }
  9109. }