trans.c 61 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /******************************************************************************
  2. *
  3. * This file is provided under a dual BSD/GPLv2 license. When using or
  4. * redistributing this file, you may do so under either license.
  5. *
  6. * GPL LICENSE SUMMARY
  7. *
  8. * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of version 2 of the GNU General Public License as
  12. * published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  17. * General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  22. * USA
  23. *
  24. * The full GNU General Public License is included in this distribution
  25. * in the file called LICENSE.GPL.
  26. *
  27. * Contact Information:
  28. * Intel Linux Wireless <ilw@linux.intel.com>
  29. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  30. *
  31. * BSD LICENSE
  32. *
  33. * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
  34. * All rights reserved.
  35. *
  36. * Redistribution and use in source and binary forms, with or without
  37. * modification, are permitted provided that the following conditions
  38. * are met:
  39. *
  40. * * Redistributions of source code must retain the above copyright
  41. * notice, this list of conditions and the following disclaimer.
  42. * * Redistributions in binary form must reproduce the above copyright
  43. * notice, this list of conditions and the following disclaimer in
  44. * the documentation and/or other materials provided with the
  45. * distribution.
  46. * * Neither the name Intel Corporation nor the names of its
  47. * contributors may be used to endorse or promote products derived
  48. * from this software without specific prior written permission.
  49. *
  50. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  51. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  52. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  53. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  54. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  55. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  56. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  57. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  58. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  59. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  60. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  61. *
  62. *****************************************************************************/
  63. #include <linux/pci.h>
  64. #include <linux/pci-aspm.h>
  65. #include <linux/interrupt.h>
  66. #include <linux/debugfs.h>
  67. #include <linux/sched.h>
  68. #include <linux/bitops.h>
  69. #include <linux/gfp.h>
  70. #include "iwl-drv.h"
  71. #include "iwl-trans.h"
  72. #include "iwl-csr.h"
  73. #include "iwl-prph.h"
  74. #include "iwl-agn-hw.h"
  75. #include "internal.h"
  76. /* FIXME: need to abstract out TX command (once we know what it looks like) */
  77. #include "dvm/commands.h"
  78. #define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
  79. (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
  80. (~(1<<(trans_pcie)->cmd_queue)))
  81. static int iwl_trans_rx_alloc(struct iwl_trans *trans)
  82. {
  83. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  84. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  85. struct device *dev = trans->dev;
  86. memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
  87. spin_lock_init(&rxq->lock);
  88. if (WARN_ON(rxq->bd || rxq->rb_stts))
  89. return -EINVAL;
  90. /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
  91. rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  92. &rxq->bd_dma, GFP_KERNEL);
  93. if (!rxq->bd)
  94. goto err_bd;
  95. /*Allocate the driver's pointer to receive buffer status */
  96. rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
  97. &rxq->rb_stts_dma, GFP_KERNEL);
  98. if (!rxq->rb_stts)
  99. goto err_rb_stts;
  100. return 0;
  101. err_rb_stts:
  102. dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
  103. rxq->bd, rxq->bd_dma);
  104. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  105. rxq->bd = NULL;
  106. err_bd:
  107. return -ENOMEM;
  108. }
  109. static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
  110. {
  111. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  112. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  113. int i;
  114. /* Fill the rx_used queue with _all_ of the Rx buffers */
  115. for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
  116. /* In the reset function, these buffers may have been allocated
  117. * to an SKB, so we need to unmap and free potential storage */
  118. if (rxq->pool[i].page != NULL) {
  119. dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
  120. PAGE_SIZE << trans_pcie->rx_page_order,
  121. DMA_FROM_DEVICE);
  122. __free_pages(rxq->pool[i].page,
  123. trans_pcie->rx_page_order);
  124. rxq->pool[i].page = NULL;
  125. }
  126. list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
  127. }
  128. }
  129. static void iwl_trans_rx_hw_init(struct iwl_trans *trans,
  130. struct iwl_rx_queue *rxq)
  131. {
  132. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  133. u32 rb_size;
  134. const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
  135. u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
  136. if (trans_pcie->rx_buf_size_8k)
  137. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
  138. else
  139. rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
  140. /* Stop Rx DMA */
  141. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  142. /* Reset driver's Rx queue write index */
  143. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
  144. /* Tell device where to find RBD circular buffer in DRAM */
  145. iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  146. (u32)(rxq->bd_dma >> 8));
  147. /* Tell device where in DRAM to update its Rx status */
  148. iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
  149. rxq->rb_stts_dma >> 4);
  150. /* Enable Rx DMA
  151. * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
  152. * the credit mechanism in 5000 HW RX FIFO
  153. * Direct rx interrupts to hosts
  154. * Rx buffer size 4 or 8k
  155. * RB timeout 0x10
  156. * 256 RBDs
  157. */
  158. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
  159. FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
  160. FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
  161. FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
  162. rb_size|
  163. (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
  164. (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
  165. /* Set interrupt coalescing timer to default (2048 usecs) */
  166. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
  167. }
  168. static int iwl_rx_init(struct iwl_trans *trans)
  169. {
  170. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  171. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  172. int i, err;
  173. unsigned long flags;
  174. if (!rxq->bd) {
  175. err = iwl_trans_rx_alloc(trans);
  176. if (err)
  177. return err;
  178. }
  179. spin_lock_irqsave(&rxq->lock, flags);
  180. INIT_LIST_HEAD(&rxq->rx_free);
  181. INIT_LIST_HEAD(&rxq->rx_used);
  182. iwl_trans_rxq_free_rx_bufs(trans);
  183. for (i = 0; i < RX_QUEUE_SIZE; i++)
  184. rxq->queue[i] = NULL;
  185. /* Set us so that we have processed and used all buffers, but have
  186. * not restocked the Rx queue with fresh buffers */
  187. rxq->read = rxq->write = 0;
  188. rxq->write_actual = 0;
  189. rxq->free_count = 0;
  190. spin_unlock_irqrestore(&rxq->lock, flags);
  191. iwlagn_rx_replenish(trans);
  192. iwl_trans_rx_hw_init(trans, rxq);
  193. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  194. rxq->need_update = 1;
  195. iwl_rx_queue_update_write_ptr(trans, rxq);
  196. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  197. return 0;
  198. }
  199. static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
  200. {
  201. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  202. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  203. unsigned long flags;
  204. /*if rxq->bd is NULL, it means that nothing has been allocated,
  205. * exit now */
  206. if (!rxq->bd) {
  207. IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
  208. return;
  209. }
  210. spin_lock_irqsave(&rxq->lock, flags);
  211. iwl_trans_rxq_free_rx_bufs(trans);
  212. spin_unlock_irqrestore(&rxq->lock, flags);
  213. dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
  214. rxq->bd, rxq->bd_dma);
  215. memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
  216. rxq->bd = NULL;
  217. if (rxq->rb_stts)
  218. dma_free_coherent(trans->dev,
  219. sizeof(struct iwl_rb_status),
  220. rxq->rb_stts, rxq->rb_stts_dma);
  221. else
  222. IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
  223. memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
  224. rxq->rb_stts = NULL;
  225. }
  226. static int iwl_trans_rx_stop(struct iwl_trans *trans)
  227. {
  228. /* stop Rx DMA */
  229. iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
  230. return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
  231. FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  232. }
  233. static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
  234. struct iwl_dma_ptr *ptr, size_t size)
  235. {
  236. if (WARN_ON(ptr->addr))
  237. return -EINVAL;
  238. ptr->addr = dma_alloc_coherent(trans->dev, size,
  239. &ptr->dma, GFP_KERNEL);
  240. if (!ptr->addr)
  241. return -ENOMEM;
  242. ptr->size = size;
  243. return 0;
  244. }
  245. static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
  246. struct iwl_dma_ptr *ptr)
  247. {
  248. if (unlikely(!ptr->addr))
  249. return;
  250. dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
  251. memset(ptr, 0, sizeof(*ptr));
  252. }
  253. static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
  254. {
  255. struct iwl_tx_queue *txq = (void *)data;
  256. struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
  257. struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
  258. u32 scd_sram_addr = trans_pcie->scd_base_addr +
  259. SCD_TX_STTS_MEM_LOWER_BOUND + (16 * txq->q.id);
  260. u8 buf[16];
  261. int i;
  262. spin_lock(&txq->lock);
  263. /* check if triggered erroneously */
  264. if (txq->q.read_ptr == txq->q.write_ptr) {
  265. spin_unlock(&txq->lock);
  266. return;
  267. }
  268. spin_unlock(&txq->lock);
  269. IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
  270. jiffies_to_msecs(trans_pcie->wd_timeout));
  271. IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
  272. txq->q.read_ptr, txq->q.write_ptr);
  273. iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
  274. iwl_print_hex_error(trans, buf, sizeof(buf));
  275. for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
  276. IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
  277. iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
  278. for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
  279. u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
  280. u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
  281. bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
  282. u32 tbl_dw =
  283. iwl_read_targ_mem(trans,
  284. trans_pcie->scd_base_addr +
  285. SCD_TRANS_TBL_OFFSET_QUEUE(i));
  286. if (i & 0x1)
  287. tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
  288. else
  289. tbl_dw = tbl_dw & 0x0000FFFF;
  290. IWL_ERR(trans,
  291. "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
  292. i, active ? "" : "in", fifo, tbl_dw,
  293. iwl_read_prph(trans,
  294. SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
  295. iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
  296. }
  297. iwl_op_mode_nic_error(trans->op_mode);
  298. }
  299. static int iwl_trans_txq_alloc(struct iwl_trans *trans,
  300. struct iwl_tx_queue *txq, int slots_num,
  301. u32 txq_id)
  302. {
  303. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  304. size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
  305. int i;
  306. if (WARN_ON(txq->entries || txq->tfds))
  307. return -EINVAL;
  308. setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
  309. (unsigned long)txq);
  310. txq->trans_pcie = trans_pcie;
  311. txq->q.n_window = slots_num;
  312. txq->entries = kcalloc(slots_num,
  313. sizeof(struct iwl_pcie_tx_queue_entry),
  314. GFP_KERNEL);
  315. if (!txq->entries)
  316. goto error;
  317. if (txq_id == trans_pcie->cmd_queue)
  318. for (i = 0; i < slots_num; i++) {
  319. txq->entries[i].cmd =
  320. kmalloc(sizeof(struct iwl_device_cmd),
  321. GFP_KERNEL);
  322. if (!txq->entries[i].cmd)
  323. goto error;
  324. }
  325. /* Circular buffer of transmit frame descriptors (TFDs),
  326. * shared with device */
  327. txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
  328. &txq->q.dma_addr, GFP_KERNEL);
  329. if (!txq->tfds) {
  330. IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
  331. goto error;
  332. }
  333. txq->q.id = txq_id;
  334. return 0;
  335. error:
  336. if (txq->entries && txq_id == trans_pcie->cmd_queue)
  337. for (i = 0; i < slots_num; i++)
  338. kfree(txq->entries[i].cmd);
  339. kfree(txq->entries);
  340. txq->entries = NULL;
  341. return -ENOMEM;
  342. }
  343. static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_tx_queue *txq,
  344. int slots_num, u32 txq_id)
  345. {
  346. int ret;
  347. txq->need_update = 0;
  348. /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
  349. * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
  350. BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
  351. /* Initialize queue's high/low-water marks, and head/tail indexes */
  352. ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
  353. txq_id);
  354. if (ret)
  355. return ret;
  356. spin_lock_init(&txq->lock);
  357. /*
  358. * Tell nic where to find circular buffer of Tx Frame Descriptors for
  359. * given Tx queue, and enable the DMA channel used for that queue.
  360. * Circular buffer (TFD queue in DRAM) physical base address */
  361. iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
  362. txq->q.dma_addr >> 8);
  363. return 0;
  364. }
  365. /**
  366. * iwl_tx_queue_unmap - Unmap any remaining DMA mappings and free skb's
  367. */
  368. static void iwl_tx_queue_unmap(struct iwl_trans *trans, int txq_id)
  369. {
  370. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  371. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  372. struct iwl_queue *q = &txq->q;
  373. enum dma_data_direction dma_dir;
  374. if (!q->n_bd)
  375. return;
  376. /* In the command queue, all the TBs are mapped as BIDI
  377. * so unmap them as such.
  378. */
  379. if (txq_id == trans_pcie->cmd_queue)
  380. dma_dir = DMA_BIDIRECTIONAL;
  381. else
  382. dma_dir = DMA_TO_DEVICE;
  383. spin_lock_bh(&txq->lock);
  384. while (q->write_ptr != q->read_ptr) {
  385. iwl_txq_free_tfd(trans, txq, dma_dir);
  386. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
  387. }
  388. spin_unlock_bh(&txq->lock);
  389. }
  390. /**
  391. * iwl_tx_queue_free - Deallocate DMA queue.
  392. * @txq: Transmit queue to deallocate.
  393. *
  394. * Empty queue by removing and destroying all BD's.
  395. * Free all buffers.
  396. * 0-fill, but do not free "txq" descriptor structure.
  397. */
  398. static void iwl_tx_queue_free(struct iwl_trans *trans, int txq_id)
  399. {
  400. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  401. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  402. struct device *dev = trans->dev;
  403. int i;
  404. if (WARN_ON(!txq))
  405. return;
  406. iwl_tx_queue_unmap(trans, txq_id);
  407. /* De-alloc array of command/tx buffers */
  408. if (txq_id == trans_pcie->cmd_queue)
  409. for (i = 0; i < txq->q.n_window; i++)
  410. kfree(txq->entries[i].cmd);
  411. /* De-alloc circular buffer of TFDs */
  412. if (txq->q.n_bd) {
  413. dma_free_coherent(dev, sizeof(struct iwl_tfd) *
  414. txq->q.n_bd, txq->tfds, txq->q.dma_addr);
  415. memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
  416. }
  417. kfree(txq->entries);
  418. txq->entries = NULL;
  419. del_timer_sync(&txq->stuck_timer);
  420. /* 0-fill queue descriptor structure */
  421. memset(txq, 0, sizeof(*txq));
  422. }
  423. /**
  424. * iwl_trans_tx_free - Free TXQ Context
  425. *
  426. * Destroy all TX DMA queues and structures
  427. */
  428. static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
  429. {
  430. int txq_id;
  431. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  432. /* Tx queues */
  433. if (trans_pcie->txq) {
  434. for (txq_id = 0;
  435. txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
  436. iwl_tx_queue_free(trans, txq_id);
  437. }
  438. kfree(trans_pcie->txq);
  439. trans_pcie->txq = NULL;
  440. iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
  441. iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
  442. }
  443. /**
  444. * iwl_trans_tx_alloc - allocate TX context
  445. * Allocate all Tx DMA structures and initialize them
  446. *
  447. * @param priv
  448. * @return error code
  449. */
  450. static int iwl_trans_tx_alloc(struct iwl_trans *trans)
  451. {
  452. int ret;
  453. int txq_id, slots_num;
  454. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  455. u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
  456. sizeof(struct iwlagn_scd_bc_tbl);
  457. /*It is not allowed to alloc twice, so warn when this happens.
  458. * We cannot rely on the previous allocation, so free and fail */
  459. if (WARN_ON(trans_pcie->txq)) {
  460. ret = -EINVAL;
  461. goto error;
  462. }
  463. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
  464. scd_bc_tbls_size);
  465. if (ret) {
  466. IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
  467. goto error;
  468. }
  469. /* Alloc keep-warm buffer */
  470. ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
  471. if (ret) {
  472. IWL_ERR(trans, "Keep Warm allocation failed\n");
  473. goto error;
  474. }
  475. trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
  476. sizeof(struct iwl_tx_queue), GFP_KERNEL);
  477. if (!trans_pcie->txq) {
  478. IWL_ERR(trans, "Not enough memory for txq\n");
  479. ret = ENOMEM;
  480. goto error;
  481. }
  482. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  483. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  484. txq_id++) {
  485. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  486. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  487. ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
  488. slots_num, txq_id);
  489. if (ret) {
  490. IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
  491. goto error;
  492. }
  493. }
  494. return 0;
  495. error:
  496. iwl_trans_pcie_tx_free(trans);
  497. return ret;
  498. }
  499. static int iwl_tx_init(struct iwl_trans *trans)
  500. {
  501. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  502. int ret;
  503. int txq_id, slots_num;
  504. unsigned long flags;
  505. bool alloc = false;
  506. if (!trans_pcie->txq) {
  507. ret = iwl_trans_tx_alloc(trans);
  508. if (ret)
  509. goto error;
  510. alloc = true;
  511. }
  512. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  513. /* Turn off all Tx DMA fifos */
  514. iwl_write_prph(trans, SCD_TXFACT, 0);
  515. /* Tell NIC where to find the "keep warm" buffer */
  516. iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
  517. trans_pcie->kw.dma >> 4);
  518. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  519. /* Alloc and init all Tx queues, including the command queue (#4/#9) */
  520. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  521. txq_id++) {
  522. slots_num = (txq_id == trans_pcie->cmd_queue) ?
  523. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  524. ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
  525. slots_num, txq_id);
  526. if (ret) {
  527. IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
  528. goto error;
  529. }
  530. }
  531. return 0;
  532. error:
  533. /*Upon error, free only if we allocated something */
  534. if (alloc)
  535. iwl_trans_pcie_tx_free(trans);
  536. return ret;
  537. }
  538. static void iwl_set_pwr_vmain(struct iwl_trans *trans)
  539. {
  540. /*
  541. * (for documentation purposes)
  542. * to set power to V_AUX, do:
  543. if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
  544. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  545. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  546. ~APMG_PS_CTRL_MSK_PWR_SRC);
  547. */
  548. iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
  549. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  550. ~APMG_PS_CTRL_MSK_PWR_SRC);
  551. }
  552. /* PCI registers */
  553. #define PCI_CFG_RETRY_TIMEOUT 0x041
  554. #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
  555. #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
  556. static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
  557. {
  558. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  559. int pos;
  560. u16 pci_lnk_ctl;
  561. struct pci_dev *pci_dev = trans_pcie->pci_dev;
  562. pos = pci_pcie_cap(pci_dev);
  563. pci_read_config_word(pci_dev, pos + PCI_EXP_LNKCTL, &pci_lnk_ctl);
  564. return pci_lnk_ctl;
  565. }
  566. static void iwl_apm_config(struct iwl_trans *trans)
  567. {
  568. /*
  569. * HW bug W/A for instability in PCIe bus L0S->L1 transition.
  570. * Check if BIOS (or OS) enabled L1-ASPM on this device.
  571. * If so (likely), disable L0S, so device moves directly L0->L1;
  572. * costs negligible amount of power savings.
  573. * If not (unlikely), enable L0S, so there is at least some
  574. * power savings, even without L1.
  575. */
  576. u16 lctl = iwl_pciexp_link_ctrl(trans);
  577. if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
  578. PCI_CFG_LINK_CTRL_VAL_L1_EN) {
  579. /* L1-ASPM enabled; disable(!) L0S */
  580. iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  581. dev_printk(KERN_INFO, trans->dev,
  582. "L1 Enabled; Disabling L0S\n");
  583. } else {
  584. /* L1-ASPM disabled; enable(!) L0S */
  585. iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
  586. dev_printk(KERN_INFO, trans->dev,
  587. "L1 Disabled; Enabling L0S\n");
  588. }
  589. trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
  590. }
  591. /*
  592. * Start up NIC's basic functionality after it has been reset
  593. * (e.g. after platform boot, or shutdown via iwl_apm_stop())
  594. * NOTE: This does not load uCode nor start the embedded processor
  595. */
  596. static int iwl_apm_init(struct iwl_trans *trans)
  597. {
  598. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  599. int ret = 0;
  600. IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
  601. /*
  602. * Use "set_bit" below rather than "write", to preserve any hardware
  603. * bits already set by default after reset.
  604. */
  605. /* Disable L0S exit timer (platform NMI Work/Around) */
  606. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  607. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  608. /*
  609. * Disable L0s without affecting L1;
  610. * don't wait for ICH L0s (ICH bug W/A)
  611. */
  612. iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
  613. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  614. /* Set FH wait threshold to maximum (HW error during stress W/A) */
  615. iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
  616. /*
  617. * Enable HAP INTA (interrupt from management bus) to
  618. * wake device's PCI Express link L1a -> L0s
  619. */
  620. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  621. CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
  622. iwl_apm_config(trans);
  623. /* Configure analog phase-lock-loop before activating to D0A */
  624. if (trans->cfg->base_params->pll_cfg_val)
  625. iwl_set_bit(trans, CSR_ANA_PLL_CFG,
  626. trans->cfg->base_params->pll_cfg_val);
  627. /*
  628. * Set "initialization complete" bit to move adapter from
  629. * D0U* --> D0A* (powered-up active) state.
  630. */
  631. iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  632. /*
  633. * Wait for clock stabilization; once stabilized, access to
  634. * device-internal resources is supported, e.g. iwl_write_prph()
  635. * and accesses to uCode SRAM.
  636. */
  637. ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
  638. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
  639. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  640. if (ret < 0) {
  641. IWL_DEBUG_INFO(trans, "Failed to init the card\n");
  642. goto out;
  643. }
  644. /*
  645. * Enable DMA clock and wait for it to stabilize.
  646. *
  647. * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
  648. * do not disable clocks. This preserves any hardware bits already
  649. * set by default in "CLK_CTRL_REG" after reset.
  650. */
  651. iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
  652. udelay(20);
  653. /* Disable L1-Active */
  654. iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
  655. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  656. set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  657. out:
  658. return ret;
  659. }
  660. static int iwl_apm_stop_master(struct iwl_trans *trans)
  661. {
  662. int ret = 0;
  663. /* stop device's busmaster DMA activity */
  664. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  665. ret = iwl_poll_bit(trans, CSR_RESET,
  666. CSR_RESET_REG_FLAG_MASTER_DISABLED,
  667. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  668. if (ret)
  669. IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
  670. IWL_DEBUG_INFO(trans, "stop master\n");
  671. return ret;
  672. }
  673. static void iwl_apm_stop(struct iwl_trans *trans)
  674. {
  675. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  676. IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
  677. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  678. /* Stop device's DMA activity */
  679. iwl_apm_stop_master(trans);
  680. /* Reset the entire device */
  681. iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  682. udelay(10);
  683. /*
  684. * Clear "initialization complete" bit to move adapter from
  685. * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
  686. */
  687. iwl_clear_bit(trans, CSR_GP_CNTRL,
  688. CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  689. }
  690. static int iwl_nic_init(struct iwl_trans *trans)
  691. {
  692. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  693. unsigned long flags;
  694. /* nic_init */
  695. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  696. iwl_apm_init(trans);
  697. /* Set interrupt coalescing calibration timer to default (512 usecs) */
  698. iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
  699. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  700. iwl_set_pwr_vmain(trans);
  701. iwl_op_mode_nic_config(trans->op_mode);
  702. #ifndef CONFIG_IWLWIFI_IDI
  703. /* Allocate the RX queue, or reset if it is already allocated */
  704. iwl_rx_init(trans);
  705. #endif
  706. /* Allocate or reset and init all Tx and Command queues */
  707. if (iwl_tx_init(trans))
  708. return -ENOMEM;
  709. if (trans->cfg->base_params->shadow_reg_enable) {
  710. /* enable shadow regs in HW */
  711. iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
  712. IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
  713. }
  714. return 0;
  715. }
  716. #define HW_READY_TIMEOUT (50)
  717. /* Note: returns poll_bit return value, which is >= 0 if success */
  718. static int iwl_set_hw_ready(struct iwl_trans *trans)
  719. {
  720. int ret;
  721. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  722. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
  723. /* See if we got it */
  724. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  725. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  726. CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
  727. HW_READY_TIMEOUT);
  728. IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
  729. return ret;
  730. }
  731. /* Note: returns standard 0/-ERROR code */
  732. static int iwl_prepare_card_hw(struct iwl_trans *trans)
  733. {
  734. int ret;
  735. IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
  736. ret = iwl_set_hw_ready(trans);
  737. /* If the card is ready, exit 0 */
  738. if (ret >= 0)
  739. return 0;
  740. /* If HW is not ready, prepare the conditions to check again */
  741. iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
  742. CSR_HW_IF_CONFIG_REG_PREPARE);
  743. ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
  744. ~CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE,
  745. CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE, 150000);
  746. if (ret < 0)
  747. return ret;
  748. /* HW should be ready by now, check again. */
  749. ret = iwl_set_hw_ready(trans);
  750. if (ret >= 0)
  751. return 0;
  752. return ret;
  753. }
  754. /*
  755. * ucode
  756. */
  757. static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
  758. const struct fw_desc *section)
  759. {
  760. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  761. dma_addr_t phy_addr = section->p_addr;
  762. u32 byte_cnt = section->len;
  763. u32 dst_addr = section->offset;
  764. int ret;
  765. trans_pcie->ucode_write_complete = false;
  766. iwl_write_direct32(trans,
  767. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  768. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
  769. iwl_write_direct32(trans,
  770. FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
  771. dst_addr);
  772. iwl_write_direct32(trans,
  773. FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
  774. phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
  775. iwl_write_direct32(trans,
  776. FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
  777. (iwl_get_dma_hi_addr(phy_addr)
  778. << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
  779. iwl_write_direct32(trans,
  780. FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
  781. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
  782. 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
  783. FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
  784. iwl_write_direct32(trans,
  785. FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
  786. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  787. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
  788. FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
  789. IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
  790. section_num);
  791. ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
  792. trans_pcie->ucode_write_complete, 5 * HZ);
  793. if (!ret) {
  794. IWL_ERR(trans, "Could not load the [%d] uCode section\n",
  795. section_num);
  796. return -ETIMEDOUT;
  797. }
  798. return 0;
  799. }
  800. static int iwl_load_given_ucode(struct iwl_trans *trans,
  801. const struct fw_img *image)
  802. {
  803. int ret = 0;
  804. int i;
  805. for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
  806. if (!image->sec[i].p_addr)
  807. break;
  808. ret = iwl_load_section(trans, i, &image->sec[i]);
  809. if (ret)
  810. return ret;
  811. }
  812. /* Remove all resets to allow NIC to operate */
  813. iwl_write32(trans, CSR_RESET, 0);
  814. return 0;
  815. }
  816. static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
  817. const struct fw_img *fw)
  818. {
  819. int ret;
  820. bool hw_rfkill;
  821. /* This may fail if AMT took ownership of the device */
  822. if (iwl_prepare_card_hw(trans)) {
  823. IWL_WARN(trans, "Exit HW not ready\n");
  824. return -EIO;
  825. }
  826. iwl_enable_rfkill_int(trans);
  827. /* If platform's RF_KILL switch is NOT set to KILL */
  828. hw_rfkill = iwl_is_rfkill_set(trans);
  829. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  830. if (hw_rfkill)
  831. return -ERFKILL;
  832. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  833. ret = iwl_nic_init(trans);
  834. if (ret) {
  835. IWL_ERR(trans, "Unable to init nic\n");
  836. return ret;
  837. }
  838. /* make sure rfkill handshake bits are cleared */
  839. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  840. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
  841. CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
  842. /* clear (again), then enable host interrupts */
  843. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  844. iwl_enable_interrupts(trans);
  845. /* really make sure rfkill handshake bits are cleared */
  846. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  847. iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  848. /* Load the given image to the HW */
  849. return iwl_load_given_ucode(trans, fw);
  850. }
  851. /*
  852. * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
  853. * must be called under the irq lock and with MAC access
  854. */
  855. static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
  856. {
  857. struct iwl_trans_pcie __maybe_unused *trans_pcie =
  858. IWL_TRANS_GET_PCIE_TRANS(trans);
  859. lockdep_assert_held(&trans_pcie->irq_lock);
  860. iwl_write_prph(trans, SCD_TXFACT, mask);
  861. }
  862. static void iwl_tx_start(struct iwl_trans *trans)
  863. {
  864. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  865. u32 a;
  866. unsigned long flags;
  867. int i, chan;
  868. u32 reg_val;
  869. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  870. /* make sure all queue are not stopped/used */
  871. memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
  872. memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
  873. trans_pcie->scd_base_addr =
  874. iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
  875. a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
  876. /* reset conext data memory */
  877. for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
  878. a += 4)
  879. iwl_write_targ_mem(trans, a, 0);
  880. /* reset tx status memory */
  881. for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
  882. a += 4)
  883. iwl_write_targ_mem(trans, a, 0);
  884. for (; a < trans_pcie->scd_base_addr +
  885. SCD_TRANS_TBL_OFFSET_QUEUE(
  886. trans->cfg->base_params->num_of_queues);
  887. a += 4)
  888. iwl_write_targ_mem(trans, a, 0);
  889. iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
  890. trans_pcie->scd_bc_tbls.dma >> 10);
  891. for (i = 0; i < trans_pcie->n_q_to_fifo; i++) {
  892. int fifo = trans_pcie->setup_q_to_fifo[i];
  893. iwl_trans_pcie_txq_enable(trans, i, fifo, IWL_INVALID_STATION,
  894. IWL_TID_NON_QOS, SCD_FRAME_LIMIT, 0);
  895. }
  896. /* Activate all Tx DMA/FIFO channels */
  897. iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
  898. /* Enable DMA channel */
  899. for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
  900. iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
  901. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
  902. FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
  903. /* Update FH chicken bits */
  904. reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
  905. iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
  906. reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
  907. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  908. /* Enable L1-Active */
  909. iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
  910. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  911. }
  912. static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans)
  913. {
  914. iwl_reset_ict(trans);
  915. iwl_tx_start(trans);
  916. }
  917. /**
  918. * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
  919. */
  920. static int iwl_trans_tx_stop(struct iwl_trans *trans)
  921. {
  922. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  923. int ch, txq_id, ret;
  924. unsigned long flags;
  925. /* Turn off all Tx DMA fifos */
  926. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  927. iwl_trans_txq_set_sched(trans, 0);
  928. /* Stop each Tx DMA channel, and wait for it to be idle */
  929. for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
  930. iwl_write_direct32(trans,
  931. FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
  932. ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
  933. FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
  934. if (ret < 0)
  935. IWL_ERR(trans,
  936. "Failing on timeout while stopping DMA channel %d [0x%08x]",
  937. ch,
  938. iwl_read_direct32(trans,
  939. FH_TSSR_TX_STATUS_REG));
  940. }
  941. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  942. if (!trans_pcie->txq) {
  943. IWL_WARN(trans, "Stopping tx queues that aren't allocated...");
  944. return 0;
  945. }
  946. /* Unmap DMA from host system and free skb's */
  947. for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
  948. txq_id++)
  949. iwl_tx_queue_unmap(trans, txq_id);
  950. return 0;
  951. }
  952. static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
  953. {
  954. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  955. unsigned long flags;
  956. /* tell the device to stop sending interrupts */
  957. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  958. iwl_disable_interrupts(trans);
  959. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  960. /* device going down, Stop using ICT table */
  961. iwl_disable_ict(trans);
  962. /*
  963. * If a HW restart happens during firmware loading,
  964. * then the firmware loading might call this function
  965. * and later it might be called again due to the
  966. * restart. So don't process again if the device is
  967. * already dead.
  968. */
  969. if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
  970. iwl_trans_tx_stop(trans);
  971. #ifndef CONFIG_IWLWIFI_IDI
  972. iwl_trans_rx_stop(trans);
  973. #endif
  974. /* Power-down device's busmaster DMA clocks */
  975. iwl_write_prph(trans, APMG_CLK_DIS_REG,
  976. APMG_CLK_VAL_DMA_CLK_RQT);
  977. udelay(5);
  978. }
  979. /* Make sure (redundant) we've released our request to stay awake */
  980. iwl_clear_bit(trans, CSR_GP_CNTRL,
  981. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  982. /* Stop the device, and put it in low power state */
  983. iwl_apm_stop(trans);
  984. /* Upon stop, the APM issues an interrupt if HW RF kill is set.
  985. * Clean again the interrupt here
  986. */
  987. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  988. iwl_disable_interrupts(trans);
  989. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  990. iwl_enable_rfkill_int(trans);
  991. /* wait to make sure we flush pending tasklet*/
  992. synchronize_irq(trans_pcie->irq);
  993. tasklet_kill(&trans_pcie->irq_tasklet);
  994. cancel_work_sync(&trans_pcie->rx_replenish);
  995. /* stop and reset the on-board processor */
  996. iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
  997. /* clear all status bits */
  998. clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
  999. clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
  1000. clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
  1001. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1002. }
  1003. static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
  1004. {
  1005. /* let the ucode operate on its own */
  1006. iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
  1007. CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
  1008. iwl_disable_interrupts(trans);
  1009. iwl_clear_bit(trans, CSR_GP_CNTRL,
  1010. CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
  1011. }
  1012. static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
  1013. struct iwl_device_cmd *dev_cmd, int txq_id)
  1014. {
  1015. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1016. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1017. struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
  1018. struct iwl_cmd_meta *out_meta;
  1019. struct iwl_tx_queue *txq;
  1020. struct iwl_queue *q;
  1021. dma_addr_t phys_addr = 0;
  1022. dma_addr_t txcmd_phys;
  1023. dma_addr_t scratch_phys;
  1024. u16 len, firstlen, secondlen;
  1025. u8 wait_write_ptr = 0;
  1026. __le16 fc = hdr->frame_control;
  1027. u8 hdr_len = ieee80211_hdrlen(fc);
  1028. u16 __maybe_unused wifi_seq;
  1029. txq = &trans_pcie->txq[txq_id];
  1030. q = &txq->q;
  1031. if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
  1032. WARN_ON_ONCE(1);
  1033. return -EINVAL;
  1034. }
  1035. spin_lock(&txq->lock);
  1036. /* Set up driver data for this TFD */
  1037. txq->entries[q->write_ptr].skb = skb;
  1038. txq->entries[q->write_ptr].cmd = dev_cmd;
  1039. dev_cmd->hdr.cmd = REPLY_TX;
  1040. dev_cmd->hdr.sequence =
  1041. cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
  1042. INDEX_TO_SEQ(q->write_ptr)));
  1043. /* Set up first empty entry in queue's array of Tx/cmd buffers */
  1044. out_meta = &txq->entries[q->write_ptr].meta;
  1045. /*
  1046. * Use the first empty entry in this queue's command buffer array
  1047. * to contain the Tx command and MAC header concatenated together
  1048. * (payload data will be in another buffer).
  1049. * Size of this varies, due to varying MAC header length.
  1050. * If end is not dword aligned, we'll have 2 extra bytes at the end
  1051. * of the MAC header (device reads on dword boundaries).
  1052. * We'll tell device about this padding later.
  1053. */
  1054. len = sizeof(struct iwl_tx_cmd) +
  1055. sizeof(struct iwl_cmd_header) + hdr_len;
  1056. firstlen = (len + 3) & ~3;
  1057. /* Tell NIC about any 2-byte padding after MAC header */
  1058. if (firstlen != len)
  1059. tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
  1060. /* Physical address of this Tx command's header (not MAC header!),
  1061. * within command buffer array. */
  1062. txcmd_phys = dma_map_single(trans->dev,
  1063. &dev_cmd->hdr, firstlen,
  1064. DMA_BIDIRECTIONAL);
  1065. if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
  1066. goto out_err;
  1067. dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
  1068. dma_unmap_len_set(out_meta, len, firstlen);
  1069. if (!ieee80211_has_morefrags(fc)) {
  1070. txq->need_update = 1;
  1071. } else {
  1072. wait_write_ptr = 1;
  1073. txq->need_update = 0;
  1074. }
  1075. /* Set up TFD's 2nd entry to point directly to remainder of skb,
  1076. * if any (802.11 null frames have no payload). */
  1077. secondlen = skb->len - hdr_len;
  1078. if (secondlen > 0) {
  1079. phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
  1080. secondlen, DMA_TO_DEVICE);
  1081. if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
  1082. dma_unmap_single(trans->dev,
  1083. dma_unmap_addr(out_meta, mapping),
  1084. dma_unmap_len(out_meta, len),
  1085. DMA_BIDIRECTIONAL);
  1086. goto out_err;
  1087. }
  1088. }
  1089. /* Attach buffers to TFD */
  1090. iwlagn_txq_attach_buf_to_tfd(trans, txq, txcmd_phys, firstlen, 1);
  1091. if (secondlen > 0)
  1092. iwlagn_txq_attach_buf_to_tfd(trans, txq, phys_addr,
  1093. secondlen, 0);
  1094. scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
  1095. offsetof(struct iwl_tx_cmd, scratch);
  1096. /* take back ownership of DMA buffer to enable update */
  1097. dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
  1098. DMA_BIDIRECTIONAL);
  1099. tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
  1100. tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
  1101. IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
  1102. le16_to_cpu(dev_cmd->hdr.sequence));
  1103. IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
  1104. /* Set up entry for this TFD in Tx byte-count array */
  1105. iwl_trans_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
  1106. dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
  1107. DMA_BIDIRECTIONAL);
  1108. trace_iwlwifi_dev_tx(trans->dev,
  1109. &((struct iwl_tfd *)txq->tfds)[txq->q.write_ptr],
  1110. sizeof(struct iwl_tfd),
  1111. &dev_cmd->hdr, firstlen,
  1112. skb->data + hdr_len, secondlen);
  1113. /* start timer if queue currently empty */
  1114. if (q->read_ptr == q->write_ptr && trans_pcie->wd_timeout)
  1115. mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
  1116. /* Tell device the write index *just past* this latest filled TFD */
  1117. q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
  1118. iwl_txq_update_write_ptr(trans, txq);
  1119. /*
  1120. * At this point the frame is "transmitted" successfully
  1121. * and we will get a TX status notification eventually,
  1122. * regardless of the value of ret. "ret" only indicates
  1123. * whether or not we should update the write pointer.
  1124. */
  1125. if (iwl_queue_space(q) < q->high_mark) {
  1126. if (wait_write_ptr) {
  1127. txq->need_update = 1;
  1128. iwl_txq_update_write_ptr(trans, txq);
  1129. } else {
  1130. iwl_stop_queue(trans, txq);
  1131. }
  1132. }
  1133. spin_unlock(&txq->lock);
  1134. return 0;
  1135. out_err:
  1136. spin_unlock(&txq->lock);
  1137. return -1;
  1138. }
  1139. static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
  1140. {
  1141. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1142. int err;
  1143. bool hw_rfkill;
  1144. trans_pcie->inta_mask = CSR_INI_SET_MASK;
  1145. if (!trans_pcie->irq_requested) {
  1146. tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
  1147. iwl_irq_tasklet, (unsigned long)trans);
  1148. iwl_alloc_isr_ict(trans);
  1149. err = request_irq(trans_pcie->irq, iwl_isr_ict, IRQF_SHARED,
  1150. DRV_NAME, trans);
  1151. if (err) {
  1152. IWL_ERR(trans, "Error allocating IRQ %d\n",
  1153. trans_pcie->irq);
  1154. goto error;
  1155. }
  1156. INIT_WORK(&trans_pcie->rx_replenish, iwl_bg_rx_replenish);
  1157. trans_pcie->irq_requested = true;
  1158. }
  1159. err = iwl_prepare_card_hw(trans);
  1160. if (err) {
  1161. IWL_ERR(trans, "Error while preparing HW: %d", err);
  1162. goto err_free_irq;
  1163. }
  1164. iwl_apm_init(trans);
  1165. /* From now on, the op_mode will be kept updated about RF kill state */
  1166. iwl_enable_rfkill_int(trans);
  1167. hw_rfkill = iwl_is_rfkill_set(trans);
  1168. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1169. return err;
  1170. err_free_irq:
  1171. free_irq(trans_pcie->irq, trans);
  1172. error:
  1173. iwl_free_isr_ict(trans);
  1174. tasklet_kill(&trans_pcie->irq_tasklet);
  1175. return err;
  1176. }
  1177. static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
  1178. bool op_mode_leaving)
  1179. {
  1180. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1181. bool hw_rfkill;
  1182. unsigned long flags;
  1183. iwl_apm_stop(trans);
  1184. spin_lock_irqsave(&trans_pcie->irq_lock, flags);
  1185. iwl_disable_interrupts(trans);
  1186. spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
  1187. iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
  1188. if (!op_mode_leaving) {
  1189. /*
  1190. * Even if we stop the HW, we still want the RF kill
  1191. * interrupt
  1192. */
  1193. iwl_enable_rfkill_int(trans);
  1194. /*
  1195. * Check again since the RF kill state may have changed while
  1196. * all the interrupts were disabled, in this case we couldn't
  1197. * receive the RF kill interrupt and update the state in the
  1198. * op_mode.
  1199. */
  1200. hw_rfkill = iwl_is_rfkill_set(trans);
  1201. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1202. }
  1203. }
  1204. static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
  1205. struct sk_buff_head *skbs)
  1206. {
  1207. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1208. struct iwl_tx_queue *txq = &trans_pcie->txq[txq_id];
  1209. /* n_bd is usually 256 => n_bd - 1 = 0xff */
  1210. int tfd_num = ssn & (txq->q.n_bd - 1);
  1211. int freed = 0;
  1212. spin_lock(&txq->lock);
  1213. if (txq->q.read_ptr != tfd_num) {
  1214. IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
  1215. txq_id, txq->q.read_ptr, tfd_num, ssn);
  1216. freed = iwl_tx_queue_reclaim(trans, txq_id, tfd_num, skbs);
  1217. if (iwl_queue_space(&txq->q) > txq->q.low_mark)
  1218. iwl_wake_queue(trans, txq);
  1219. }
  1220. spin_unlock(&txq->lock);
  1221. }
  1222. static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
  1223. {
  1224. writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1225. }
  1226. static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
  1227. {
  1228. writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1229. }
  1230. static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
  1231. {
  1232. return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
  1233. }
  1234. static void iwl_trans_pcie_configure(struct iwl_trans *trans,
  1235. const struct iwl_trans_config *trans_cfg)
  1236. {
  1237. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1238. trans_pcie->cmd_queue = trans_cfg->cmd_queue;
  1239. if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
  1240. trans_pcie->n_no_reclaim_cmds = 0;
  1241. else
  1242. trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
  1243. if (trans_pcie->n_no_reclaim_cmds)
  1244. memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
  1245. trans_pcie->n_no_reclaim_cmds * sizeof(u8));
  1246. trans_pcie->n_q_to_fifo = trans_cfg->n_queue_to_fifo;
  1247. if (WARN_ON(trans_pcie->n_q_to_fifo > IWL_MAX_HW_QUEUES))
  1248. trans_pcie->n_q_to_fifo = IWL_MAX_HW_QUEUES;
  1249. /* at least the command queue must be mapped */
  1250. WARN_ON(!trans_pcie->n_q_to_fifo);
  1251. memcpy(trans_pcie->setup_q_to_fifo, trans_cfg->queue_to_fifo,
  1252. trans_pcie->n_q_to_fifo * sizeof(u8));
  1253. trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
  1254. if (trans_pcie->rx_buf_size_8k)
  1255. trans_pcie->rx_page_order = get_order(8 * 1024);
  1256. else
  1257. trans_pcie->rx_page_order = get_order(4 * 1024);
  1258. trans_pcie->wd_timeout =
  1259. msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
  1260. trans_pcie->command_names = trans_cfg->command_names;
  1261. }
  1262. void iwl_trans_pcie_free(struct iwl_trans *trans)
  1263. {
  1264. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1265. iwl_trans_pcie_tx_free(trans);
  1266. #ifndef CONFIG_IWLWIFI_IDI
  1267. iwl_trans_pcie_rx_free(trans);
  1268. #endif
  1269. if (trans_pcie->irq_requested == true) {
  1270. free_irq(trans_pcie->irq, trans);
  1271. iwl_free_isr_ict(trans);
  1272. }
  1273. pci_disable_msi(trans_pcie->pci_dev);
  1274. iounmap(trans_pcie->hw_base);
  1275. pci_release_regions(trans_pcie->pci_dev);
  1276. pci_disable_device(trans_pcie->pci_dev);
  1277. kmem_cache_destroy(trans->dev_cmd_pool);
  1278. kfree(trans);
  1279. }
  1280. static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
  1281. {
  1282. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1283. if (state)
  1284. set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1285. else
  1286. clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
  1287. }
  1288. #ifdef CONFIG_PM_SLEEP
  1289. static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
  1290. {
  1291. return 0;
  1292. }
  1293. static int iwl_trans_pcie_resume(struct iwl_trans *trans)
  1294. {
  1295. bool hw_rfkill;
  1296. iwl_enable_rfkill_int(trans);
  1297. hw_rfkill = iwl_is_rfkill_set(trans);
  1298. iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
  1299. if (!hw_rfkill)
  1300. iwl_enable_interrupts(trans);
  1301. return 0;
  1302. }
  1303. #endif /* CONFIG_PM_SLEEP */
  1304. #define IWL_FLUSH_WAIT_MS 2000
  1305. static int iwl_trans_pcie_wait_tx_queue_empty(struct iwl_trans *trans)
  1306. {
  1307. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1308. struct iwl_tx_queue *txq;
  1309. struct iwl_queue *q;
  1310. int cnt;
  1311. unsigned long now = jiffies;
  1312. int ret = 0;
  1313. /* waiting for all the tx frames complete might take a while */
  1314. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1315. if (cnt == trans_pcie->cmd_queue)
  1316. continue;
  1317. txq = &trans_pcie->txq[cnt];
  1318. q = &txq->q;
  1319. while (q->read_ptr != q->write_ptr && !time_after(jiffies,
  1320. now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
  1321. msleep(1);
  1322. if (q->read_ptr != q->write_ptr) {
  1323. IWL_ERR(trans, "fail to flush all tx fifo queues\n");
  1324. ret = -ETIMEDOUT;
  1325. break;
  1326. }
  1327. }
  1328. return ret;
  1329. }
  1330. static const char *get_fh_string(int cmd)
  1331. {
  1332. #define IWL_CMD(x) case x: return #x
  1333. switch (cmd) {
  1334. IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
  1335. IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
  1336. IWL_CMD(FH_RSCSR_CHNL0_WPTR);
  1337. IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
  1338. IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
  1339. IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
  1340. IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
  1341. IWL_CMD(FH_TSSR_TX_STATUS_REG);
  1342. IWL_CMD(FH_TSSR_TX_ERROR_REG);
  1343. default:
  1344. return "UNKNOWN";
  1345. }
  1346. #undef IWL_CMD
  1347. }
  1348. int iwl_dump_fh(struct iwl_trans *trans, char **buf, bool display)
  1349. {
  1350. int i;
  1351. #ifdef CONFIG_IWLWIFI_DEBUG
  1352. int pos = 0;
  1353. size_t bufsz = 0;
  1354. #endif
  1355. static const u32 fh_tbl[] = {
  1356. FH_RSCSR_CHNL0_STTS_WPTR_REG,
  1357. FH_RSCSR_CHNL0_RBDCB_BASE_REG,
  1358. FH_RSCSR_CHNL0_WPTR,
  1359. FH_MEM_RCSR_CHNL0_CONFIG_REG,
  1360. FH_MEM_RSSR_SHARED_CTRL_REG,
  1361. FH_MEM_RSSR_RX_STATUS_REG,
  1362. FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
  1363. FH_TSSR_TX_STATUS_REG,
  1364. FH_TSSR_TX_ERROR_REG
  1365. };
  1366. #ifdef CONFIG_IWLWIFI_DEBUG
  1367. if (display) {
  1368. bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
  1369. *buf = kmalloc(bufsz, GFP_KERNEL);
  1370. if (!*buf)
  1371. return -ENOMEM;
  1372. pos += scnprintf(*buf + pos, bufsz - pos,
  1373. "FH register values:\n");
  1374. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1375. pos += scnprintf(*buf + pos, bufsz - pos,
  1376. " %34s: 0X%08x\n",
  1377. get_fh_string(fh_tbl[i]),
  1378. iwl_read_direct32(trans, fh_tbl[i]));
  1379. }
  1380. return pos;
  1381. }
  1382. #endif
  1383. IWL_ERR(trans, "FH register values:\n");
  1384. for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) {
  1385. IWL_ERR(trans, " %34s: 0X%08x\n",
  1386. get_fh_string(fh_tbl[i]),
  1387. iwl_read_direct32(trans, fh_tbl[i]));
  1388. }
  1389. return 0;
  1390. }
  1391. static const char *get_csr_string(int cmd)
  1392. {
  1393. #define IWL_CMD(x) case x: return #x
  1394. switch (cmd) {
  1395. IWL_CMD(CSR_HW_IF_CONFIG_REG);
  1396. IWL_CMD(CSR_INT_COALESCING);
  1397. IWL_CMD(CSR_INT);
  1398. IWL_CMD(CSR_INT_MASK);
  1399. IWL_CMD(CSR_FH_INT_STATUS);
  1400. IWL_CMD(CSR_GPIO_IN);
  1401. IWL_CMD(CSR_RESET);
  1402. IWL_CMD(CSR_GP_CNTRL);
  1403. IWL_CMD(CSR_HW_REV);
  1404. IWL_CMD(CSR_EEPROM_REG);
  1405. IWL_CMD(CSR_EEPROM_GP);
  1406. IWL_CMD(CSR_OTP_GP_REG);
  1407. IWL_CMD(CSR_GIO_REG);
  1408. IWL_CMD(CSR_GP_UCODE_REG);
  1409. IWL_CMD(CSR_GP_DRIVER_REG);
  1410. IWL_CMD(CSR_UCODE_DRV_GP1);
  1411. IWL_CMD(CSR_UCODE_DRV_GP2);
  1412. IWL_CMD(CSR_LED_REG);
  1413. IWL_CMD(CSR_DRAM_INT_TBL_REG);
  1414. IWL_CMD(CSR_GIO_CHICKEN_BITS);
  1415. IWL_CMD(CSR_ANA_PLL_CFG);
  1416. IWL_CMD(CSR_HW_REV_WA_REG);
  1417. IWL_CMD(CSR_DBG_HPET_MEM_REG);
  1418. default:
  1419. return "UNKNOWN";
  1420. }
  1421. #undef IWL_CMD
  1422. }
  1423. void iwl_dump_csr(struct iwl_trans *trans)
  1424. {
  1425. int i;
  1426. static const u32 csr_tbl[] = {
  1427. CSR_HW_IF_CONFIG_REG,
  1428. CSR_INT_COALESCING,
  1429. CSR_INT,
  1430. CSR_INT_MASK,
  1431. CSR_FH_INT_STATUS,
  1432. CSR_GPIO_IN,
  1433. CSR_RESET,
  1434. CSR_GP_CNTRL,
  1435. CSR_HW_REV,
  1436. CSR_EEPROM_REG,
  1437. CSR_EEPROM_GP,
  1438. CSR_OTP_GP_REG,
  1439. CSR_GIO_REG,
  1440. CSR_GP_UCODE_REG,
  1441. CSR_GP_DRIVER_REG,
  1442. CSR_UCODE_DRV_GP1,
  1443. CSR_UCODE_DRV_GP2,
  1444. CSR_LED_REG,
  1445. CSR_DRAM_INT_TBL_REG,
  1446. CSR_GIO_CHICKEN_BITS,
  1447. CSR_ANA_PLL_CFG,
  1448. CSR_HW_REV_WA_REG,
  1449. CSR_DBG_HPET_MEM_REG
  1450. };
  1451. IWL_ERR(trans, "CSR values:\n");
  1452. IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
  1453. "CSR_INT_PERIODIC_REG)\n");
  1454. for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
  1455. IWL_ERR(trans, " %25s: 0X%08x\n",
  1456. get_csr_string(csr_tbl[i]),
  1457. iwl_read32(trans, csr_tbl[i]));
  1458. }
  1459. }
  1460. #ifdef CONFIG_IWLWIFI_DEBUGFS
  1461. /* create and remove of files */
  1462. #define DEBUGFS_ADD_FILE(name, parent, mode) do { \
  1463. if (!debugfs_create_file(#name, mode, parent, trans, \
  1464. &iwl_dbgfs_##name##_ops)) \
  1465. return -ENOMEM; \
  1466. } while (0)
  1467. /* file operation */
  1468. #define DEBUGFS_READ_FUNC(name) \
  1469. static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
  1470. char __user *user_buf, \
  1471. size_t count, loff_t *ppos);
  1472. #define DEBUGFS_WRITE_FUNC(name) \
  1473. static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
  1474. const char __user *user_buf, \
  1475. size_t count, loff_t *ppos);
  1476. #define DEBUGFS_READ_FILE_OPS(name) \
  1477. DEBUGFS_READ_FUNC(name); \
  1478. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1479. .read = iwl_dbgfs_##name##_read, \
  1480. .open = simple_open, \
  1481. .llseek = generic_file_llseek, \
  1482. };
  1483. #define DEBUGFS_WRITE_FILE_OPS(name) \
  1484. DEBUGFS_WRITE_FUNC(name); \
  1485. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1486. .write = iwl_dbgfs_##name##_write, \
  1487. .open = simple_open, \
  1488. .llseek = generic_file_llseek, \
  1489. };
  1490. #define DEBUGFS_READ_WRITE_FILE_OPS(name) \
  1491. DEBUGFS_READ_FUNC(name); \
  1492. DEBUGFS_WRITE_FUNC(name); \
  1493. static const struct file_operations iwl_dbgfs_##name##_ops = { \
  1494. .write = iwl_dbgfs_##name##_write, \
  1495. .read = iwl_dbgfs_##name##_read, \
  1496. .open = simple_open, \
  1497. .llseek = generic_file_llseek, \
  1498. };
  1499. static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
  1500. char __user *user_buf,
  1501. size_t count, loff_t *ppos)
  1502. {
  1503. struct iwl_trans *trans = file->private_data;
  1504. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1505. struct iwl_tx_queue *txq;
  1506. struct iwl_queue *q;
  1507. char *buf;
  1508. int pos = 0;
  1509. int cnt;
  1510. int ret;
  1511. size_t bufsz;
  1512. bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
  1513. if (!trans_pcie->txq)
  1514. return -EAGAIN;
  1515. buf = kzalloc(bufsz, GFP_KERNEL);
  1516. if (!buf)
  1517. return -ENOMEM;
  1518. for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
  1519. txq = &trans_pcie->txq[cnt];
  1520. q = &txq->q;
  1521. pos += scnprintf(buf + pos, bufsz - pos,
  1522. "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
  1523. cnt, q->read_ptr, q->write_ptr,
  1524. !!test_bit(cnt, trans_pcie->queue_used),
  1525. !!test_bit(cnt, trans_pcie->queue_stopped));
  1526. }
  1527. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1528. kfree(buf);
  1529. return ret;
  1530. }
  1531. static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
  1532. char __user *user_buf,
  1533. size_t count, loff_t *ppos)
  1534. {
  1535. struct iwl_trans *trans = file->private_data;
  1536. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1537. struct iwl_rx_queue *rxq = &trans_pcie->rxq;
  1538. char buf[256];
  1539. int pos = 0;
  1540. const size_t bufsz = sizeof(buf);
  1541. pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
  1542. rxq->read);
  1543. pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
  1544. rxq->write);
  1545. pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
  1546. rxq->free_count);
  1547. if (rxq->rb_stts) {
  1548. pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
  1549. le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
  1550. } else {
  1551. pos += scnprintf(buf + pos, bufsz - pos,
  1552. "closed_rb_num: Not Allocated\n");
  1553. }
  1554. return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1555. }
  1556. static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
  1557. char __user *user_buf,
  1558. size_t count, loff_t *ppos)
  1559. {
  1560. struct iwl_trans *trans = file->private_data;
  1561. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1562. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1563. int pos = 0;
  1564. char *buf;
  1565. int bufsz = 24 * 64; /* 24 items * 64 char per item */
  1566. ssize_t ret;
  1567. buf = kzalloc(bufsz, GFP_KERNEL);
  1568. if (!buf)
  1569. return -ENOMEM;
  1570. pos += scnprintf(buf + pos, bufsz - pos,
  1571. "Interrupt Statistics Report:\n");
  1572. pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
  1573. isr_stats->hw);
  1574. pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
  1575. isr_stats->sw);
  1576. if (isr_stats->sw || isr_stats->hw) {
  1577. pos += scnprintf(buf + pos, bufsz - pos,
  1578. "\tLast Restarting Code: 0x%X\n",
  1579. isr_stats->err_code);
  1580. }
  1581. #ifdef CONFIG_IWLWIFI_DEBUG
  1582. pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
  1583. isr_stats->sch);
  1584. pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
  1585. isr_stats->alive);
  1586. #endif
  1587. pos += scnprintf(buf + pos, bufsz - pos,
  1588. "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
  1589. pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
  1590. isr_stats->ctkill);
  1591. pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
  1592. isr_stats->wakeup);
  1593. pos += scnprintf(buf + pos, bufsz - pos,
  1594. "Rx command responses:\t\t %u\n", isr_stats->rx);
  1595. pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
  1596. isr_stats->tx);
  1597. pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
  1598. isr_stats->unhandled);
  1599. ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
  1600. kfree(buf);
  1601. return ret;
  1602. }
  1603. static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
  1604. const char __user *user_buf,
  1605. size_t count, loff_t *ppos)
  1606. {
  1607. struct iwl_trans *trans = file->private_data;
  1608. struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1609. struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
  1610. char buf[8];
  1611. int buf_size;
  1612. u32 reset_flag;
  1613. memset(buf, 0, sizeof(buf));
  1614. buf_size = min(count, sizeof(buf) - 1);
  1615. if (copy_from_user(buf, user_buf, buf_size))
  1616. return -EFAULT;
  1617. if (sscanf(buf, "%x", &reset_flag) != 1)
  1618. return -EFAULT;
  1619. if (reset_flag == 0)
  1620. memset(isr_stats, 0, sizeof(*isr_stats));
  1621. return count;
  1622. }
  1623. static ssize_t iwl_dbgfs_csr_write(struct file *file,
  1624. const char __user *user_buf,
  1625. size_t count, loff_t *ppos)
  1626. {
  1627. struct iwl_trans *trans = file->private_data;
  1628. char buf[8];
  1629. int buf_size;
  1630. int csr;
  1631. memset(buf, 0, sizeof(buf));
  1632. buf_size = min(count, sizeof(buf) - 1);
  1633. if (copy_from_user(buf, user_buf, buf_size))
  1634. return -EFAULT;
  1635. if (sscanf(buf, "%d", &csr) != 1)
  1636. return -EFAULT;
  1637. iwl_dump_csr(trans);
  1638. return count;
  1639. }
  1640. static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
  1641. char __user *user_buf,
  1642. size_t count, loff_t *ppos)
  1643. {
  1644. struct iwl_trans *trans = file->private_data;
  1645. char *buf;
  1646. int pos = 0;
  1647. ssize_t ret = -EFAULT;
  1648. ret = pos = iwl_dump_fh(trans, &buf, true);
  1649. if (buf) {
  1650. ret = simple_read_from_buffer(user_buf,
  1651. count, ppos, buf, pos);
  1652. kfree(buf);
  1653. }
  1654. return ret;
  1655. }
  1656. static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
  1657. const char __user *user_buf,
  1658. size_t count, loff_t *ppos)
  1659. {
  1660. struct iwl_trans *trans = file->private_data;
  1661. if (!trans->op_mode)
  1662. return -EAGAIN;
  1663. iwl_op_mode_nic_error(trans->op_mode);
  1664. return count;
  1665. }
  1666. DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
  1667. DEBUGFS_READ_FILE_OPS(fh_reg);
  1668. DEBUGFS_READ_FILE_OPS(rx_queue);
  1669. DEBUGFS_READ_FILE_OPS(tx_queue);
  1670. DEBUGFS_WRITE_FILE_OPS(csr);
  1671. DEBUGFS_WRITE_FILE_OPS(fw_restart);
  1672. /*
  1673. * Create the debugfs files and directories
  1674. *
  1675. */
  1676. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1677. struct dentry *dir)
  1678. {
  1679. DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
  1680. DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
  1681. DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
  1682. DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
  1683. DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
  1684. DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
  1685. return 0;
  1686. }
  1687. #else
  1688. static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
  1689. struct dentry *dir)
  1690. {
  1691. return 0;
  1692. }
  1693. #endif /*CONFIG_IWLWIFI_DEBUGFS */
  1694. static const struct iwl_trans_ops trans_ops_pcie = {
  1695. .start_hw = iwl_trans_pcie_start_hw,
  1696. .stop_hw = iwl_trans_pcie_stop_hw,
  1697. .fw_alive = iwl_trans_pcie_fw_alive,
  1698. .start_fw = iwl_trans_pcie_start_fw,
  1699. .stop_device = iwl_trans_pcie_stop_device,
  1700. .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
  1701. .send_cmd = iwl_trans_pcie_send_cmd,
  1702. .tx = iwl_trans_pcie_tx,
  1703. .reclaim = iwl_trans_pcie_reclaim,
  1704. .txq_disable = iwl_trans_pcie_txq_disable,
  1705. .txq_enable = iwl_trans_pcie_txq_enable,
  1706. .dbgfs_register = iwl_trans_pcie_dbgfs_register,
  1707. .wait_tx_queue_empty = iwl_trans_pcie_wait_tx_queue_empty,
  1708. #ifdef CONFIG_PM_SLEEP
  1709. .suspend = iwl_trans_pcie_suspend,
  1710. .resume = iwl_trans_pcie_resume,
  1711. #endif
  1712. .write8 = iwl_trans_pcie_write8,
  1713. .write32 = iwl_trans_pcie_write32,
  1714. .read32 = iwl_trans_pcie_read32,
  1715. .configure = iwl_trans_pcie_configure,
  1716. .set_pmi = iwl_trans_pcie_set_pmi,
  1717. };
  1718. struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
  1719. const struct pci_device_id *ent,
  1720. const struct iwl_cfg *cfg)
  1721. {
  1722. struct iwl_trans_pcie *trans_pcie;
  1723. struct iwl_trans *trans;
  1724. char cmd_pool_name[100];
  1725. u16 pci_cmd;
  1726. int err;
  1727. trans = kzalloc(sizeof(struct iwl_trans) +
  1728. sizeof(struct iwl_trans_pcie), GFP_KERNEL);
  1729. if (WARN_ON(!trans))
  1730. return NULL;
  1731. trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
  1732. trans->ops = &trans_ops_pcie;
  1733. trans->cfg = cfg;
  1734. trans_pcie->trans = trans;
  1735. spin_lock_init(&trans_pcie->irq_lock);
  1736. init_waitqueue_head(&trans_pcie->ucode_write_waitq);
  1737. /* W/A - seems to solve weird behavior. We need to remove this if we
  1738. * don't want to stay in L1 all the time. This wastes a lot of power */
  1739. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
  1740. PCIE_LINK_STATE_CLKPM);
  1741. if (pci_enable_device(pdev)) {
  1742. err = -ENODEV;
  1743. goto out_no_pci;
  1744. }
  1745. pci_set_master(pdev);
  1746. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
  1747. if (!err)
  1748. err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
  1749. if (err) {
  1750. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1751. if (!err)
  1752. err = pci_set_consistent_dma_mask(pdev,
  1753. DMA_BIT_MASK(32));
  1754. /* both attempts failed: */
  1755. if (err) {
  1756. dev_printk(KERN_ERR, &pdev->dev,
  1757. "No suitable DMA available.\n");
  1758. goto out_pci_disable_device;
  1759. }
  1760. }
  1761. err = pci_request_regions(pdev, DRV_NAME);
  1762. if (err) {
  1763. dev_printk(KERN_ERR, &pdev->dev, "pci_request_regions failed");
  1764. goto out_pci_disable_device;
  1765. }
  1766. trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
  1767. if (!trans_pcie->hw_base) {
  1768. dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed");
  1769. err = -ENODEV;
  1770. goto out_pci_release_regions;
  1771. }
  1772. dev_printk(KERN_INFO, &pdev->dev,
  1773. "pci_resource_len = 0x%08llx\n",
  1774. (unsigned long long) pci_resource_len(pdev, 0));
  1775. dev_printk(KERN_INFO, &pdev->dev,
  1776. "pci_resource_base = %p\n", trans_pcie->hw_base);
  1777. dev_printk(KERN_INFO, &pdev->dev,
  1778. "HW Revision ID = 0x%X\n", pdev->revision);
  1779. /* We disable the RETRY_TIMEOUT register (0x41) to keep
  1780. * PCI Tx retries from interfering with C3 CPU state */
  1781. pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
  1782. err = pci_enable_msi(pdev);
  1783. if (err)
  1784. dev_printk(KERN_ERR, &pdev->dev,
  1785. "pci_enable_msi failed(0X%x)", err);
  1786. trans->dev = &pdev->dev;
  1787. trans_pcie->irq = pdev->irq;
  1788. trans_pcie->pci_dev = pdev;
  1789. trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
  1790. trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
  1791. snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
  1792. "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
  1793. /* TODO: Move this away, not needed if not MSI */
  1794. /* enable rfkill interrupt: hw bug w/a */
  1795. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1796. if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
  1797. pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
  1798. pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
  1799. }
  1800. /* Initialize the wait queue for commands */
  1801. init_waitqueue_head(&trans->wait_command_queue);
  1802. spin_lock_init(&trans->reg_lock);
  1803. snprintf(cmd_pool_name, sizeof(cmd_pool_name), "iwl_cmd_pool:%s",
  1804. dev_name(trans->dev));
  1805. trans->dev_cmd_headroom = 0;
  1806. trans->dev_cmd_pool =
  1807. kmem_cache_create(cmd_pool_name,
  1808. sizeof(struct iwl_device_cmd)
  1809. + trans->dev_cmd_headroom,
  1810. sizeof(void *),
  1811. SLAB_HWCACHE_ALIGN,
  1812. NULL);
  1813. if (!trans->dev_cmd_pool)
  1814. goto out_pci_disable_msi;
  1815. return trans;
  1816. out_pci_disable_msi:
  1817. pci_disable_msi(pdev);
  1818. out_pci_release_regions:
  1819. pci_release_regions(pdev);
  1820. out_pci_disable_device:
  1821. pci_disable_device(pdev);
  1822. out_no_pci:
  1823. kfree(trans);
  1824. return NULL;
  1825. }