nand.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645
  1. /*
  2. * linux/include/linux/mtd/nand.h
  3. *
  4. * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
  5. * Steven J. Hill <sjhill@realitydiluted.com>
  6. * Thomas Gleixner <tglx@linutronix.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Info:
  13. * Contains standard defines and IDs for NAND flash devices
  14. *
  15. * Changelog:
  16. * See git changelog.
  17. */
  18. #ifndef __LINUX_MTD_NAND_H
  19. #define __LINUX_MTD_NAND_H
  20. #include <linux/wait.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/mtd/flashchip.h>
  24. #include <linux/mtd/bbm.h>
  25. struct mtd_info;
  26. struct nand_flash_dev;
  27. /* Scan and identify a NAND device */
  28. extern int nand_scan (struct mtd_info *mtd, int max_chips);
  29. /* Separate phases of nand_scan(), allowing board driver to intervene
  30. * and override command or ECC setup according to flash type */
  31. extern int nand_scan_ident(struct mtd_info *mtd, int max_chips,
  32. struct nand_flash_dev *table);
  33. extern int nand_scan_tail(struct mtd_info *mtd);
  34. /* Free resources held by the NAND device */
  35. extern void nand_release (struct mtd_info *mtd);
  36. /* Internal helper for board drivers which need to override command function */
  37. extern void nand_wait_ready(struct mtd_info *mtd);
  38. /* locks all blockes present in the device */
  39. extern int nand_lock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  40. /* unlocks specified locked blockes */
  41. extern int nand_unlock(struct mtd_info *mtd, loff_t ofs, uint64_t len);
  42. /* The maximum number of NAND chips in an array */
  43. #define NAND_MAX_CHIPS 8
  44. /* This constant declares the max. oobsize / page, which
  45. * is supported now. If you add a chip with bigger oobsize/page
  46. * adjust this accordingly.
  47. */
  48. #define NAND_MAX_OOBSIZE 576
  49. #define NAND_MAX_PAGESIZE 8192
  50. /*
  51. * Constants for hardware specific CLE/ALE/NCE function
  52. *
  53. * These are bits which can be or'ed to set/clear multiple
  54. * bits in one go.
  55. */
  56. /* Select the chip by setting nCE to low */
  57. #define NAND_NCE 0x01
  58. /* Select the command latch by setting CLE to high */
  59. #define NAND_CLE 0x02
  60. /* Select the address latch by setting ALE to high */
  61. #define NAND_ALE 0x04
  62. #define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
  63. #define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
  64. #define NAND_CTRL_CHANGE 0x80
  65. /*
  66. * Standard NAND flash commands
  67. */
  68. #define NAND_CMD_READ0 0
  69. #define NAND_CMD_READ1 1
  70. #define NAND_CMD_RNDOUT 5
  71. #define NAND_CMD_PAGEPROG 0x10
  72. #define NAND_CMD_READOOB 0x50
  73. #define NAND_CMD_ERASE1 0x60
  74. #define NAND_CMD_STATUS 0x70
  75. #define NAND_CMD_STATUS_MULTI 0x71
  76. #define NAND_CMD_SEQIN 0x80
  77. #define NAND_CMD_RNDIN 0x85
  78. #define NAND_CMD_READID 0x90
  79. #define NAND_CMD_ERASE2 0xd0
  80. #define NAND_CMD_PARAM 0xec
  81. #define NAND_CMD_RESET 0xff
  82. #define NAND_CMD_LOCK 0x2a
  83. #define NAND_CMD_UNLOCK1 0x23
  84. #define NAND_CMD_UNLOCK2 0x24
  85. /* Extended commands for large page devices */
  86. #define NAND_CMD_READSTART 0x30
  87. #define NAND_CMD_RNDOUTSTART 0xE0
  88. #define NAND_CMD_CACHEDPROG 0x15
  89. /* Extended commands for AG-AND device */
  90. /*
  91. * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
  92. * there is no way to distinguish that from NAND_CMD_READ0
  93. * until the remaining sequence of commands has been completed
  94. * so add a high order bit and mask it off in the command.
  95. */
  96. #define NAND_CMD_DEPLETE1 0x100
  97. #define NAND_CMD_DEPLETE2 0x38
  98. #define NAND_CMD_STATUS_MULTI 0x71
  99. #define NAND_CMD_STATUS_ERROR 0x72
  100. /* multi-bank error status (banks 0-3) */
  101. #define NAND_CMD_STATUS_ERROR0 0x73
  102. #define NAND_CMD_STATUS_ERROR1 0x74
  103. #define NAND_CMD_STATUS_ERROR2 0x75
  104. #define NAND_CMD_STATUS_ERROR3 0x76
  105. #define NAND_CMD_STATUS_RESET 0x7f
  106. #define NAND_CMD_STATUS_CLEAR 0xff
  107. #define NAND_CMD_NONE -1
  108. /* Status bits */
  109. #define NAND_STATUS_FAIL 0x01
  110. #define NAND_STATUS_FAIL_N1 0x02
  111. #define NAND_STATUS_TRUE_READY 0x20
  112. #define NAND_STATUS_READY 0x40
  113. #define NAND_STATUS_WP 0x80
  114. /*
  115. * Constants for ECC_MODES
  116. */
  117. typedef enum {
  118. NAND_ECC_NONE,
  119. NAND_ECC_SOFT,
  120. NAND_ECC_HW,
  121. NAND_ECC_HW_SYNDROME,
  122. NAND_ECC_HW_OOB_FIRST,
  123. } nand_ecc_modes_t;
  124. /*
  125. * Constants for Hardware ECC
  126. */
  127. /* Reset Hardware ECC for read */
  128. #define NAND_ECC_READ 0
  129. /* Reset Hardware ECC for write */
  130. #define NAND_ECC_WRITE 1
  131. /* Enable Hardware ECC before syndrom is read back from flash */
  132. #define NAND_ECC_READSYN 2
  133. /* Bit mask for flags passed to do_nand_read_ecc */
  134. #define NAND_GET_DEVICE 0x80
  135. /* Option constants for bizarre disfunctionality and real
  136. * features
  137. */
  138. /* Chip can not auto increment pages */
  139. #define NAND_NO_AUTOINCR 0x00000001
  140. /* Buswitdh is 16 bit */
  141. #define NAND_BUSWIDTH_16 0x00000002
  142. /* Device supports partial programming without padding */
  143. #define NAND_NO_PADDING 0x00000004
  144. /* Chip has cache program function */
  145. #define NAND_CACHEPRG 0x00000008
  146. /* Chip has copy back function */
  147. #define NAND_COPYBACK 0x00000010
  148. /* AND Chip which has 4 banks and a confusing page / block
  149. * assignment. See Renesas datasheet for further information */
  150. #define NAND_IS_AND 0x00000020
  151. /* Chip has a array of 4 pages which can be read without
  152. * additional ready /busy waits */
  153. #define NAND_4PAGE_ARRAY 0x00000040
  154. /* Chip requires that BBT is periodically rewritten to prevent
  155. * bits from adjacent blocks from 'leaking' in altering data.
  156. * This happens with the Renesas AG-AND chips, possibly others. */
  157. #define BBT_AUTO_REFRESH 0x00000080
  158. /* Chip does not require ready check on read. True
  159. * for all large page devices, as they do not support
  160. * autoincrement.*/
  161. #define NAND_NO_READRDY 0x00000100
  162. /* Chip does not allow subpage writes */
  163. #define NAND_NO_SUBPAGE_WRITE 0x00000200
  164. /* Device is one of 'new' xD cards that expose fake nand command set */
  165. #define NAND_BROKEN_XD 0x00000400
  166. /* Device behaves just like nand, but is readonly */
  167. #define NAND_ROM 0x00000800
  168. /* Options valid for Samsung large page devices */
  169. #define NAND_SAMSUNG_LP_OPTIONS \
  170. (NAND_NO_PADDING | NAND_CACHEPRG | NAND_COPYBACK)
  171. /* Macros to identify the above */
  172. #define NAND_CANAUTOINCR(chip) (!(chip->options & NAND_NO_AUTOINCR))
  173. #define NAND_MUST_PAD(chip) (!(chip->options & NAND_NO_PADDING))
  174. #define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
  175. #define NAND_HAS_COPYBACK(chip) ((chip->options & NAND_COPYBACK))
  176. /* Large page NAND with SOFT_ECC should support subpage reads */
  177. #define NAND_SUBPAGE_READ(chip) ((chip->ecc.mode == NAND_ECC_SOFT) \
  178. && (chip->page_shift > 9))
  179. /* Mask to zero out the chip options, which come from the id table */
  180. #define NAND_CHIPOPTIONS_MSK (0x0000ffff & ~NAND_NO_AUTOINCR)
  181. /* Non chip related options */
  182. /* Use a flash based bad block table. This option is passed to the
  183. * default bad block table function. */
  184. #define NAND_USE_FLASH_BBT 0x00010000
  185. /* This option skips the bbt scan during initialization. */
  186. #define NAND_SKIP_BBTSCAN 0x00020000
  187. /* This option is defined if the board driver allocates its own buffers
  188. (e.g. because it needs them DMA-coherent */
  189. #define NAND_OWN_BUFFERS 0x00040000
  190. /* Chip may not exist, so silence any errors in scan */
  191. #define NAND_SCAN_SILENT_NODEV 0x00080000
  192. /* Options set by nand scan */
  193. /* Nand scan has allocated controller struct */
  194. #define NAND_CONTROLLER_ALLOC 0x80000000
  195. /* Cell info constants */
  196. #define NAND_CI_CHIPNR_MSK 0x03
  197. #define NAND_CI_CELLTYPE_MSK 0x0C
  198. /* Keep gcc happy */
  199. struct nand_chip;
  200. struct nand_onfi_params {
  201. /* rev info and features block */
  202. u8 sig[4]; /* 'O' 'N' 'F' 'I' */
  203. __le16 revision;
  204. __le16 features;
  205. __le16 opt_cmd;
  206. u8 reserved[22];
  207. /* manufacturer information block */
  208. char manufacturer[12];
  209. char model[20];
  210. u8 jedec_id;
  211. __le16 date_code;
  212. u8 reserved2[13];
  213. /* memory organization block */
  214. __le32 byte_per_page;
  215. __le16 spare_bytes_per_page;
  216. __le32 data_bytes_per_ppage;
  217. __le16 spare_bytes_per_ppage;
  218. __le32 pages_per_block;
  219. __le32 blocks_per_lun;
  220. u8 lun_count;
  221. u8 addr_cycles;
  222. u8 bits_per_cell;
  223. __le16 bb_per_lun;
  224. __le16 block_endurance;
  225. u8 guaranteed_good_blocks;
  226. __le16 guaranteed_block_endurance;
  227. u8 programs_per_page;
  228. u8 ppage_attr;
  229. u8 ecc_bits;
  230. u8 interleaved_bits;
  231. u8 interleaved_ops;
  232. u8 reserved3[13];
  233. /* electrical parameter block */
  234. u8 io_pin_capacitance_max;
  235. __le16 async_timing_mode;
  236. __le16 program_cache_timing_mode;
  237. __le16 t_prog;
  238. __le16 t_bers;
  239. __le16 t_r;
  240. __le16 t_ccs;
  241. __le16 src_sync_timing_mode;
  242. __le16 src_ssync_features;
  243. __le16 clk_pin_capacitance_typ;
  244. __le16 io_pin_capacitance_typ;
  245. __le16 input_pin_capacitance_typ;
  246. u8 input_pin_capacitance_max;
  247. u8 driver_strenght_support;
  248. __le16 t_int_r;
  249. __le16 t_ald;
  250. u8 reserved4[7];
  251. /* vendor */
  252. u8 reserved5[90];
  253. __le16 crc;
  254. } __attribute__((packed));
  255. #define ONFI_CRC_BASE 0x4F4E
  256. /**
  257. * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
  258. * @lock: protection lock
  259. * @active: the mtd device which holds the controller currently
  260. * @wq: wait queue to sleep on if a NAND operation is in progress
  261. * used instead of the per chip wait queue when a hw controller is available
  262. */
  263. struct nand_hw_control {
  264. spinlock_t lock;
  265. struct nand_chip *active;
  266. wait_queue_head_t wq;
  267. };
  268. /**
  269. * struct nand_ecc_ctrl - Control structure for ecc
  270. * @mode: ecc mode
  271. * @steps: number of ecc steps per page
  272. * @size: data bytes per ecc step
  273. * @bytes: ecc bytes per step
  274. * @total: total number of ecc bytes per page
  275. * @prepad: padding information for syndrome based ecc generators
  276. * @postpad: padding information for syndrome based ecc generators
  277. * @layout: ECC layout control struct pointer
  278. * @hwctl: function to control hardware ecc generator. Must only
  279. * be provided if an hardware ECC is available
  280. * @calculate: function for ecc calculation or readback from ecc hardware
  281. * @correct: function for ecc correction, matching to ecc generator (sw/hw)
  282. * @read_page_raw: function to read a raw page without ECC
  283. * @write_page_raw: function to write a raw page without ECC
  284. * @read_page: function to read a page according to the ecc generator requirements
  285. * @read_subpage: function to read parts of the page covered by ECC.
  286. * @write_page: function to write a page according to the ecc generator requirements
  287. * @read_oob: function to read chip OOB data
  288. * @write_oob: function to write chip OOB data
  289. */
  290. struct nand_ecc_ctrl {
  291. nand_ecc_modes_t mode;
  292. int steps;
  293. int size;
  294. int bytes;
  295. int total;
  296. int prepad;
  297. int postpad;
  298. struct nand_ecclayout *layout;
  299. void (*hwctl)(struct mtd_info *mtd, int mode);
  300. int (*calculate)(struct mtd_info *mtd,
  301. const uint8_t *dat,
  302. uint8_t *ecc_code);
  303. int (*correct)(struct mtd_info *mtd, uint8_t *dat,
  304. uint8_t *read_ecc,
  305. uint8_t *calc_ecc);
  306. int (*read_page_raw)(struct mtd_info *mtd,
  307. struct nand_chip *chip,
  308. uint8_t *buf, int page);
  309. void (*write_page_raw)(struct mtd_info *mtd,
  310. struct nand_chip *chip,
  311. const uint8_t *buf);
  312. int (*read_page)(struct mtd_info *mtd,
  313. struct nand_chip *chip,
  314. uint8_t *buf, int page);
  315. int (*read_subpage)(struct mtd_info *mtd,
  316. struct nand_chip *chip,
  317. uint32_t offs, uint32_t len,
  318. uint8_t *buf);
  319. void (*write_page)(struct mtd_info *mtd,
  320. struct nand_chip *chip,
  321. const uint8_t *buf);
  322. int (*read_oob)(struct mtd_info *mtd,
  323. struct nand_chip *chip,
  324. int page,
  325. int sndcmd);
  326. int (*write_oob)(struct mtd_info *mtd,
  327. struct nand_chip *chip,
  328. int page);
  329. };
  330. /**
  331. * struct nand_buffers - buffer structure for read/write
  332. * @ecccalc: buffer for calculated ecc
  333. * @ecccode: buffer for ecc read from flash
  334. * @databuf: buffer for data - dynamically sized
  335. *
  336. * Do not change the order of buffers. databuf and oobrbuf must be in
  337. * consecutive order.
  338. */
  339. struct nand_buffers {
  340. uint8_t ecccalc[NAND_MAX_OOBSIZE];
  341. uint8_t ecccode[NAND_MAX_OOBSIZE];
  342. uint8_t databuf[NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE];
  343. };
  344. /**
  345. * struct nand_chip - NAND Private Flash Chip Data
  346. * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the flash device
  347. * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the flash device
  348. * @read_byte: [REPLACEABLE] read one byte from the chip
  349. * @read_word: [REPLACEABLE] read one word from the chip
  350. * @write_buf: [REPLACEABLE] write data from the buffer to the chip
  351. * @read_buf: [REPLACEABLE] read data from the chip into the buffer
  352. * @verify_buf: [REPLACEABLE] verify buffer contents against the chip data
  353. * @select_chip: [REPLACEABLE] select chip nr
  354. * @block_bad: [REPLACEABLE] check, if the block is bad
  355. * @block_markbad: [REPLACEABLE] mark the block bad
  356. * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific funtion for controlling
  357. * ALE/CLE/nCE. Also used to write command and address
  358. * @init_size: [BOARDSPECIFIC] hardwarespecific funtion for setting
  359. * mtd->oobsize, mtd->writesize and so on.
  360. * @id_data contains the 8 bytes values of NAND_CMD_READID.
  361. * Return with the bus width.
  362. * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accesing device ready/busy line
  363. * If set to NULL no access to ready/busy is available and the ready/busy information
  364. * is read from the chip status register
  365. * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing commands to the chip
  366. * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on ready
  367. * @ecc: [BOARDSPECIFIC] ecc control ctructure
  368. * @buffers: buffer structure for read/write
  369. * @hwcontrol: platform-specific hardware control structure
  370. * @ops: oob operation operands
  371. * @erase_cmd: [INTERN] erase command write function, selectable due to AND support
  372. * @scan_bbt: [REPLACEABLE] function to scan bad block table
  373. * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transfering data from array to read regs (tR)
  374. * @state: [INTERN] the current state of the NAND device
  375. * @oob_poi: poison value buffer
  376. * @page_shift: [INTERN] number of address bits in a page (column address bits)
  377. * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
  378. * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
  379. * @chip_shift: [INTERN] number of address bits in one chip
  380. * @options: [BOARDSPECIFIC] various chip options. They can partly be set to inform nand_scan about
  381. * special functionality. See the defines for further explanation
  382. * @badblockpos: [INTERN] position of the bad block marker in the oob area
  383. * @cellinfo: [INTERN] MLC/multichip data from chip ident
  384. * @numchips: [INTERN] number of physical chips
  385. * @chipsize: [INTERN] the size of one chip for multichip arrays
  386. * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
  387. * @pagebuf: [INTERN] holds the pagenumber which is currently in data_buf
  388. * @subpagesize: [INTERN] holds the subpagesize
  389. * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded), non 0 if ONFI supported
  390. * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is supported, 0 otherwise
  391. * @ecclayout: [REPLACEABLE] the default ecc placement scheme
  392. * @bbt: [INTERN] bad block table pointer
  393. * @bbt_td: [REPLACEABLE] bad block table descriptor for flash lookup
  394. * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
  395. * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial bad block scan
  396. * @controller: [REPLACEABLE] a pointer to a hardware controller structure
  397. * which is shared among multiple independend devices
  398. * @priv: [OPTIONAL] pointer to private chip date
  399. * @errstat: [OPTIONAL] hardware specific function to perform additional error status checks
  400. * (determine if errors are correctable)
  401. * @write_page: [REPLACEABLE] High-level page write function
  402. */
  403. struct nand_chip {
  404. void __iomem *IO_ADDR_R;
  405. void __iomem *IO_ADDR_W;
  406. uint8_t (*read_byte)(struct mtd_info *mtd);
  407. u16 (*read_word)(struct mtd_info *mtd);
  408. void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  409. void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
  410. int (*verify_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
  411. void (*select_chip)(struct mtd_info *mtd, int chip);
  412. int (*block_bad)(struct mtd_info *mtd, loff_t ofs, int getchip);
  413. int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
  414. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  415. unsigned int ctrl);
  416. int (*init_size)(struct mtd_info *mtd,
  417. struct nand_chip *this, u8 *id_data);
  418. int (*dev_ready)(struct mtd_info *mtd);
  419. void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column, int page_addr);
  420. int (*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
  421. void (*erase_cmd)(struct mtd_info *mtd, int page);
  422. int (*scan_bbt)(struct mtd_info *mtd);
  423. int (*errstat)(struct mtd_info *mtd, struct nand_chip *this, int state, int status, int page);
  424. int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
  425. const uint8_t *buf, int page, int cached, int raw);
  426. int chip_delay;
  427. unsigned int options;
  428. int page_shift;
  429. int phys_erase_shift;
  430. int bbt_erase_shift;
  431. int chip_shift;
  432. int numchips;
  433. uint64_t chipsize;
  434. int pagemask;
  435. int pagebuf;
  436. int subpagesize;
  437. uint8_t cellinfo;
  438. int badblockpos;
  439. int badblockbits;
  440. int onfi_version;
  441. struct nand_onfi_params onfi_params;
  442. flstate_t state;
  443. uint8_t *oob_poi;
  444. struct nand_hw_control *controller;
  445. struct nand_ecclayout *ecclayout;
  446. struct nand_ecc_ctrl ecc;
  447. struct nand_buffers *buffers;
  448. struct nand_hw_control hwcontrol;
  449. struct mtd_oob_ops ops;
  450. uint8_t *bbt;
  451. struct nand_bbt_descr *bbt_td;
  452. struct nand_bbt_descr *bbt_md;
  453. struct nand_bbt_descr *badblock_pattern;
  454. void *priv;
  455. };
  456. /*
  457. * NAND Flash Manufacturer ID Codes
  458. */
  459. #define NAND_MFR_TOSHIBA 0x98
  460. #define NAND_MFR_SAMSUNG 0xec
  461. #define NAND_MFR_FUJITSU 0x04
  462. #define NAND_MFR_NATIONAL 0x8f
  463. #define NAND_MFR_RENESAS 0x07
  464. #define NAND_MFR_STMICRO 0x20
  465. #define NAND_MFR_HYNIX 0xad
  466. #define NAND_MFR_MICRON 0x2c
  467. #define NAND_MFR_AMD 0x01
  468. /**
  469. * struct nand_flash_dev - NAND Flash Device ID Structure
  470. * @name: Identify the device type
  471. * @id: device ID code
  472. * @pagesize: Pagesize in bytes. Either 256 or 512 or 0
  473. * If the pagesize is 0, then the real pagesize
  474. * and the eraseize are determined from the
  475. * extended id bytes in the chip
  476. * @erasesize: Size of an erase block in the flash device.
  477. * @chipsize: Total chipsize in Mega Bytes
  478. * @options: Bitfield to store chip relevant options
  479. */
  480. struct nand_flash_dev {
  481. char *name;
  482. int id;
  483. unsigned long pagesize;
  484. unsigned long chipsize;
  485. unsigned long erasesize;
  486. unsigned long options;
  487. };
  488. /**
  489. * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
  490. * @name: Manufacturer name
  491. * @id: manufacturer ID code of device.
  492. */
  493. struct nand_manufacturers {
  494. int id;
  495. char * name;
  496. };
  497. extern struct nand_flash_dev nand_flash_ids[];
  498. extern struct nand_manufacturers nand_manuf_ids[];
  499. extern int nand_scan_bbt(struct mtd_info *mtd, struct nand_bbt_descr *bd);
  500. extern int nand_update_bbt(struct mtd_info *mtd, loff_t offs);
  501. extern int nand_default_bbt(struct mtd_info *mtd);
  502. extern int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
  503. extern int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
  504. int allowbbt);
  505. extern int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
  506. size_t * retlen, uint8_t * buf);
  507. /**
  508. * struct platform_nand_chip - chip level device structure
  509. * @nr_chips: max. number of chips to scan for
  510. * @chip_offset: chip number offset
  511. * @nr_partitions: number of partitions pointed to by partitions (or zero)
  512. * @partitions: mtd partition list
  513. * @chip_delay: R/B delay value in us
  514. * @options: Option flags, e.g. 16bit buswidth
  515. * @ecclayout: ecc layout info structure
  516. * @part_probe_types: NULL-terminated array of probe types
  517. * @set_parts: platform specific function to set partitions
  518. * @priv: hardware controller specific settings
  519. */
  520. struct platform_nand_chip {
  521. int nr_chips;
  522. int chip_offset;
  523. int nr_partitions;
  524. struct mtd_partition *partitions;
  525. struct nand_ecclayout *ecclayout;
  526. int chip_delay;
  527. unsigned int options;
  528. const char **part_probe_types;
  529. void (*set_parts)(uint64_t size,
  530. struct platform_nand_chip *chip);
  531. void *priv;
  532. };
  533. /* Keep gcc happy */
  534. struct platform_device;
  535. /**
  536. * struct platform_nand_ctrl - controller level device structure
  537. * @probe: platform specific function to probe/setup hardware
  538. * @remove: platform specific function to remove/teardown hardware
  539. * @hwcontrol: platform specific hardware control structure
  540. * @dev_ready: platform specific function to read ready/busy pin
  541. * @select_chip: platform specific chip select function
  542. * @cmd_ctrl: platform specific function for controlling
  543. * ALE/CLE/nCE. Also used to write command and address
  544. * @write_buf: platform specific function for write buffer
  545. * @read_buf: platform specific function for read buffer
  546. * @priv: private data to transport driver specific settings
  547. *
  548. * All fields are optional and depend on the hardware driver requirements
  549. */
  550. struct platform_nand_ctrl {
  551. int (*probe)(struct platform_device *pdev);
  552. void (*remove)(struct platform_device *pdev);
  553. void (*hwcontrol)(struct mtd_info *mtd, int cmd);
  554. int (*dev_ready)(struct mtd_info *mtd);
  555. void (*select_chip)(struct mtd_info *mtd, int chip);
  556. void (*cmd_ctrl)(struct mtd_info *mtd, int dat,
  557. unsigned int ctrl);
  558. void (*write_buf)(struct mtd_info *mtd,
  559. const uint8_t *buf, int len);
  560. void (*read_buf)(struct mtd_info *mtd,
  561. uint8_t *buf, int len);
  562. void *priv;
  563. };
  564. /**
  565. * struct platform_nand_data - container structure for platform-specific data
  566. * @chip: chip level chip structure
  567. * @ctrl: controller level device structure
  568. */
  569. struct platform_nand_data {
  570. struct platform_nand_chip chip;
  571. struct platform_nand_ctrl ctrl;
  572. };
  573. /* Some helpers to access the data structures */
  574. static inline
  575. struct platform_nand_chip *get_platform_nandchip(struct mtd_info *mtd)
  576. {
  577. struct nand_chip *chip = mtd->priv;
  578. return chip->priv;
  579. }
  580. #endif /* __LINUX_MTD_NAND_H */